#### 查询THS8133BCPHP供应商

# 捷多邦,专业PCFHS8口33,2THS81834,THS8133B TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION

TQFP-48 PowerPAD<sup>™</sup> PACKAGE (TOP VIEW)

AVDD ARPr AVSS AVSS AGY

48 47 46 45 44 43 42 41 40 39 38 37

13 14 15 16 17 18 19 20 21 22 23

RPr2 RPr4 RPr4 RPr5 RPr6 RPr6 RPr6 RPr7 RPr8

M2 M1 AVSS ABPt

 $\bigcirc$ 

1

2

3

4

5

6

7

8

RPro RPr1

BPb9

BPb8

BPb7

BPb6

BPb5

BPb4

BPb3

BPb2

BPb1 9

BPb0 10

DVSS 11

DV<sub>DD</sub> 12

#### SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000

COMP AVDD

监

36

35

34

33 П 32

31

30

29

28

27

26

25

**RPr**9

GY0

GY2

GY3

GY5

GY6

GY7

GY8

GY9

CLK

**T**SYNC T

ΠGY4

GY1

YR!

#### features

- Triple 10-bit D/A Converters
- Minimum 80 MSPS Operation
- Direct Drive of Doubly-Terminated 75- $\Omega$ Load Into Standard Video Levels
- 3×10 Bit 4:4:4. 2×10 Bit 4:2:2 or 1×10 Bit 4:2:2 (ITU-BT.656) Multiplexed YPbPr/GBR **Input Modes**
- Bi-Level (EIA) or Tri-Level (SMPTE) Sync **Generation With 7:3 Video/Sync Ratio**
- Integrated Insertion of Sync-On-Green/ Luminance or Sync-On-All Channels
- Configurable Blanking Level
- **Internal Voltage Reference**

#### applications

- High-Definition Television (HDTV) Set-Top **Boxes/Receivers**
- High-Resolution Image Processing
- **Desktop Publishing**
- **Direct Digital Synthesis/I-Q Modulation**

# See ALSO: THS8134 (8 bit, pin-compatible)

#### description

The THS8133 is a general-purpose triple high-speed D/A converter (DAC) optimized for use in video/graphics applications. The device operates from a 5-V analog supply and a 3-V to 5-V range digital supply. The THS8133 has a sampling rate up to 80 MSPS. The device consists of three 10-bit D/A converters and additional circuitry for bi-level/tri-level sync and blanking level generation in video applications.

THS8133 is also well suited in applications where multiple well-matched and synchronously operating DACs are needed; for example, I-Q modulation and direct-digital synthesis in communications equipment.

The current-steering DACs can be directly terminated in resistive loads to produce voltage outputs. The device provides a flexible configuration of maximum output current drive. Its output drivers are specifically designed to produce standard video output levels when directly connected to a single-ended doubly-terminated 75  $\Omega$ coaxial cable. Full-scale video/sync are generated in a 7:3 ratio, compliant with SMPTE standards for GBR and YPbPr signals.

Furthermore, the THS8133 can generate both a traditional bi-level sync or a tri-level sync signal, as per the SMPTE standards, via a digital control interface. The sync signal is inserted on one of the analog output channels (sync-on-green/luminance) or on all output channels. Also, a blanking control signal sets the outputs to defined levels during the nonactive video window.

Finally the input format can be either 3×10 bit 4:4:4, 2×10 bit 4:2:2, or 1×10 bit 4:2:2. This enables a direct interface to a wide range of video DSP/ASICs including parts generating ITU-BT.656 formatted output data.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

werPAD is a trademark of Texas Instruments.



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000

| AVAILABLE OPTIONS |                           |  |  |  |
|-------------------|---------------------------|--|--|--|
| -                 | PACKAGE                   |  |  |  |
| TA                | TQFP-48 PowerPAD™         |  |  |  |
|                   | THS8133CPHP <sup>†</sup>  |  |  |  |
| 0°C to 70°C       | THS8133ACPHP <sup>‡</sup> |  |  |  |
|                   | THS8133BCPHP <sup>‡</sup> |  |  |  |

<sup>†</sup> In the THS8133CPHP, the K<sub>IMBAL</sub> maximum specification is assured over full temperature range and the K<sub>IMBAL</sub>(SYNC) maximum specification is assured at 25°C. The position of the blanking level is as shown in Table 1.

<sup>‡</sup> In the THS8133ACPHP and the THS8133BCPHP, both the KIMBAL maximum specification and the KIMBAL(SYNC) maximum specification are assured over the full temperature range. The position of the blanking level is as shown in Table 1.

# **Terminal Functions**

| TERMINAL  |       |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-----------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME PIN  |       | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| ABPb      | 45    | 0   | Analog red, green and blue respectively Pr, Y and Pb current outputs, capable of directly driving a doubly                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| AGY       | 41    | 0   | terminated 75- $\Omega$ coaxial cable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| ARPr      | 43    | 0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| AVDD      | 40,44 | I   | Analog power supply (5 V $\pm$ 10%). All AV <sub>DD</sub> terminals must be connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| AVSS      | 42,46 | I   | Analog ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| BLANK     | 23    | I   | Blanking control input, active low. A rising edge on CLK latches BLANK. When asserted, the ARPr, AGY and ABPb outputs are driven to the blanking level, irrespective of the value on the data inputs. SYNC takes precedence over BLANK, so asserting SYNC (low) while BLANK is active (low) will result in sync generation.                                                                                                                                                                                                                                                                   |  |  |  |  |
| BPb0-BPb9 | 10–1  | I   | Blue or Pb pixel data input bus. Index 0 denotes the least significant bit. Refer to functional description for different operating modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| CLK       | 26    | I   | Clock input. A rising edge on CLK latches RPr0-9, GY0-9, BPb0-9, BLANK, SYNC, and SYNC_T. The M2 input is latched by a rising edge on CLK also, but only when additional conditions are satisfied, as explained in its terminal description.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| COMP      | 39    | 0   | Compensation terminal. A 0.1 $\mu$ F capacitor must be connected between COMP and AV <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| DVDD      | 12    | I   | Digital power supply (3-V to 5-V range)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| DVSS      | 11    | I   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| FSADJ     | 38    | I   | Full-scale adjust control. The full-scale current drive on each of the output channels is determined by the value of a resistor RFS connected between this terminal and AVSS. The nominal value of RFS is 430 $\Omega$ , corresponding to 26.67 mA full-scale current. The relationship between RFS and the full-scale current level for each operation mode is explained in the functional description.                                                                                                                                                                                      |  |  |  |  |
| GY0–GY9   | 36–27 | I   | Green or Y pixel data input bus. Index 0 denotes the least significant bit. Refer to functional description for different operating modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| M1        | 47    | I   | Operation mode control 1. M1 is directly interpreted by the device (it is not latched by CLK). M1 configures device according to Table 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| M2        | 48    | I   | Operation mode control 2. The second rising edge on CLK after a transition on SYNC latches M2. The interpretation is dependent on the polarity of the last SYNC transition:<br>SYNC L to H: latched as M2_INT<br>SYNC H to L: latched as INS3_INT<br>Together with M1, M2_INT configures the device as shown in Table 1. When INS3_INT is high, the sync output is inserted on all DAC outputs; a low will insert it only on the AGY output. See also Figure 2 and Table 2. The value of M2 at power up is undetermined. Therefore at least 1 L ->H transition on SYNC is required to set M2. |  |  |  |  |



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000

# **Terminal Functions (Continued)**

| TERMIN    | TERMINAL |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  | ERMINAL |  | TERMINAL |  | TERMINAL |  | FERMINAL |  | FERMINAL |  | ERMINAL |  | RMINAL |  | RMINAL |  | ERMINAL |  | TERMINAL |  | TERMINAL |  | TERMINAL |  | TERMINAL |  |  |  | DESCRIPTION |
|-----------|----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---------|--|----------|--|----------|--|----------|--|----------|--|---------|--|--------|--|--------|--|---------|--|----------|--|----------|--|----------|--|----------|--|--|--|-------------|
| NAME      | PIN      | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |         |  |          |  |          |  |          |  |          |  |         |  |        |  |        |  |         |  |          |  |          |  |          |  |          |  |  |  |             |
| RPr0–PRr9 | 13–22    | I   | Red or Pr pixel data input bus. Index 0 denotes the least significant bit. Refer to functional description for different operating modes                                                                                                                                                                                                                                                                                                                                                                                |  |         |  |          |  |          |  |          |  |          |  |         |  |        |  |        |  |         |  |          |  |          |  |          |  |          |  |  |  |             |
| SYNC      | 24       | I   | Sync control input, active low. A rising edge on CLK latches SYNC. When asserted, only the AGY output (INS3_INT=L, see terminal M2) or ARPr, AGY and ABPb outputs (INS3_INT=H, see terminal M2) are driven to the sync level, irrespective of the values on the data or BLANK inputs. Consequently, SYNC should remain low for the whole duration of sync, which is in the case of a tri-level sync both the negative and positive portion (see Figure 7).                                                              |  |         |  |          |  |          |  |          |  |          |  |         |  |        |  |        |  |         |  |          |  |          |  |          |  |          |  |  |  |             |
| SYNC_T    | 25       | I   | Sync tri-level control, active high. A rising edge on CLK latches SYNC_T. When asserted, a positive sync (higher than blanking level) is generated when SYNC is low. When disabled, a negative sync (lower than blanking level) is generated when SYNC is low. When generating a tri-level (negative-to-positive) sync, a $L \rightarrow H$ transition on this signal positions the start of the positive transition. See Figure 6 for timing control. The value on SYNC_T is ignored when SYNC is not asserted (high). |  |         |  |          |  |          |  |          |  |          |  |         |  |        |  |        |  |         |  |          |  |          |  |          |  |          |  |  |  |             |
| VREF      | 37       | I/O | Voltage reference for DACs. An internal voltage reference of nominally 1.35 V is provided, which requires an external 0.1 $\mu$ F ceramic capacitor between V <sub>REF</sub> and AV <sub>SS</sub> . However, the internal reference can be overdriven by an externally supplied reference voltage.                                                                                                                                                                                                                      |  |         |  |          |  |          |  |          |  |          |  |         |  |        |  |        |  |         |  |          |  |          |  |          |  |          |  |  |  |             |







SLVS204C – APRIL 1999 – REVISED SEPTEMBER 2000

# (continued)

#### device configuration

Input data to the device can be supplied from a 3x10b GBR/YPbPr input port. If the device is configured to take data from all three channels, the data is clocked in at each rising edge of CLK. All three DACs operate at the full clock speed of CLK.

#### device configuration (continued)

In the case of 4:2:2 sampled data (for YPbPr) the device can be fed over either a 2x10 bit or 1x10 bit multiplexed input port. An internal demultiplexer will route input samples to the appropriate DAC: Y at the rate of CLK, Pb and Pr each at rate of one-half CLK.

According to ITU-BT.656 the sample sequence is Pb-Y-Pr over a 1x10 bit interface (Y-port). The sample sequence starts at the first rising edge of CLK after BLANK has been taken high (inactive). In this case the frequency of CLK is two times the Y conversion speed and four times the conversion speed of both Pr and Pb.

With a 2x10 bit input interface, both the Y-port and the Pr-port are sampled on every CLK rising edge. The Pr-port carries the sample sequence Pb-Pr. The sample sequence starts at the first rising edge of CLK after BLANK has been taken high (inactive). In this case the frequency of CLK is equal to the conversion speed of Y and 2x the conversion speed of both Pr and Pb.

The device's operation mode is set by the M1 and M2 mode selection terminals, according to Table 1. The operation mode also determines the blanking level, as explained below in the sync/blanking generation sections.

| M1 | M2_INT | CONFIGURATION        | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|----|--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L  | L      | GBR<br>3x10b-4:4:4   | GBR mode 4:4:4. Data clocked in on each rising edge of CLK from G, B, and R input channels. For the definition of the analog output levels during blanking, see note 1.                                                                                                                                                                   |
| L  | Н      | YPbPr<br>3x10b-4:4:4 | YPbPr mode 4:4:4. Data clocked in on each rising edge of CLK from Y, Pb and Pr input channels. (see Note 1). For the definition of the analog output levels during blanking, see note 1.                                                                                                                                                  |
| Н  | L      | YPbPr<br>2x10b-4:2:2 | YPbPr mode 4:2:2 2x10 bit. Data clocked in on each rising edge of CLK from Y & Pr input channels. A sample sequence of Pb–Pr– should be applied to the Pr port. At the first rising edge of CLK after BLANK is taken high, Pb should be present on this port. For the definition of the analog output levels during blanking, see note 1. |
| Н  | Н      | YPbPr<br>1x10b-4:2:2 | YPbPr mode 4:2:2 1x10 bit (ITU-BT.656 compliant). Data clocked in on each rising edge of CLK from Y input channel. For the definition of the analog output levels during blanking, see note 1.                                                                                                                                            |

#### Table 1. THS8133 Configuration

NOTE 1: In all device versions, the blanking level on the AGY channel output corresponds to input code 0 of the DAC.

In the THS8133CPHP and the THS8133ACPHP versions, the blanking level on the ABPb and ARPr channel outputs corresponds to the 512 input code of the DAC, when sync is inserted on all three channels (INS3\_INT=H) and to the 0 input code of the DAC, when sync is only inserted on the Y channel (INS3\_INT=L)

In the THS8133BCPHP version, the blanking level on the ABPb and ARPr channel outputs corresponds to the 512 input code of the DAC irrespective if sync is inserted on all three channels (INS3\_INT=H), or if sync is inserted only on the Y channel (INS3\_INT=L)



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000

#### Table 2. INS3\_INT/M2\_INT Selection on M2

| LAST<br>EVENT ON<br>SYNC | SYNC_T | M1 | M2<br>(see Note 2) | DESCRIPTION                                                                                                                                                             |
|--------------------------|--------|----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H→L                      | L or H | Х  | INS3_INT           | Sync insertion active: SYNC low enables sync generation on 1 (INS3_INT=L) or all 3 (INS3_INT=H) DAC outputs. SYNC_T determines the sync polarity.                       |
| L→H                      | Х      | Х  | M2_INT             | Device mode programming active: The DAC outputs reflect the DAC inputs (BLANK=H) or are forced to the blanking level (BLANK=L). M2 is interpreted according to Table 1. |

X = don't care

NOTE 2: M1 and M2 start configuring the device as soon as they are interpreted, which is continuously for M1 (static pin) or on the second rising edge on CLK after a transition on SYNC for M2. M2 is interpreted as either INS3\_INT or M2\_INT, as shown in Table 2.

#### programming example

Configuration of the device will normally be static in a given application. If M2\_INT and INS3\_INT need to be both low or high, the M2 pin is simply tied low or high. If M2\_INT and INS3\_INT need to have different levels, these can be easily derived from the signal on the SYNC pin, as shown in Table 3 and Figure 2.

#### Table 3. Generating M2 From SYNC

| In order to I   | nave: | Annala (a NO                           |  |  |  |
|-----------------|-------|----------------------------------------|--|--|--|
| M2_INT INS3_INT |       | Apply to M2:                           |  |  |  |
| L               | Н     | SYNC delayed by 2 CLK periods          |  |  |  |
| Н               | L     | inverted SYNC delayed by 2 CLK periods |  |  |  |

The input formats and latencies are shown in Figures 3–5 for each operation mode.



#### Figure 2. Generating INS3\_INT and M2\_INT from M2



#### programming example (continued)



Figure 4. Input Format and Latency YPbPr 4:2:2 2×10 Bit Mode



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000



Figure 5. Input Format and Latency YPbPr 4:2:2 1×10 Bit Mode

#### sync generation

Additional control inputs SYNC and SYNC\_T enable the superposition of an additional current onto the AGY channel or on all three channels, depending on the setting of INS3\_INT. By combining the SYNC and SYNC\_T control inputs, either bi-level negative going pulses or tri-level pulses can be generated. Depending on the timing controls for these signals, both horizontal and vertical sync signals can be generated. Assertion of SYNC (active low) will identify the sync period, while assertion of SYNC\_T (active high) within this period will identify the positive excursion of a tri-level sync.

Refer to the application information section for practical examples on the use of these control inputs for sync generation.

#### blanking generation

An additional control input BLANK is provided that will fix the output amplitude on all channels to the blanking level, irrespective of the value on the data input ports. However, sync generation has precedence over blanking; that is, if SYNC is low, the level of BLANK is *don't care*. The absolute amplitude of the blanking level with respect to active video is determined by the GBR or YPbPr operation mode of the device. Refer to the application information section for practical examples on the use of this control input for blank generation.

Figure 6 shows how to control SYNC, SYNC\_T, and BLANK signals to generate tri-level sync levels and blanking at the DAC output. A bi-level (negative) sync is generated similarly by avoiding the positive transition on SYNC\_T during SYNC low.



blanking generation (continued)



Figure 6. Sync and Blanking Generation

#### **DAC** operation

The analog output drivers generate a current of which the drive level can be user-modified by choice of an appropriate resistor value R<sub>FS</sub>, connected to the FSADJ terminal. Refer to the paragraph on output amplitude control for details on how the output drive is affected by the operation mode of the device.

All current sources derive their amplitudes from an internal generator that produces a 1.35-V reference level. All current source amplitudes (video, blanking, sync) also come from this reference so that the relative amplitudes of sync/blank/video are always equal to their nominal relationships. For increased stability on the absolute levels, the user can overdrive the reference by directly driving the  $V_{REF}$  input terminal.

#### output amplitude control

The current drive on all three output channels and on the internal sync generator is controlled by a resistor  $R_{FS}$  that must be connected between FSADJ and  $AV_{SS}$ . In all operation modes the relative amplitudes of the current drivers are maintained irrespective of the  $R_{FS}$  value, as long as a maximum current drive capability is not exceeded.

The sync generator is composed of different current sources that are internally routed to a corresponding DAC output. Depending on the setting of INS3\_INT during  $\overline{SYNC}$  low, the sync current drive is added to either only the green channel output (sync-on-green) if INS3\_INT = L or all three channel outputs INS3\_INT = H. In either case the relative current levels, as defined below, are maintained.



#### output amplitude control (continued)

The exact relationship between R<sub>FS</sub> and the current drive level on each channel is dependent on the operation mode of the device (see Table 4). In GBR mode, the output drive is identical on the three channels, while in YPbPr mode, a level shift is implemented on Pb and Pr channels. Refer to the application information section for details on the current drive levels in each mode.

The device has an internal voltage reference derived from a bandgap reference of 1.35 V. The relationship between the full-scale current drive level and R<sub>FS</sub> is given by:

 $I_{FS}[A] = \alpha \times V_{REF}[V] \div R_{FS}[\Omega]$ 

where  $\alpha$  is dependent on the operation mode of the device.

Typical operation modes are shown in Table 4 for the nominal R<sub>FS</sub> value. This value will produce the full-scale current levels mentioned in Table 4 and, when terminated, voltages of standard video levels, as shown in the applications section. The resistor value is variable provided the maximum current level on each of the DAC outputs is not exceeded.

|                               |                                                        |        |          | AGY                     |          | A           | RPr      | ABPb                 |          |
|-------------------------------|--------------------------------------------------------|--------|----------|-------------------------|----------|-------------|----------|----------------------|----------|
| OPERATION MODE<br>DESCRIPTION | M1                                                     | M2_INT | INS3_INT | I <sub>FS</sub><br>(mA) | α        | IFS<br>(mA) | α        | I <sub>FS</sub> (mA) | α        |
| GBR with sync-on-green        | L                                                      | L      | L        | 26.67†                  | 1461/172 | 18.67‡      | 1023/172 | 18.67                | 1023/172 |
| GBR with sync-on-all          | L                                                      | L      | Н        | 26.67                   | 1461/172 | 26.67       | 1461/172 | 26.67                | 1461/172 |
| YPbPr with sync-on-Y          | (L,H), (H,L) or (HH), ac-<br>cording to Tables 1 and 2 |        | L        | 26.67                   | 1461/172 | 18.67       | 1023/172 | 18.67                | 1023/172 |
| YPbPr with sync-on-all        |                                                        |        | Н        | 26.67                   | 1461/172 | 18.67       | 1023/172 | 18.67                | 1023/172 |

Table 4. THS8133 Nominal Full-Scale Currents

 $^{+}_{+}$  IFS = 1461/172 × 1.35/430

 $I_{FS} = 1023/172 \times 1.35/430$ 

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage: AV <sub>DD</sub> to AV <sub>SS</sub> , DV <sub>DD</sub> to DV <sub>SS</sub> |                                    |
|---------------------------------------------------------------------------------------------|------------------------------------|
| AV <sub>DD</sub> to DV <sub>DD</sub> , AV <sub>SS</sub> to DV <sub>SS</sub>                 | –0.5 V to 0.5 V                    |
| Digital input voltage range to DV <sub>SS</sub>                                             | –0.5 V to DV <sub>DD</sub> + 0.5 V |
| Operating free-air temperature range, T <sub>A</sub>                                        | 0°C to 70°C                        |
| Storage temperature range, T <sub>stg</sub>                                                 | –55°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions over operating free-air temperature range, TA

#### power supply

|                |      | MIN  | NOM   | MAX  | UNIT |
|----------------|------|------|-------|------|------|
| Cumphunghang   | AVDD | 4.75 | 5     | 5.25 | N/   |
| Supply voltage | DVDD | 3    | 3.3/5 | 5.25 | V    |



### recommended operating conditions over operating free-air temperature range, T<sub>A</sub> (continued)

#### digital and reference inputs

|                                                                        |                   | MIN  | NOM  | MAX  | UNIT |
|------------------------------------------------------------------------|-------------------|------|------|------|------|
| High-level input voltage, V <sub>IH</sub>                              | $DV_{DD} = 3.3 V$ | 2    |      | DVDD |      |
|                                                                        | $DV_{DD} = 5 V$   | 2.4  |      | DVDD | V    |
| Low–level input voltage, VIL                                           |                   | DVSS |      | 0.8  | V    |
| Clock frequency, f <sub>Clk</sub>                                      |                   | 0    |      | 80   | MHz  |
| Pulse duration, clock high, tw(C                                       | _KH)              | 5    |      |      | ns   |
| Pulse duration, clock low, tw(CL                                       | KL)               | 5    |      |      | ns   |
| Reference input voltage, <sup>†</sup> V <sub>ref(I)</sub> (see Note 3) |                   |      | 1.35 | 1.62 | V    |
| FSADJ resistor, $R_{(FS)}$ (see Not                                    | e 3)              | 360  | 430  |      | Ω    |

<sup>†</sup> Voltage reference input applies to the externally applied voltage (overdrive condition). Internally a 2 kΩ resistor isolates the internal reference from the externally applied voltage, if any.

NOTE 3: The combination of Vref and RFS can be chosen at will as long as the maximum full-scale DAC output current I(FS) does not exceed 120% of its nominal value. Therefore, at fixed R(FS) = R(FSnom), Vref should not be higher than the maximum value mentioned and at fixed Vref = Vref(nom), R(FS) should not be less than the minimum value mentioned.

# electrical characteristics over recommended operating conditions with $f_{CLK}$ = 80 MSPS and use of internal reference voltage $V_{ref}$ , with $R_{(FS)} = R_{(FSnom)}$ (unless otherwise noted)

#### power supply (1 MHz, -1 dBFS digital sine simultaneously applied to all 3 channels)

| PARA              | METER                    | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|-------------------|--------------------------|------------------------------------------------|-----|-----|-----|------|
|                   |                          | $AV_{DD} = DV_{DD} = 5 V$                      |     | 134 | 142 |      |
| IDD               | Operating supply current | $AV_{DD} = 5 V, DV_{DD} = 3.3$                 |     | 114 | 121 | mA   |
| _                 | Power dissipation        | $AV_{DD} = DV_{DD} = 5 V$                      |     | 670 | 710 |      |
| P <sub>D</sub> Po |                          | AV <sub>DD</sub> = 5 V, DV <sub>DD</sub> = 3.3 |     | 525 | 565 | mW   |

#### digital inputs - dc characteristics

|                   | PARAMETER                                                                                              | TEST CONDITIONS                                                                                                                                       | MIN | TYP | MAX | UNIT           |
|-------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----------------|
| ΙΗ                | High-level input current                                                                               |                                                                                                                                                       |     |     | 1   | μΑ             |
| ۱ <sub>IL</sub>   | Low-level input current                                                                                | AV <sub>DD</sub> = DV <sub>DD</sub> = 5 V<br>Digital inputs and CLK at 0 V for I <sub>IL</sub> ;<br>Digital inputs and CLK at 5 V for I <sub>IH</sub> |     |     | -1  | μΑ             |
| IL(CLK)           | Low-level input current, CLK                                                                           |                                                                                                                                                       |     |     |     | •              |
| IIH(CLK)          | High-level input current, CLK                                                                          |                                                                                                                                                       | _1  |     | 1   | μA             |
| Cl                | Input capacitance                                                                                      | $T_A = 25^{\circ}C$                                                                                                                                   |     | 7   |     | pF             |
| t <sub>S</sub>    | Data and control inputs setup time                                                                     |                                                                                                                                                       | 3   |     |     | ns             |
| tH                | Data and control inputs hold time                                                                      |                                                                                                                                                       | 0   |     |     | ns             |
|                   |                                                                                                        | RGB and YPbPr 4:4:4                                                                                                                                   |     | 7   |     |                |
| <sup>t</sup> d(D) | Digital process delay from first registered color<br>component of pixel <sup>‡</sup> (see Figures 3–5) | YPbPr 4:2:2 2×10 bit                                                                                                                                  |     | 8   |     | CLK<br>periods |
| . ,               | component of pixel+ (see Figures 3–5)                                                                  | YPbPr 4:2:2 1×10 bit                                                                                                                                  |     | 9   |     | penous         |

<sup>‡</sup>This parameter is assured by design and not production tested. The digital process delay is defined as the number of CLK cycles required for the first registered color component of a pixel, starting from the time of registering it on the input bus, to propagate through all processing and appear at the DAC output drivers. The remaining delay through the IC is the analog delay  $t_{d(A)}$  of the analog output drivers.



electrical characteristics over recommended operating conditions with  $f_{CLK} = 80$  MSPS and use of internal reference voltage  $V_{ref}$ , with  $R_{(FS)} = R_{(FSnom)}$  (unless otherwise noted) (continued)

|                           | PARAMETER                                                       | TEST                                                                                           | MIN                          | TYP  | MAX            | UNIT |        |
|---------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------|------|----------------|------|--------|
|                           | DAC resolution                                                  |                                                                                                |                              | 10   | 10             |      | bits   |
| INL                       | Integral nonlinearity                                           | Static, best fit                                                                               |                              | ±0.6 | ±1.2           | LSB  |        |
| DNL                       | Differential nonlinearity                                       | Static                                                                                         |                              |      | -0.25/0.5      | ±1   | LSE    |
| 0000                      | Power supply ripple rejection ratio of DAC                      | f = 100 kHz (see Not                                                                           | te 4)                        | 37   |                |      | dD     |
| PSRR                      | output (full scale)                                             | f = 1 MHz (see Note                                                                            | 4)                           | 43   |                |      | dB     |
| XTALK                     | Crosstalk between channels                                      | f up to 30 MHz, (see                                                                           | Note 5)                      |      |                | -55  | dB     |
| VO(ref)                   | Voltage reference output                                        |                                                                                                |                              | 1.30 | 1.35           | 1.40 | V      |
| ro(VREF)                  | VREF output resistance                                          |                                                                                                |                              | 7K   | 11K            | 15K  | W      |
| G <sub>(DAC)</sub>        | DAC gain factor                                                 |                                                                                                |                              |      | See<br>Table 4 |      |        |
|                           | Imbalance between DACs, (KIMBAL)                                | See Note 6                                                                                     |                              |      |                | ±5%  |        |
|                           | Imbalance between positive and negative sync,<br>(KIMBAL(SYNC)) | See Note 6                                                                                     |                              |      |                | ±2%  |        |
|                           |                                                                 | R <sub>L</sub> = 37.5 Ω, See N                                                                 |                              | 1    | 1.2            | V    |        |
| VO(DAC)                   | DAC output compliance voltage (sync+video)                      | $R_L = 75 \Omega$ , See No.                                                                    |                              | 2    | 2.4            | V    |        |
| GBR sync-on-gro<br>on-all |                                                                 |                                                                                                | AGY                          | 24   | 26.67          | 28   |        |
|                           | GBR sync-on-green and YPbPr sync-on-Y/sync-                     | Internal reference                                                                             | ABPb and ARPr                | 17.3 | 18.67          | 19.7 | 9.3 mA |
|                           | on-all                                                          | External reference                                                                             | AGY                          | 24.9 | 26.67          | 27.2 |        |
| L/FO                      |                                                                 | External reference                                                                             | ABPb and ARPr                | 17.5 | 18.67          | 19.3 |        |
| l(FS)                     |                                                                 | Internal reference                                                                             | AGY                          | 24   | 26.67          | 28   | mA     |
|                           | GBR sync-on-all                                                 |                                                                                                | ABPb and ARPr                | 24   | 26.67          | 28   |        |
|                           | GBR Sync-on-an                                                  | External reference                                                                             | AGY                          | 24.9 | 26.67          | 27.2 |        |
|                           |                                                                 | External reference                                                                             | ABPb and ARPr                | 24.9 | 26.67          | 27.2 |        |
| ſo                        | DAC output resistance                                           | See Note 10                                                                                    |                              | 57   |                | 92   | kΩ     |
| CO                        | DAC output capacitance (pin capacitance)                        |                                                                                                |                              |      | 8              |      | pF     |
| r(DAC)                    | DAC output current rise time                                    | 10% to 90% of full so                                                                          | cale                         |      | 2              |      | ns     |
| <sup>t</sup> f(DAC)       | DAC output current fall time                                    | 10% to 90% of full so                                                                          | cale                         |      | 2              |      | ns     |
| <sup>t</sup> d(A)         | Analog output delay                                             | Measured from CLK=V_{IH(min)} to 50% of full-scale transition, See Note 8                      |                              |      |                | 9    | ns     |
| ts                        | Analog output settling time                                     | Measured from 50% of full scale transition on output to output settling, within 2%, See Note 9 |                              |      | 5              | 9    | ns     |
| SNR                       | Signal -to-noise ratio                                          | 1 MHz, –1 dBFS digi<br>0 MHz to 8.8 MHz                                                        |                              | 57.5 |                | dB   |        |
| SFDR                      | Spurious-free dynamic range                                     | 1MHz, -1 dBFS digit<br>0 MHz to 8.8 MHz                                                        | al sine input, measured from |      | 64             |      | dB     |
| 3W(1 dB)                  | Bandwidth                                                       | See Note 11                                                                                    |                              |      | 40             |      | MH     |

analog (DAC) outputs

NOTES: 4. PSRR is measured with a 0.1 μF capacitor between the COMP and AVDD terminal; with a 0.1 μF capacitor connected between the V<sub>REF</sub> terminal and AVSS. The ripple amplitude is within the range 100 mVp-p to 500 mVp-p with the DAC output set to full scale and a double-terminated 75 Ω (=37.5 Ω) load. PSRR is defined as 20 × log(ripple voltage at DAC output/ripple voltage at AVDD input). Limits from characterization only.

5. Crosstalk spec applies to each possible pair of the 3 DAC outputs. Limits from characterization only.

 The imbalance between DACs applies to all possible pairs of the three DACs. KIMBAL is assured over full temperature range. In parts labeled THS8133CPHP,KIMBAL(SYNC)isassuredat25°C.InpartslabeledTHS8133ACPHP,KIMBAL(SYNC)andTHS8133BCPHP,KIMBAL(SYNC)areassured over the full temperature range.

7. Nominal values at R(FS) = R(FSnom) : Maximum values at R(FS) = R(FSnom) + 1.2. Maximum limits from characterization only.

8. This value excludes the digital process delay, td(D). Limit from characterization only.

9. Maximum limit from characterization only

10. Limit from characterization only

11. This bandwidth relates to the output amplitude variation in excess of the droop from the sinx/x sampled system. Since the output is a sample-and-hold signal, a sin(π×F<sub>in</sub>+F<sub>clk</sub>) + (π×F<sub>in</sub>+F<sub>clk</sub>) roll-off is observed, which accounts e.g. at F<sub>in</sub> = 40 MHz and F<sub>clk</sub> = 80 MSPS for -3.92 dB signal drop (*sync droop*). The total DAC output variation (*device droop*) consists of this and an additional amount (*excess droop*) caused by the output impedance of the device, as shown in Table 5.



# performance plots of AGY output channel at 80 MSPS and use of internal reference



Figure 8. Static INL



#### performance plots of AGY output channel at 80 MSPS and use of internal reference (continued)



Figure 9. Spectral Plot for 1.02 MHz Digital Sine Input at 80 MSPS







Table 5. DAC Output Amplitude Variation Over Varying Fin at Fclk = 80 MSPS

| F <sub>in</sub> (kHz) | F <sub>clk</sub> (MSPS) | SYNC DROOP (dB) | EXCESS DROOP (dB) |
|-----------------------|-------------------------|-----------------|-------------------|
| 500                   | 80                      | 0               | 0                 |
| 5000                  | 80                      | -0.056          | -0.02             |
| 10000                 | 80                      | -0.22           | -0.08             |
| 20000                 | 80                      | -0.91           | -0.29             |
| 30000                 | 80                      | -2.11           | -0.39             |
| 40000                 | 80                      | -3.92           | -0.40             |



## **APPLICATION INFORMATION**

## configuring THS8133 for generating SMPTE compliant signals

Table 6 lists the standards that relate to the definition of analog interfaces for component video signals.

# **Table 6. Relevant Video Standards**

| STANDARD   | TITLE                                                                                       | SCOPE                                                                                                                                                                                            |
|------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMPTE 253M | 3-Channel RGB Analog Video Interface                                                        | Component analog video for studio applications using 525 lines, 59.94 fields, 2:1 interlace and 4:3 or 16:9 aspect ratio.                                                                        |
| SMPTE 274M | 1920x1080 Scanning and Analog and Parallel<br>Digital Interfaces for Multiple-Picture Rates | Definition of image format of 1920x1080 pixels inside a total raster of 1125 lines, with an aspect ratio of 16:9. Interlaced format used for 1080l display definition of the ATSC HDTV standard. |
| SMPTE 296M | 1280x720 Scanning, Analog and Digital Representation and Analog Interface                   | Definition of image format of 1280x720 pixels inside a total raster of 750 lines, with an aspect ratio of 16:9. Progressive format used for 720P display definition of the ATSC HDTV standard.   |

THS8133 can be used to generate output signals compliant to each of these standards. The configuration for each is detailed below. In each of the cases the current output of each DAC can be converted into standard-compliant voltage levels by connecting a double terminated 75- $\Omega$  load, as shown in the top part of Figure 11.



Figure 11. Typical Video Loads

The use of THS8133 for each of these standards is discussed next.

#### SMPTE 253M

This standard defines a component analog video interface using GBR color signals carried on parallel channels for the interconnection of television equipment. The scanning structure is typically 525 lines, 59.94 fields, 2:1 interlace and 4:3 or 16:9 aspect ratio. The analog signals of this standard are suitable for the generation of, or they can be generated from, digital video signals compliant to SMPTE 125M and SMPTE 267M by A/D or D/A conversion respectively. Furthermore, SMPTE 253M signals can be the input to NTSC composite encoders compliant with SMPTE 170M. Table 7 lists the scope of the standards mentioned.



#### APPLICATION INFORMATION

#### SMPTE 253M (continued)

| Table 7. Video Standards Compatible with SMPTE 253M | Table 7. | Video | <b>Standards</b> | Compatible | with | SMPTE | 253M |
|-----------------------------------------------------|----------|-------|------------------|------------|------|-------|------|
|-----------------------------------------------------|----------|-------|------------------|------------|------|-------|------|

| STANDARD   | TITLE                                                                           |
|------------|---------------------------------------------------------------------------------|
| SMPTE 125M | Component Video Signal 4:2:2 – Bit–Parallel Digital Interface                   |
| SMPTE 267M | Bit-Parallel Digital Interface - Component Video Signal 4:2:2 16x9 Aspect Ratio |
| SMPTE 170M | Composite Analog Video Signal – NTSC for Studio Applications                    |

The SMPTE 253M standard defines a GBR component set with positive going signals and a maximum peak level of 700 mV from blanking level. The green signal has a negative-going sync pulse of amplitude 300 mV from blanking level. The dc offset, as defined by the blanking level of the signal, is  $0.0 V \pm 1.0 V$ . Figure 12 shows the waveform of the green channel, onto which the horizontal sync is inserted.



Figure 12. SMPTE 253M Line Waveform (green channel)

For this mode, the INS3\_INT control should be kept low to enable sync-on-green only and the device is put in GBR 4:4:4 mode. This corresponds to the GBR with sync-on-green operation mode of Table 1.

Table 8 lists the THS8133 output currents that will produce compliant signals to this standard after proper termination, together with the required input signals.

|       | AGY        |           | ARPr,ABPb |        | SYNC |        | BLANK |                  |
|-------|------------|-----------|-----------|--------|------|--------|-------|------------------|
| LEVEL | (mA)       | (V)       | (mA)      | (V)    | STNC | SYNC_T | BLANK | DAC INPUT        |
| White | 26.67      | 1.000     | 18.67     | 0.7000 | 1    | Х      | 1     | 3FF <sub>h</sub> |
| Video | video+8.00 | video+0.3 | video     | video  | 1    | Х      | 1     | data             |
| Black | 8.00       | 0.3000    | 0         | 0      | 1    | Х      | 1     | 000 <sub>h</sub> |
| Blank | 8.00       | 0.3000    | 0         | 0      | 1    | Х      | 0     | xxx <sub>h</sub> |
| Sync  | 0          | 0         | 0         | 0      | 0    | 0      | х     | xxx <sub>h</sub> |

Table 8. THS8133 Signals for SMPTE 253M Compliant Operation



# APPLICATION INFORMATION

#### SMPTE 253M (continued)

BLANK can be tied high in this mode if the data input is kept to 000h during the blanking time, since black and blanking level are at identical levels. Furthermore the SYNC T terminal remains low, since only a bi-level sync is generated.

#### SMPTE 274M

This standard defines a raster scanning format of 1920×1080 pixels inside a total raster of 1125 lines and an aspect ratio of 16:9, GBR and YPbPr color encoding formats and both analog and digital interfaces for GBR and YPbPr formats.

With respect to the analog interface, SMPTE 274M defines the position of the start of each line at the positive zero-crossing of a tri-level sync pulse. The sync pulse has a negative-going transition on a fixed number of clock cycles preceding this instant and another negative transition on a fixed number of clock cycles following this instant, as shown in Figure 13. The positive peak of sync is 300 mV; the negative peak of sync -300 mV.

The interface can carry both GBR or YPbPr signals. The tri-level horizontal sync is inserted on all analog outputs and has identical absolute amplitude levels in all cases. For Y, black corresponds to a level of 0 V and peak white is 700 mV. Pb and Pr on the other hand have amplitudes between -350 mV and 350 mV.

The relative amplitudes of the current sources are identical to the case of SMPTE 253M. However, in this case a tri-level sync needs to be generated instead of a bi-level negative sync, and it needs to be present on all three component outputs. THS8133 supports the tri-level sync via an additional internal current source, activated by asserting SYNC T. The sync insertion on all outputs is under the control of the INS3 INT pin. When asserted (high), the sync is inserted on all three output channels.



Figure 13. SMPTE 274M Line Waveform<sup>†</sup>

<sup>†</sup> This figure is for illustration purposes only. Consult the latest SMPTE 274M standard when designing a compliant system.

Figure 14 shows the relative amplitudes of video and horizontal/vertical sync. The level of vertical sync (broad pulse) is identical to the negative excursion of horizontal sync and therefore can be generated by the same current source on THS8133 by appropriately asserting the sync control inputs.



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000



#### **APPLICATION INFORMATION**



<sup>†</sup> This figure is for illustration purposes only. Consult the latest SMPTE 274M standard when designing a compliant system.

For GBR operation, Table 9 lists the THS8133 full-scale output currents that produce compliant signals to the standard after proper termination. These amplitudes are valid also in YPbPr mode for the Y channel. For GBR operation, the device needs to be configured with INS3\_INT high, corresponding to the GBR with sync-on-all operation mode of Table 1.



**APPLICATION INFORMATION** 

#### SMPTE 274M (continued)

|          | GBF        | Y         | SYNC |        |       |                  |  |
|----------|------------|-----------|------|--------|-------|------------------|--|
| LEVEL    | (mA)       | (V)       | STNC | SYNC_T | BLANK | DAC INPUT        |  |
| White    | 26.67      | 1.000     | 1    | Х      | 1     | 3FF <sub>h</sub> |  |
| Video    | video+8.00 | video+0.3 | 1    | Х      | 1     | data             |  |
| Sync Pos | 16.00      | 0.600     | 0    | 1      | Х     | xxxh             |  |
| Black    | 8.00       | 0.3000    | 1    | Х      | 1     | 000 <sub>h</sub> |  |
| Blank    | 8.00       | 0.3000    | 1    | Х      | 0     | xxx <sub>h</sub> |  |
| Sync Neg | 0          | 0         | 0    | 0      | Х     | xxx <sub>h</sub> |  |

#### Table 9. THS8133 Signals for SMPTE 274M Compliant Operation on GBR and Y Channels

In the YPbPr mode of this standard, the sync is centered around the center span of the video amplitude levels, as shown in Figure 14. So the current for Pb and Pr is down-shifted with respect to Y to accommodate the minimum data level at 0 mA. Thus, an input code of 00h corresponds now to an output drive of 0 mA while the negative sync level is at 1.33 mA, corresponding to 50 mV. The Pb and Pr data input format is offset binary.

Table 10 lists the THS8133 full-scale output currents for Pb and Pr channels in the YPbPr operation mode of the device. The operation mode corresponds to YPbPr with sync-on-all of Table 1.

|       | Pb, F | Pr     | SYNC |        |       | DAC INPUT        |  |
|-------|-------|--------|------|--------|-------|------------------|--|
| LEVEL | (mA)  | (V)    | SINC | SYNC_T | BLANK |                  |  |
| Max   | 18.67 | 0.7000 | 1    | Х      | 1     | 3FF <sub>h</sub> |  |
| Video | video | video  | 1    | Х      | 1     | data             |  |

0

1

0

1

1

Х

0

Х

Х

0

х

1

xxxh

xxxh

xxxh

000h

 Table 10. THS8133 Signals for SMPTE 274M Compliant Operation on Pb and Pr Channels

#### SMPTE 296M

Sync Pos

Blank

Sync Neg

Min

17.33

9.33

1.33

0

0.650

0.350

0.050

0

This standard defines a raster scanning format of 1280x720 and an aspect ratio of 16:9, the analog and digital representation, and the definition of an analog interface. Both GBR and YPbPr component color encoding can be used.

With respect to the sync and video level definition, this standard is analogous to SMPTE 274M with the use of a tri-level sync pulse. Therefore, for the generation of output signals compliant to this standard, refer to the configuration of THS8133 for SMPTE 274M.



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000

#### **APPLICATION INFORMATION**

#### comparison to EIA RS-343/RS-170 levels

Traditionally, video amplitude levels are specified according to the EIA RS-343 or RS-170 standards. RS-343 uses a bi-level negative going sync. Also, there is a difference between the reference blanking and black video level. Figure 15 shows the relative amplitudes and the current drives that would be needed to generate compliant relative amplitudes with a double-terminated 75- $\Omega$  load, as is specified for RS-343. RS-170 compliant levels can be reached using the same current sources but a different 150- $\Omega$  source termination resistor, which brings the load to 150 || 75  $\Omega$  = 50  $\Omega$ . In this case a blank-to-white level of approximately 1 V is reached  $(0.714 \text{ V} \times 50 \div 37.5)$  as required by RS-170.



Figure 15. RS-343 Video Definition

The video signal contains 140 IRE, equal to 1 Vpp. This is split into 40 IRE for the composite sync, 7.5 IRE for blanking-to-black and 92.5 IRE for the active video portion.

#### designing with PowerPAD<sup>™</sup>

The THS8133 is housed in a high-performance, thermally enhanced, 48-pin PowerPAD™ package (TI package designator: 48PHP). Use of the PowerPAD<sup>™</sup> package does not require any special considerations except to note that the PowerPAD<sup>™</sup> which is an exposed die pad on the bottom of the device, is a metallic thermal and electrical conductor. Therefore, if not implementing the PowerPAD™ PCB features, solder masks (or other assembly techniques) may be required to prevent any inadvertent shorting by the exposed PowerPAD™ of connection etches or vias under the package. The recommended option, however, is not to run any etches or signal vias under the device, but to have only a grounded thermal land as explained below. Although the actual size of the exposed die pad may vary, the minimum size required for the keepout area for the 48-pin PHP PowerPAD<sup>TM</sup> package is 7 mm  $\times$  7 mm.

It is recommended that there be a thermal land, which is an area of solder-tinned-copper, underneath the PowerPAD<sup>™</sup> package. The thermal land will vary in size, depending on the PowerPAD<sup>™</sup> package being used, the PCB construction, and the amount of heat that needs to be removed. In addition, the thermal land may or may not contain numerous thermal vias, depending on PCB construction.

More information on this package and other requirements for using thermal lands and thermal vias are detailed in the TI application note PowerPAD<sup>™</sup> Thermally Enhanced Package Application Report, TI literature number SLMA002, available via the TI Web pages beginning at URL: http://www.ti.com.



# designing with PowerPAD<sup>™</sup> (continued)

For the THS8133 this thermal land should be grounded to the low impedance ground plane of the device. This improves not only thermal performance but also the electrical grounding of the device. It is also recommended that the device ground terminal landing pads be connected directly to the grounded thermal land. The land size should be as large as possible without shorting device signal terminals. The thermal land may be soldered to the exposed PowerPAD<sup>™</sup> using standard reflow soldering techniques.

While the thermal land may be electrically floated and configured to remove heat to an external heat sink, it is recommended that the thermal land be connected to the low impedance ground plane for the device.

Table 11 lists a comparison for thermal resistances between the PowerPAD<sup>™</sup> package (48PHP) used for this device and a regular 48-pin TQFP package (48PFB).

| 48PHP PowerPAD™ vs 48PFB<br>REGULAR TQFP | AIRFLOW IN Ifm |      |      |      |
|------------------------------------------|----------------|------|------|------|
|                                          | 0              | 150  | 250  | 500  |
| θ <sub>JA</sub> (°C/W) 48PHP             | 29.1           | 23.1 | 21.6 | 19.9 |
| θ <sub>JC</sub> (°C/W) 48PHP             | 1.14           |      |      |      |
| θJA (°C/W) 48PFB                         | 97.5           | 78.3 | 71.6 | 63.5 |
| θJC (°C/W) 48PFB                         | 19.6           |      |      |      |

#### Table 11. Junction-Ambient and Junction-Case Thermal Resistances



SLVS204C - APRIL 1999 - REVISED SEPTEMBER 2000

#### **MECHANICAL DATA**

#### PHP (S-PQFP-G48)

#### **PowerPAD™ PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.





## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing |      | ckage<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|--------------|-------------------------|------------------|------------------------------|
| THS8133ACPHP     | OBSOLETE              | HTQFP           | PHP                | 48   |              | None                    | Call TI          | Call TI                      |
| THS8133BCPHP     | ACTIVE                | HTQFP           | PHP                | 48 2 | 250          | None                    | CU NIPDAU        | Level-3-220C-168 HR          |
| THS8133CPHP      | OBSOLETE              | HTQFP           | PHP                | 48   |              | None                    | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

#### Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated