## TJA1080

FlexRay transceiver
Rev． 01 － 20 July 2006
Preliminary data sheet

## 1．General description

The TJA1080 is a FlexRay transceiver，which is compatible with the FlexRay electrical physical layer specification V2．1 Rev．A（see Ref．1）．It is primarily intended for communication systems from $1 \mathrm{Mbit} / \mathrm{s}$ to $10 \mathrm{Mbit} / \mathrm{s}$ ，and provides an advanced interface between the protocol controller and the physical bus in a FlexRay network．

The TJA1080 can be configured to be used as an active star transceiver or as a node transceiver．

The TJA1080 provides differential transmit capability to the network and differential receive capability to the FlexRay controller．It offers excellent EMC performance as well as high ESD protection．

The TJA1080 actively monitors the system performance using dedicated error and status information（readable by any microcontroller），as well as internal voltage and temperature monitoring．

The TJA1080 supports the mode control as used in Philips TJA1054（see Ref．2）and TJA1041（see Ref．3）CAN transceivers．

## 2．Features

## 2．1 Optimized for time triggered communication systems <br> －Data transfer up to $10 \mathrm{Mbit} / \mathrm{s}$ <br> －Usable for 14 V and 42 V powered systems <br> －Very low ElectroMagnetic Emission（EME）to support unshielded cable <br> －Differential receiver with high common－mode range for ElectroMagnetic Immunity （EMI）

－Transceiver can be used for small linear passive bus topologies as well as active star topologies
－Auto I／O level adaptation to host controller supply voltage $\mathrm{V}_{10}$
－Bus guardian interface included
－Automotive product qualification in accordance with AEC－Q100

### 2.2 Low power management

- Low power management including two inhibit switches
- Very low current in Sleep and Standby mode
- Wake-up via wake-up symbol on the bus lines (remote), negative edge on pin WAKE (local), and a positive edge on pin STBN if $\mathrm{V}_{\mathrm{IO}}$ is present
- Wake-up source recognition
- Automatic power-down (in star Sleep mode) in star configuration


### 2.3 Diagnosis (detection and signalling)

- Overtemperature detection
- Short-circuit on bus lines
- $\mathrm{V}_{\text {BAT }}$ power-on flag (first battery connection and cold start)
- Pin TXEN and pin BGE clamping
- Undervoltage detection on pins $\mathrm{V}_{\mathrm{BAT}}, \mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{IO}}$
- Wake source indication


### 2.4 Protections

- Bus pins protected against 8 kV HBM ESD pulses
- Bus pins protected against transients in automotive environment (ISO 7637 class C compliant)
- Bus pins short-circuit proof to battery voltage ( 14 V and 42 V ) and ground
- Fail-safe mode in case of an undervoltage on pins $\mathrm{V}_{\mathrm{BAT}}, \mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{IO}}$
- Passive behavior of bus lines in the event that transceiver is not powered up


## 3. Quick reference data

Table 1. Quick reference data

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {BAT }}$ | supply voltage on pin $\mathrm{V}_{\text {BAT }}$ | no time limit | -0.3 | - | +60 | V |
|  |  | operating range | 6.5 | - | 60 | V |
| $\mathrm{V}_{\mathrm{CC}}$ | supply voltage | no time limit | -0.3 | - | +5.5 | V |
|  |  | operating range | 4.75 | - | 5.25 | V |
| $V_{\text {BUF }}$ | supply voltage on pin $\mathrm{V}_{\text {BUF }}$ | no time limit | -0.3 | - | +5.5 | V |
|  |  | operating range | 4.75 | - | 5.25 | V |
| $\mathrm{V}_{10}$ | supply voltage on pin $\mathrm{V}_{10}$ | no time limit | -0.3 | - | +5.5 | V |
|  |  | operating range | 2.2 | - | 5.25 | V |
| $\mathrm{V}_{\text {TRXD0 }}$ | voltage on pin TRXD0 |  | -0.3 |  | +5.5 | V |
| $\mathrm{V}_{\text {TRXD1 }}$ | voltage on pin TRXD1 |  | -0.3 |  | +5.5 | V |
| $V_{B P}$ | voltage on pin BP |  | -60 | - | +60 | V |
| $V_{B M}$ | voltage on pin BM |  | -60 | - | +60 | V |
| $\mathrm{I}_{\text {BAT }}$ | supply current on pin $\mathrm{V}_{\text {BAT }}$ | low power modes in node configuration | - | 35 | 50 | $\mu \mathrm{A}$ |
|  |  | normal power modes | - | 0.075 | 1 | mA |

Table 1. Quick reference data ...continued

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}}$ | supply current | low power modes | -1 | 0 | +5 | $\mu \mathrm{A}$ |
|  |  | Normal mode; $\mathrm{V}_{\text {BGE }}=$ 0 V ; $\mathrm{V}_{\text {TXEN }}=\mathrm{V}_{\text {IO }}$; Receive only mode; star Idle mode | - | 10 | 15 | mA |
|  |  | Normal mode; $\mathrm{V}_{\text {BGE }}=$ $\mathrm{V}_{\text {IO }} ; \mathrm{V}_{\text {TXEN }}=0 \mathrm{~V}$; $\mathrm{V}_{\text {BUF }}$ open | [1] - | 28.5 | 35 | mA |
|  |  | Normal mode; $\begin{aligned} & \mathrm{V}_{\mathrm{BGE}}=\mathrm{V}_{\mathrm{IO}} ; \mathrm{V}_{\text {TXEN }}=0 \mathrm{~V} ; \\ & \mathrm{R}_{\text {bus }}=\infty \Omega \end{aligned}$ | - | 10 | 15 | mA |
|  |  | star Transmit mode | - | 50 | 62 | mA |
|  |  | star Receive mode | - | 38 | 42 | mA |
| 1 IO | supply current on pin $\mathrm{V}_{1 \mathrm{O}}$ | low power modes | -1 | +1 | +5 | $\mu \mathrm{A}$ |
|  |  | Normal and Receive only mode; $\mathrm{V}_{\mathrm{TXD}}=\mathrm{V}_{\mathrm{IO}}$ | - | 30 | 1000 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH} \text { (dif) }}$ | differential HIGH-level output voltage | on pins BP and BM; $40 \Omega<R_{\text {bus }}<55 \Omega$; $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{BUF}}=5 \mathrm{~V}$ | 600 | 800 | 1200 | mV |
| $\mathrm{V}_{\text {OL(dif) }}$ | differential LOW-level output voltage | on pins BP and BM ; $40 \Omega<R_{\text {bus }}<55 \Omega$; $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{BUF}}=5 \mathrm{~V}$ | -1200 | -800 | -600 | mV |
| $\mathrm{V}_{\text {IH (dif) }}$ | differential HIGH-level input voltage | on pins BP and BM; normal power modes; $\begin{aligned} & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BP}}<+15 \mathrm{~V} ; \\ & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BM}}<+15 \mathrm{~V} \end{aligned}$ | 150 | 225 | 300 | mV |
| $\mathrm{V}_{\text {IL(dif) }}$ | differential LOW-level input voltage | on pins $B P$ and $B M$; normal power modes; $\begin{aligned} & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BP}}<+15 \mathrm{~V} ; \\ & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BM}}<+15 \mathrm{~V} \end{aligned}$ | -300 | -225 | -150 | mV |
| $\mathrm{T}_{\mathrm{vj}}$ | virtual junction temperature |  | [2] -40 | - | +150 | ${ }^{\circ} \mathrm{C}$ |

[1] Current flows from $V_{C C}$ to $V_{B U F}$. This means that the maximum sum current $I_{C C}+I_{B U F}$ is 35 mA .
[2] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature $T_{v j}$ is: $T_{v j}=T_{a m b}+T D \times R_{\text {th }(j-a)}$, where $R_{t h(j-a)}$ is a fixed value to be used for the calculation of $T_{v j}$. The rating for $T_{v j}$ limits the allowable combinations of power dissipation $(P)$ and ambient temperature ( $\mathrm{T}_{\mathrm{amb}}$ ).

## 4. Ordering information

Table 2. Ordering information

| Type number | Package |  |  |
| :--- | :--- | :--- | :--- |
|  | Name | Description | Version |
| TJA1080TS/N | SSOP20 | plastic shrink small outline package; 20 leads; body with 5.3 mm | SOT339-1 |

## 5. Block diagram



Fig 1. Block diagram

## 6. Pinning information

### 6.1 Pinning



Fig 2. Pin configuration

### 6.2 Pin description

Table 3. Pin description

| Symbol | Pin | Type | Description |
| :---: | :---: | :---: | :---: |
| INH2 | 1 | O | inhibit 2 output for switching external voltage regulator |
| INH1 | 2 | 0 | inhibit 1 output for switching external voltage regulator |
| EN | 3 | 1 | enable input; when HIGH enabled; internal pull-down |
| $\mathrm{V}_{10}$ | 4 | P | supply voltage for $\mathrm{V}_{10}$ voltage level adaptation |
| TXD | 5 | I | transmit data input; internal pull-down |
| TXEN | 6 | I | transmitter enable input; when HIGH transmitter disabled; internal pull-up |
| RXD | 7 | 0 | receive data output |
| BGE | 8 | I | bus guardian enable input; when LOW transmitter disabled; internal pull-down |
| STBN | 9 | 1 | standby input; when LOW low power mode; internal pull-down |
| TRXD1 | 10 | I/O | data bus line 1 for inner star connection |
| TRXD0 | 11 | I/O | data bus line 0 for inner star connection |
| RXEN | 12 | 0 | receive data enable output; when LOW bus activity detected |
| ERRN | 13 | O | error diagnoses output; when LOW error detected |
| $V_{\text {BAT }}$ | 14 | P | battery supply voltage |
| WAKE | 15 | 1 | local wake-up input; internal pull-up or pull-down (depends on voltage at pin WAKE) |
| GND | 16 | P | ground |
| BM | 17 | I/O | bus line minus |
| BP | 18 | I/O | bus line plus |
| $V_{C C}$ | 19 | P | supply voltage ( +5 V ) |
| $V_{\text {BUF }}$ | 20 | P | buffer supply voltage |

## 7. Functional description

The block diagram of the total transceiver is illustrated in Figure 1.

### 7.1 Operating configurations

### 7.1.1 Node configuration

In node configuration the transceiver operates as a stand-alone transceiver.
The transceiver can be configured as node by connecting pins TRXD0 and TRXD1 to ground during a power-on situation (PWON flag is set). The configuration will be latched when the PWON flag is reset.

The following operating modes are selectable:

- Normal: normal power mode
- Receive: normal power mode
- Standby: low power mode
- Go-to-sleep: low power mode
- Sleep: low power mode


### 7.1.2 Star configuration

In star configuration the transceiver operates as a branch of a FlexRay active star.
The transceiver can be configured as star by connecting pin TRXD0 or TRXD1 to $V_{\text {BUF }}$ during a PWON situation (PWON flag is set). The configuration will be latched when the PWON flag is reset.

It is possible to redirect data from one branch to other branches via the inner bus. It is also possible to send data to all branches via pin TXD, if pins TXEN and BGE have the correct polarity.

The following operating modes are available:

- Star idle: normal power mode
- Star transmit: normal power mode
- Star receive: normal power mode
- Star sleep: low power mode
- Star standby: low power mode
- Star locked: normal power mode

In the star configuration all modes are autonomously controlled by the transceiver, except in the case of a wake-up.

### 7.1.3 Bus activity and idle detection

The following mechanisms for activity and idle detection are valid for node and star configurations in normal power modes:

- If the absolute differential voltage on the bus lines is higher than $\left|V_{i(d i f) d e t(a c t)}\right|$ for $t_{\text {det(act)(bus) }}$, then activity is detected on the bus lines and pin RXEN is switched to LOW which results in pin RXD being released
- If, after bus activity detection, the differential voltage on the bus lines is higher than $\mathrm{V}_{\mathrm{IH}(\mathrm{dif})}$, pin RXD will go HIGH
- If, after bus activity detection, the differential voltage on the bus lines is lower than $V_{\text {IL(dif) }}$, pin RXD will go LOW
- If the absolute differential voltage on the bus lines is lower than $\left|V_{i(\text { dif)det(act) }}\right|$ for $t_{\text {det(idle)(bus) }}$, then idle is detected on the bus lines and pin RXEN is switched to HIGH. This results in pin RXD being blocked (pin RXD is switched to HIGH or stays HIGH)

Additionally, in star configuration, activity and idle can be detected:

- If pin TXEN is LOW for longer than $t_{\text {det(act)(TXEN) }}$, activity is detected on pin TXEN
- If pin TXEN is HIGH for longer than $t_{\text {det }}$ (ide)(TXEN), idle is detected on pin TXEN
- If pin TRXD0 or TRXD1 is LOW for longer than $t_{\text {det(act)(TRXD) }}$, activity is detected on pins TRXD0 and TRXD1
- If pin TRXD0 or TRXD1 is HIGH for longer than $t_{\text {det(idele)(TRXD) }}$, idle is detected on pins TRXD0 and TRXD1


### 7.2 Operating modes in node configuration

The TJA1080 provides two control pins STBN and EN in order to select one of the modes of operation in node configuration. See Table 4 for a detailed description of the pin signalling in node configuration, and Figure 3 for the timing diagram.

All modes are directly controlled via pins EN and STBN unless an undervoltage situation is present.

If $\mathrm{V}_{\mathrm{IO}}$ and $\left(\mathrm{V}_{\mathrm{BUF}}\right.$ or $\left.\mathrm{V}_{\mathrm{BAT}}\right)$ are within their operating range, pin ERRN indicates the error flag.

Table 4. Pin signalling in node configuration

| Pin | Mode |  |  |  | Receive only |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Normal | Go-to-sleep | Standby | Sleep |  |
| STBN | HIGH | HIGH | LOW | LOW | LOW |
| EN | HIGH | LOW | HIGH | LOW | X |
| ERRN | LOW: error flag set $\underline{[3]}$ | LOW: wake flag set $\underline{[4]}$ |  |  |  |
|  | HIGH: error flag set $[3] \underline{[4]}$ | HIGH: wake flag reset $\underline{[4]}$ |  |  |  |
| RXEN | LOW: bus activity | LOW: wake flag set $\underline{[4]}$ |  |  |  |
|  | HIGH: bus idle | HIGH: wake flag reset $\underline{[4]}$ |  |  |  |
| RXD | LOW: bus DATA_0 | LOW: wake flag set $\underline{[4]}$ |  |  |  |
|  | HIGH: bus DATA_1 or idle | HIGH: wake flag reset $\underline{[4]}$ |  |  |  |
|  |  |  |  |  |  |

Table 4. Pin signalling in node configuration ...continued

| Pin | Mode |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | Normal | Receive only | Go-to-sleep | Standby | Sleep |
| INH1 | HIGH |  | HIGH | HIGH | float $\underline{[4]}$ |
| INH2 | HIGH |  | float $\underline{[5]}$ | float $\underline{[5]}$ | float $\underline{[4]}$ |
| Transmitter | enabled | disabled $\underline{[4]}$ | disabled $\underline{[4]}$ |  |  |

[3] Pin ERRN provides a serial interface for retrieving diagnostic information.
[4] Valid if $\mathrm{V}_{\mathrm{IO}}$ and $\mathrm{V}_{\text {BUF }}$ or $\mathrm{V}_{\text {BAT }}$ are present.
[5] If wake flag is not set.


Fig 3. Timing diagram in normal mode node configuration
The state diagram in node configuration is illustrated in Figure 4.


Fig 4. State diagram in node configuration
The state transitions are represented with numbers, which correspond with the numbers in the last column of Table 5 to Table 8.
Table 5. State transitions forced by EN and STBN (node configuration)
$\rightarrow$ indicates the action that initiates a transaction; $\rightarrow 1$ and $\rightarrow 2$ are the consequences of a transaction.

| Transition from mode | Direction to mode | Transition number | Pin |  | Flag |  |  |  |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | STBN | EN | UV VIO | UV VBAT | UV $\mathbf{v c c}$ | PWON | Wake |  |
| Normal | receive only | 1 | H | $\rightarrow \mathrm{L}$ | cleared | cleared | cleared | cleared | cleared |  |
|  | go-to-sleep | 2 | $\rightarrow \mathrm{L}$ | H | cleared | cleared | cleared | cleared | cleared |  |
|  | standby | 3 | $\rightarrow$ L | $\rightarrow \mathrm{L}$ | cleared | cleared | cleared | cleared | cleared | [1] |
| Receive only | normal | 4 | H | $\rightarrow \mathrm{H}$ | cleared | cleared | cleared | X | X |  |
|  | go-to-sleep | 5 | $\rightarrow \mathrm{L}$ | $\rightarrow \mathrm{H}$ | cleared | cleared | cleared | X | X |  |
|  | standby | 6 | $\rightarrow \mathrm{L}$ | L | cleared | cleared | cleared | X | X |  |
| Standby | normal | 7 | $\rightarrow \mathrm{H}$ | $\rightarrow \mathrm{H}$ | cleared | cleared | $2 \rightarrow$ cleared | X | $1 \rightarrow$ set | [2][3] |
|  | receive only | 8 | $\rightarrow \mathrm{H}$ | L | cleared | cleared | $2 \rightarrow$ cleared | X | $1 \rightarrow$ set | [2][3] |
|  | go-to-sleep | 9 | L | $\rightarrow \mathrm{H}$ | cleared | cleared | X | X | X |  |
| Go-to-sleep | normal | 10 | $\rightarrow \mathrm{H}$ | H | cleared | cleared | cleared | X | $1 \rightarrow$ set | [2][4] |
|  | receive only | 11 | $\rightarrow \mathrm{H}$ | $\rightarrow \mathrm{L}$ | cleared | cleared | cleared | X | $1 \rightarrow$ set | [2][4] |
|  | standby | 12 | L | $\rightarrow \mathrm{L}$ | cleared | cleared | X | X | X | [4] |
|  | sleep | 13 | L | H | cleared | cleared | X | X | cleared | [5] |
| Sleep | normal | 14 | $\rightarrow \mathrm{H}$ | H | $2 \rightarrow$ cleared | $2 \rightarrow$ cleared | $2 \rightarrow$ cleared | X | $1 \rightarrow$ set | [2][3] |
|  | receive only | 15 | $\rightarrow \mathrm{H}$ | L | $2 \rightarrow$ cleared | $2 \rightarrow$ cleared | $2 \rightarrow$ cleared | X | $1 \rightarrow$ set | [2][3] |

[^0]Table 6. State transitions forced by a wake-up (node configuration)
$\rightarrow$ indicates the action that initiates a transaction; $\rightarrow 1$ and $\rightarrow 2$ are the consequences of a transaction.

| Transition from mode | Direction to mode | Transition number | Pin |  | Flag |  |  |  |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | STBN | EN | Wake | UV VIO | UV VBAT | UV Vcc | PWON |  |
| Standby | normal | 16 | H | H | $\rightarrow$ set | cleared | cleared | $1 \rightarrow$ cleared | X | [1] |
|  | receive only | 17 | H | L | $\rightarrow$ set | cleared | cleared | $1 \rightarrow$ cleared | X | [1] |
|  | go-to-sleep | 18 | L | H | $\rightarrow$ set | cleared | cleared | $1 \rightarrow$ cleared | X | [1] |
|  | standby | 19 | L | L | $\rightarrow$ set | cleared | cleared | $1 \rightarrow$ cleared | X | [1] |
| Go-to-sleep | normal | 20 | H | H | $\rightarrow$ set | cleared | cleared | cleared | X |  |
|  | receive only | 21 | H | L | $\rightarrow$ set | cleared | cleared | cleared | X |  |
|  | standby | 22 | L | L | $\rightarrow$ set | cleared | cleared | cleared | X |  |
|  | go-to-sleep | 23 | L | H | $\rightarrow$ set | cleared | cleared | cleared | X |  |
| Sleep | normal | 24 | H | H | $\rightarrow$ set | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | X | [1] |
|  | receive only | 25 | H | L | $\rightarrow$ set | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | X | [1] |
|  | standby | 26 | L | L | $\rightarrow$ set | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | X | [1] |
|  | go-to-sleep | 27 | L | H | $\rightarrow$ set | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | $1 \rightarrow$ cleared | X | [1] |

[1] Setting the wake flag clears the $U V_{V I O}, \mathrm{UV}_{\text {VBAT }}$ and $U V_{\mathrm{VCC}}$ flag.
Table 7. State transitions forced by an undervoltage condition (node configuration)
$\rightarrow$ indicates the action that initiates a transaction; $\rightarrow 1$ and $\rightarrow 2$ are the consequences of a transaction.

| Transition from mode | Direction to mode | Transition number | Flag |  |  |  |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | UV VIO | U $\mathrm{V}_{\text {VBAT }}$ | UV Vcc | PWON | Wake |  |
| Normal | sleep | 28 | $\rightarrow$ set | cleared | cleared | cleared | $1 \rightarrow$ cleared | [1] |
|  | sleep | 29 | cleared | $\rightarrow$ set | cleared | cleared | $1 \rightarrow$ cleared | [1] |
|  | standby | 30 | cleared | cleared | $\rightarrow$ set | cleared | $1 \rightarrow$ cleared | [1] |
| Receive only | sleep | 31 | $\rightarrow$ set | cleared | cleared | X | $1 \rightarrow$ cleared | [1] |
|  | sleep | 32 | cleared | $\rightarrow$ set | cleared | X | $1 \rightarrow$ cleared | [1] |
|  | standby | 33 | cleared | cleared | $\rightarrow$ set | X | $1 \rightarrow$ cleared | [1] |
| Go-to-sleep | sleep | 34 | $\rightarrow$ set | cleared | cleared | X | $1 \rightarrow$ cleared | [1] |
|  | sleep | 35 | cleared | $\rightarrow$ set | cleared | X | $1 \rightarrow$ cleared | [1] |
|  | standby | 36 | cleared | cleared | $\rightarrow$ set | X | $1 \rightarrow$ cleared | [1] |
| Standby | sleep | 37 | $\rightarrow$ set | cleared | X | X | $1 \rightarrow$ cleared | [1][2] |
|  | sleep | 38 | cleared | $\rightarrow$ set | X | X | $1 \rightarrow$ cleared | [1][3] |

[^1]Table 8. State transitions forced by an undervoltage recovery (node configuration)
$\rightarrow$ indicates the action that initiates a transaction; $\rightarrow 1$ and $\rightarrow 2$ are the consequences of a transaction.

| Transition from mode | Direction to mode | Transition number | Pin |  | Flag |  |  |  |  | Note |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | STBN | EN | UV VIo | UV VBAT | UV Vcc | PWON | Wake |  |
| Standby | normal | 39 | H | H | cleared | cleared | $\rightarrow$ cleared | X | X | [1] |
|  | receive only | 40 | H | L | cleared | cleared | $\rightarrow$ cleared | X | X | [1] |
| Sleep | normal | 41 | H | H | cleared | $\rightarrow$ cleared | cleared | X | $1 \rightarrow$ set | [2][3] |
|  | normal | 42 | H | H | $\rightarrow$ cleared | cleared | cleared | X | X | [4] |
|  | receive only | 43 | H | L | cleared | $\rightarrow$ cleared | cleared | X | $1 \rightarrow$ set | [2][3] |
|  | receive only | 44 | H | L | $\rightarrow$ cleared | cleared | cleared | X | X | [4] |
|  | standby | 45 | L | L | cleared | $\rightarrow$ cleared | cleared | X | $1 \rightarrow$ set | [2][3] |
|  | standby | 46 | L | L | $\rightarrow$ cleared | cleared | cleared | X | X | [4] |
|  | go-to-sleep | 47 | L | H | cleared | $\rightarrow$ cleared | cleared | X | $1 \rightarrow$ set | [2][3] |
|  | go-to-sleep | 48 | L | H | $\rightarrow$ cleared | cleared | cleared | X | X | [4] |

[^2]
### 7.2.1 Normal mode

In Normal mode the transceiver is able to transmit and receive data via the bus lines BP and BM. The output of the normal receiver is directly connected to pin RXD.

The transmitter behavior in normal mode of operation, with no time-out present on pins TXEN and BGE and the temperature flag not set is given in Table 9.

In this mode pins INH1 and INH2 are set HIGH.
Table 9. Transmitter function table

| BGE | TXEN | TXD | Transmitter |
| :--- | :--- | :--- | :--- |
| L | X | X | transmitter is disabled |
| X | H | X | transmitter is disabled |
| H | L | H | transmitter is enabled; the bus lines are actively driven; BP is driven <br> HIGH and BM is driven LOW |
| H | L | L | transmitter is enabled; the bus lines are actively driven; BP is driven <br> LOW and BM is driven HIGH |

### 7.2.2 Receive only mode

In receive only mode the transceiver can only receive data. The transmitter is disabled, regardless of the voltages on pins BGE and TXEN.

In this mode pins INH1 and INH2 are set HIGH.

### 7.2.3 Standby mode

In Standby mode the transceiver enters a low power mode which means very low current consumption. In the Standby mode the device is not able to transmit or receive data and the low power receiver is activated to monitor bus activity.

Standby mode can be entered if the correct polarity is applied to pins EN and STBN (see Figure 4 and Table 5) or an undervoltage is present on pin $\mathrm{V}_{\mathrm{Cc}}$; see Figure 4.

If an undervoltage is present on pin $\mathrm{V}_{\mathrm{CC}}$, direct switching to a normal power mode is not possible. By applying a positive edge on pin STBN and thus setting the wake flag, all undervoltage flags are reset and therefore switching to a normal power mode is possible. The transceiver will then enter the mode indicated on pins EN and STBN

In this mode the transceiver can be switched to any other mode if no undervoltage is present on pins $\mathrm{V}_{\text {IO }}$ and $\mathrm{V}_{\text {BAT }}$.

Pin INH1 is set to HIGH. If the wake flag is set, pin INH2 is set to HIGH and pins RXEN and RXD are set to LOW, otherwise pin INH2 is floating and pins RXEN and RXD are set to HIGH; see Section 7.5.

### 7.2.4 Go-to-sleep mode

In this mode the transceiver behaves as in Standby mode. If this mode is selected for a longer time than the go-to-sleep command hold time (minimum hold time) and the wake flag has been previously cleared, the transceiver will enter Sleep mode, regardless of the voltage on pin EN.

If the voltage regulator that supplies the host is switched via pin INH1, pin EN becomes LOW if pin INH1 is switched off.

### 7.2.5 Sleep mode

In Sleep mode the transceiver has entered a low power mode. The only difference with Standby mode is that pin INH1 is also set floating. Sleep mode is directly entered if the $U V_{V I O}$ or $U V_{V B A T}$ flag is set.

In this mode the transceiver can be switched to any other mode if no undervoltage is present on pins $\mathrm{V}_{\text {IO }}, \mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{BAT}}$. In case of an undervoltage on pin $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{BAT}}$ while $\mathrm{V}_{\mathrm{IO}}$ is present, the wake flag is set by a positive edge on pin STBN.

The undervoltage flags will be reset by setting the wake flag, and therefore the transceiver will enter the mode indicated on pins EN and STBN if $\mathrm{V}_{\mathrm{IO}}$ is present.

A detailed description of the wake-up mechanism is given in Section 7.5.

### 7.3 Operating modes in star configuration

In star configuration mode control via pins EN and STBN is not possible. The transceiver autonomously controls the operating modes except in the case of wake-up.

The timing diagram of a transceiver configured in star configuration is illustrated in Figure 6. The state diagram in star configuration is illustrated in Figure 5. A detailed description of the pin signalling in star configuration is given in Table 10.

If $\mathrm{V}_{\text {IO }}$ and ( $\mathrm{V}_{\mathrm{BUF}}$ or $\mathrm{V}_{\mathrm{BAT}}$ ) are within their operating range, pin ERRN will indicate the error flag.

Table 10. Pin signalling in star configuration

| Mode | $\begin{aligned} & \text { TRXD0 / } \\ & \text { TRXD1 } \end{aligned}$ | ERRN |  | RXEN |  | RXD |  | Transmitter | INH1 | INH2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LOW | HIGH | LOW | HIGH | LOW | HIGH |  |  |  |
| Star Transmit | output [1] input [2] | error flag set [3] | error flag reset [3] | bus activity | bus idle | bus DATA_0 | bus DATA_1 | enabled | HIGH | $\mathrm{HIGH}$ |
| Star Receive | output |  |  |  |  |  |  | disabled [1] |  |  |
| Star Idle | input |  |  |  |  |  |  |  |  |  |
| Star Locked | input |  |  |  |  |  |  |  |  |  |
| Star Standby | input | error flag set [1][3] | Error flag <br> reset $[1][3]$ | wake flag <br> set [1] | wake flag reset [1] | wake flag set [1] | wake flag reset [1] |  |  |  |
| Star Sleep | input |  |  |  |  |  |  |  | float [1] | float [1] |

[1] Valid if $\mathrm{V}_{\text {IO }}$ and ( $\mathrm{V}_{\text {BUF }}$ or $\mathrm{V}_{\mathrm{BAT}}$ ) are present.
[2] TRXD lines are switched as input if TRXD activity is the initiator for star Transmit mode.
[3] Pin ERRN provides a serial interface for retrieving diagnostic information.
[4] TRXD lines switched as output if TXEN activity is the initiator for star Transmit mode.
Pin BGE has to be connected to pin $\mathrm{V}_{10}$ in order to enable the transmitter via pin TXEN. If pin BGE is connected to ground, it is not possible to activate the transmitter via pin TXEN. If pin TXEN is not used (no controller connected to the transceiver), it has to be connected to pin $\mathrm{V}_{10}$ in order to prevent TXEN activity detection.

In all modes pin RXD is connected to the output of the normal mode receiver and therefore represents the data on the bus lines.


Fig 5. State diagram in star configuration


TRXDOUT is a virtual signal that indicates the state of the TRXD lines. TRXDOUT HIGH means TRXD lines switched as output. TRXDOUT LOW means TRXD lines switched as input.
Fig 6. Timing diagram in star configuration

### 7.3.1 Star Idle mode

This mode is entered if one of the following events occurs:

- From star Receive mode and star Transmit mode if idle is detected on the bus lines, on pin TXEN and on pins TRXD0 and TRXD1.
- If the transceiver is in star Locked mode and idle is detected on the bus lines and pin TXEN for longer than $t_{\text {to(locked-idle). }}$
- If the transceiver is in star Standby mode and the wake flag is set or no undervoltage is present.
- If the transceiver is in star Sleep mode and the wake flag is set, the transceiver enters star Idle mode in order to obtain a stable starting point (no glitches on the bus lines etc).
- In star Idle mode the transceiver monitors pins TXEN, TRXD0 and TRXD1 and the bus lines for activity. In this mode the transmitter is disabled.


### 7.3.2 Star Transmit mode

This mode is entered if one of the following events occur:

- If the transceiver is in star Idle mode and activity is detected on pin TXEN.
- If the transceiver is in star Idle mode and activity is detected on pins TRXDO and TRXD1.

In star Transmit mode the transmitter is enabled and the transceiver can transmit data on the bus lines. It transmits the data received on pins TXD or TRXD0 and TRXD1 on the bus lines.

### 7.3.3 Star Receive mode

This mode is entered if the transceiver is in star Idle mode and activity has been detected on the bus lines.

In star Receive mode the transceiver transmit data via the TRXD0 and TRXD1 lines to other transceivers connected to the bus lines. The transmitter is always disabled.

### 7.3.4 Star Standby mode

This mode is entered if one of the following events occur:

- From star Idle, star Transmit or star Receive modes if the wake flag is set and an undervoltage on pin $\mathrm{V}_{\mathrm{CC}}$ is present for longer than $\mathrm{t}_{\mathrm{to}(\mathrm{uv})(\mathrm{VCC})}$.
- If the PWON flag is set.

In star Standby mode the transceiver enters a low power mode. In this mode the current consumption is as low as possible to prevent discharging the capacitor at pin $\mathrm{V}_{\mathrm{BUF}}$.

If pins $V_{I O}$ and $V_{B U F}$ are within their temperature range, pins $R X D$ and $R X E N$ will indicate the wake flag.

### 7.3.5 Star Sleep mode

This mode is entered if one of the following events occur:

- From any mode if an undervoltage on pin $\mathrm{V}_{\mathrm{CC}}$ is present for longer than $\mathrm{t}_{\operatorname{det}(\mathrm{uv})(\mathrm{VCC})}$.
- If the transceiver is in star Idle mode and no activity is detected on the bus lines and pins TXEN, TRXD0 and TRXD1 for longer than $t_{t o \text { (idle-sleep). }}$
- If star Locked mode is active for longer than $\mathrm{t}_{\mathrm{to} \text { (locked-sleep) }}$.

In star Sleep mode the transceiver will enter a low power mode. In this mode the current consumption is as low as possible to prevent the car battery from discharging. The inhibit switches are switched off.

In this mode the wake flag wakes the transceiver. A detailed description of the wake-up mechanism is given in Section 7.5.

If pins $V_{I O}$ and $V_{B U F}$ are within their temperature range, pins $R X D$ and $R X E N$ will indicate the wake flag.

### 7.3.6 Star Locked mode

This mode is entered if one of the following events occur:

- If the transceiver is in star Transmit mode and activity on pin TXEN is detected for longer than $t_{t o(t x-l o c k e d)}$.
- If the transceiver is in star Receive mode and activity is detected on the bus lines for longer than $t_{t o(r x-l o c k e d)}$.

This mode is a fail-silent mode and in this mode the transmitter is disabled.

### 7.4 Start-up

### 7.4.1 Node configuration

Node configuration can be selected by applying a voltage lower than $0.3 \mathrm{~V}_{\mathrm{BUF}}$ to pins TRXD0 and TRXD1 during power-on. Node configuration is latched by resetting the PWON flag while the voltage on pins TRXD0 and TRXD1 is lower than $0.3 \mathrm{~V}_{\mathrm{BUF}}$; see Section 7.7.4 for (re)setting the PWON flag.

### 7.4.2 Star configuration

Star configuration can be selected by applying a voltage higher than $0.7 \mathrm{~V}_{\mathrm{BUF}}$ to pins TRXD0 or TRXD1 during power-on. Star configuration is latched by resetting the PWON flag while one of the voltages on pins TRXD0 or TRXD1 is higher than $0.7 \mathrm{~V}_{\text {BUF }}$. See Section 7.7.4 for (re)setting the PWON flag. In this case the transceiver goes from node Standby mode to star Idle mode.

### 7.5 Wake-up mechanism

### 7.5.1 Node configuration

If a node configured transceiver is in Sleep mode (pins INH1 and INH2 are switched off), it will enter Standby mode or go-to-sleep mode (depending on the level at pin EN). In both modes pin INH1 is switched on, pin INH2 is switched on or off depending on whether the wake flag is set.

If no undervoltage is present on pins $\mathrm{V}_{\mathrm{IO}}$ and $\mathrm{V}_{\mathrm{BAT}}$, the transceiver switches immediately to the mode indicated on pins EN and STBN.

In Standby, go-to-sleep and Sleep mode pins RXD and RXEN are driven LOW if the wake flag is set.

### 7.5.2 Star configuration

If a star configured transceiver is in Sleep mode (pins INH1 and INH2 are switched off) it will enter star Idle mode (pins INH1 and INH2 are switched on) if the wake flag is set. In star Idle mode, the transceiver enters the appropriate mode directly, depending on which event has set the wake flag:

- If the wake-up source was pin WAKE or a positive edge on pin STBN, the transceiver will remain in star Idle mode.
- If the wake-up source was activity detected on pins TRXD0 and TRXD1, the transceiver will change from star Idle mode to star Transmit mode.
- If the wake-up source was a wake-up symbol, the transceiver will change from star Idle mode to star Receive mode.


### 7.5.3 Bus wake-up

Bus wake-up is detected if two consecutive DATA_0 of at least $t_{\text {det(wake)DATA_0 }}$ separated by an idle or DATA_1 of at least $t_{\text {det (wake)idle }}$, followed by an idle or DATA_1 of at least $t_{\text {det(wake)idle }}$ are present on the bus lines within $t_{\text {det(wake)tot }}$.


Fig 7. Bus wake-up timing

### 7.5.4 Local wake-up via pin WAKE

If the voltage on pin WAKE is lower than $\mathrm{V}_{\text {th(det)(WAKE) }}$ for longer than $\mathrm{t}_{\text {wake(WAKE) }}$ (falling edge on pin WAKE) a local wake-up event on pin WAKE is detected. At the same time, the biasing of this pin is switched to pull-down.

If the voltage on pin WAKE is higher than $\mathrm{V}_{\text {th(det)(WAKE) }}$ for longer than $t_{\text {wake }}$, the biasing of this pin is switched to pull-up, and no local wake-up will be detected.


Sleep mode: $\mathrm{V}_{I O}$ and ( $\mathrm{V}_{\text {BAT }}$ or $\mathrm{V}_{\mathrm{CC}}$ ) still provided.
Fig 8. Local wake-up timing via pin WAKE

### 7.6 Fail silent behavior

In order to be fail silent, undervoltage detection is implemented. An undervoltage will be detected on pins $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{IO}}$ and $\mathrm{V}_{\mathrm{BAT}}$.

### 7.6.1 $\mathrm{V}_{\text {BAT }}$ undervoltage

- Node configuration: If the UV ${ }_{\text {VBAT }}$ flag is set the transceiver will enter Sleep mode (pins INH1 and INH2 are switched off) regardless of the voltage present on pins EN and STBN. If the undervoltage recovers the wake flag will be set and the transceiver will enter the mode determined by the voltages on pins EN and STBN.
- Star configuration: The TJA1080 in star configuration is able to transmit and receive data as long as $\mathrm{V}_{C C}$ and $\mathrm{V}_{10}$ are within their operating range, regardless of the undervoltage on $\mathrm{V}_{\text {BAT }}$.


### 7.6.2 $\mathrm{V}_{\mathrm{Cc}}$ undervoltage

- Node configuration: If the $\mathrm{UV}_{\mathrm{Vcc}}$ flag is set the transceiver will enter the Standby mode (pin INH2 is switched off) regardless of the voltage present on pins EN and STBN. If the undervoltage recovers or the wake flag is set mode switching via pins EN and STBN is possible.
- Star configuration: If the $\mathrm{UV}_{\mathrm{Vcc}}$ flag is set the transceiver will enter the star Sleep mode.


### 7.6.3 $\mathrm{V}_{10}$ undervoltage

- Node configuration: If the voltage on pin $\mathrm{V}_{10}$ is lower than $\mathrm{V}_{\text {uvd(VII) }}$ (even if the $\mathrm{U}_{\text {vio }}$ flag is reset) pins EN, STBN, TXD and BGE are set LOW (internally) and pin TXEN is set HIGH (internally). If the $\mathrm{UV}_{\text {vio }}$ flag is set the transceiver will enter Sleep mode (pins INH1 and INH2 are switched off).
- Star configuration: If an undervoltage is present on pin $\mathrm{V}_{1 \mathrm{O}}$ (even if the $\mathrm{UV}_{\text {VIO }}$ flag is reset) pins EN, STBN, TXD and BGE are set LOW (internally) and pin TXEN is set HIGH (internally). If the $\mathrm{V}_{10}$ undervoltage flag is set, pin INH1 is switched off. If an undervoltage is present on pin $\mathrm{V}_{10}$ and $\mathrm{V}_{\mathrm{CC}}$ is within the operating range, the TJA1080 will forward the received data to all other branches.


### 7.7 Flags

### 7.7.1 Local wake-up source flag

The local wake-up source flag can only be set in a low power mode. When a wake-up event on pin WAKE is detected (see Section 7.5.4) it sets the local wake-up source flag. The local wake-up source flag is reset by entering a low power mode.

### 7.7.2 Remote wake-up source flag

The remote wake-up source flag can only be set in a low power mode. When a bus wake-up event is detected on the bus lines (see Section 7.5.3) it sets the remote wake-up source flag. The remote wake-up source flag is reset by entering a low power mode.

### 7.7.3 Wake flag

The wake flag is set if one of the following events occurs:

- The local or remote wake-up source flag is set (edge sensitive)
- A positive edge is detected on pin STBN if $\mathrm{V}_{\mathrm{IO}}$ is present
- Recovery of the UV VBat flag (only in node configuration)
- By recognizing activity on pins TRXD0 and TRXD1 (only in star configuration)

In node configuration the wake flag is reset by entering Normal mode, a low power mode or setting one of the undervoltage flags. In star configuration the wake flag is reset by entering a low power mode or by recovery of the $\mathrm{UV}_{\mathrm{VCC}}$ signal (without $\mathrm{t}_{\mathrm{rec}(\mathrm{uv})(\mathrm{VCC})}$ ).

### 7.7.4 Power-on flag

The PWON flag is set if the internal supply voltage for the digital part becomes higher than the lowest value it needs to operate. In node configuration, entering Normal mode resets the PWON flag. In star configuration the PWON flag is reset when the UV ${ }_{\mathrm{Vcc}}$ signal goes LOW (no undervoltage detected).

### 7.7.5 Node or star configuration flag

Configuration flag set means node configuration.

### 7.7.6 Temperature medium flag

The temperature medium flag is set if the junction temperature exceeds $\mathrm{T}_{\mathrm{j} \text { (warn)(medium) }}$ in a normal power mode. The temperature medium flag is reset when the junction temperature becomes lower than $\mathrm{T}_{\mathrm{j}(\text { warn })(\text { medium })}$ in a normal power mode. No action will be taken if this flag is set.

### 7.7.7 Temperature high flag

The temperature high flag is set if the junction temperature exceeds $\mathrm{T}_{\mathrm{j}(\text { dis)(high) }}$ in a normal power mode.

In node configuration the temperature high flag is reset if a negative edge is applied to pin TXEN while the junction temperature is lower than $T_{j(\text { dis)(high) }}$ in a normal power mode. In star configuration mode the temperature high flag is reset by any activity detection (edge) while the junction temperature is lower than $\mathrm{T}_{\mathrm{j}(\text { dis)(high) }}$ in a normal power mode.

If the temperature high flag is set the transmitter is disabled and pins TRXD0 and TRXD1 are switched off.

### 7.7.8 TXEN_BGE clamped flag

The TXEN_BGE clamped flag is set if pin TXEN is LOW and pin BGE is HIGH for longer than $t_{\text {detCL(TXEN_BGE). }}$. The TXEN_BGE clamped flag is reset if pin TXEN is HIGH or pin BGE is LOW. If the TXEN_BGE flag is set, the transmitter is disabled.

### 7.7.9 Bus error flag

The bus error flag is set if pin TXEN is LOW and pin BGE is HIGH and the data received from the bus lines (pins BP and BM) is different to that received on pin TXD. The TJA1080 also expects that a data frame begins with a bit value other than the last bit of the previous data frame.

This is the case for a valid data frame which begins with the DATA_0 period of the Transmission Start Sequence (TSS) and ends with the DATA_1 bit of the Frame End Sequence (FES). Any violation of this frame format will be detected by the TJA1080. Consequently, when transmitting a wake-up pattern, a bus error will be signalled. This error indication should be ignored and the status register should be cleared by reading the vector.

No action will be taken if the bus error flag is set.

### 7.7.10 UV $_{\text {VBAт }}$ flag

The $U V_{\text {VBAT }}$ flag is set if the voltage on pin $V_{\text {BAT }}$ is lower than $\mathrm{V}_{\text {uvd(VBAT) }}$. The $U V_{\text {VBAT }}$ flag is reset if the voltage is higher than $\mathrm{V}_{\text {uvd(VBAT) }}$ or by setting the wake flag; see
Section 7.6.1.

### 7.7.11 UV Vcc flag

The $U V_{V C C}$ flag is set if the voltage on pin $V_{C C}$ is lower than $V_{\text {uvd }(V C C)}$ for longer than $t_{\text {det }}(\mathrm{uv})(\mathrm{VCC})$. The flag is reset if the voltage on pin $\mathrm{V}_{\mathrm{CC}}$ is higher than $\mathrm{V}_{\text {uvd(VCC) }}$ for longer than $\mathrm{t}_{\text {rec }(\mathrm{uv})(\mathrm{VCC})}$ or the wake flag is set; see Section 7.6.2.

### 7.7.12 UV $_{\text {VIO }}$ flag

The $\mathrm{UV}_{\mathrm{VIO}}$ flag is set if the voltage on pin $\mathrm{V}_{I \mathrm{O}}$ is lower than $\mathrm{V}_{\mathrm{uvd}(\mathrm{VIO})}$ for longer than $t_{\text {det }(u v)(V I O)}$. The flag is reset if the voltage on pin $V_{I O}$ is higher than $\mathrm{V}_{\text {uvd }}(\mathrm{VIO})$ or the wake flag is set; see Section 7.6.3.

### 7.7.13 Error flag

The error flag is set if one of the status bits S 4 to S 12 is set. The error flag is reset if none of the S4 to S12 status bits are set; see Table 11.

### 7.8 TRXD collision

A TRXD collision is detected when two or more TJA1080s in star configuration enter star Receive mode.

### 7.9 Status register

The status register can be read out on pin ERRN by using pin EN as clock; the status bits are given in Table 11. The timing diagram is illustrated in Figure 9.

The status register is accessible if the $U^{\text {vio }}$ flag is not set in node or star configuration. A negative edge on pin EN starts the read out. Within the period $t_{d(E N-E R R N)}$ after the first edge on pin EN, pin ERRN will go HIGH if it was previously LOW. On the second negative edge on pin EN the first status bit (SO) will be shifted out. The status bits are valid after $t_{d(E N-E R R N)}$. If no edge is detected on pin EN for longer than $t_{d e t(E N)}$, the transceiver will enter the state selected on pins EN and STBN (node configuration) and status bit S4 to S12 will be reset if the corresponding flag has been reset.

Pin ERRN is LOW if the corresponding status bit is set.

Table 11. Status bits

| Bit number | Status bit | Description |
| :--- | :--- | :--- |
| S0 | LOCAL WAKEUP | local wake-up source flag is redirected to this bit |
| S1 | REMOTE WAKEUP | remote wake-up source flag is redirected to this bit |
| S2 | NODE CONFIG | node configuration flag is redirected to this bit |
| S3 | PWON | status bit set means PWON flag has been set previously |
| S4 | BUS ERROR | status bit set means bus error flag has been set previously |
| S5 | TEMP HIGH | status bit set means temperature high flag has been set previously |
| S6 | TEMP MEDIUM | status bit set means temperature medium flag has been set previously |
| S7 | TXEN_BGE CLAMPED | status bit set means TXEN_BGE clamped flag has been set previously |
| S8 | UVVBAT | status bit set means UV |
| S9 9 | UVVCC flag has been set previously |  |
| S10 | UVVIO | status bit set means UV |
| S11 | STAR flag has been set previously |  |
| S12 | TRXD COLLISION | status bit set means UV |



Fig 9. Timing diagram for status bits

## 8. Limiting values

Table 12. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol | Parameter | Conditions | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {BAT }}$ | supply voltage on pin $\mathrm{V}_{\text {BAT }}$ | no time limit | -0.3 | +60 | V |
|  |  | operating range | 6.5 | 60 | V |
| $\mathrm{V}_{\mathrm{CC}}$ | supply voltage | no time limit | -0.3 | +5.5 | V |
|  |  | operating range | 4.75 | 5.25 | V |
| $\mathrm{V}_{\text {BUF }}$ | supply voltage on pin $\mathrm{V}_{\text {BUF }}$ | no time limit | -0.3 | +5.5 | V |
|  |  | operating range | 4.75 | 5.25 | V |
| $\mathrm{V}_{10}$ | supply voltage on pin $\mathrm{V}_{1 \mathrm{O}}$ | no time limit | -0.3 | +5.5 | V |
|  |  | operating range | 2.2 | 5.25 | V |
| $\mathrm{V}_{\text {INH1 }}$ | voltage on pin INH1 |  | -0.3 | $V_{\text {BAT }}+0.3$ | V |
| $\mathrm{V}_{\text {INH2 }}$ | voltage on pin INH2 |  | -0.3 | $V_{\text {BAT }}+0.3$ | V |
| $\mathrm{V}_{\text {WAKE }}$ | voltage on pin WAKE |  | -0.3 | $\mathrm{V}_{\text {BAT }}+0.3$ | V |
| $\mathrm{l}_{\text {( } \text { (WAKE) }}$ | output current on pin WAKE | pin GND not connected | -15 | - | mA |
| $V_{\text {BGE }}$ | voltage on pin BGE | no time limit | -0.3 | $\mathrm{V}_{10}+0.3$ | V |
| $V_{\text {TXEN }}$ | voltage on pin TXEN | no time limit | -0.3 | $\mathrm{V}_{10}+0.3$ | V |
| $V_{\text {TXD }}$ | voltage on pin TXD | no time limit | -0.3 | $\mathrm{V}_{10}+0.3$ | V |
| $\mathrm{V}_{\text {ERRN }}$ | voltage on pin ERRN | no time limit | -0.3 | $\mathrm{V}_{10}+0.3$ | V |
| $\mathrm{V}_{\text {RXD }}$ | voltage on pin RXD | no time limit | -0.3 | $\mathrm{V}_{10}+0.3$ | V |
| $V_{\text {RXEN }}$ | voltage on pin RXEN | no time limit | -0.3 | $\mathrm{V}_{10}+0.3$ | V |
| $V_{\text {EN }}$ | voltage on pin EN | no time limit | -0.3 | +5.5 | V |
| $\mathrm{V}_{\text {STBN }}$ | voltage on pin STBN | no time limit | -0.3 | +5.5 | V |
| $\mathrm{V}_{\text {TRXD0 }}$ | voltage on pin TRXD0 | no time limit | -0.3 | +5.5 | V |
| $\mathrm{V}_{\text {TRXD1 }}$ | voltage on pin TRXD1 | no time limit | -0.3 | +5.5 | V |
| $V_{B P}$ | voltage on pin BP |  | -60 | +60 | V |
| $V_{B M}$ | voltage on pin BM |  | -60 | +60 | V |
| $\mathrm{V}_{\text {trt }}$ | transient voltage | on pins BP and BM | [1] -200 | +200 | V |
|  |  | on pin $\mathrm{V}_{\mathrm{BAT}}$ | [2] -200 | +200 | V |
|  |  | on pin $\mathrm{V}_{\mathrm{BAT}}$ | [3] 6.5 | 60 | V |
|  |  | on pin $\mathrm{V}_{\text {BAT }}$ | [4] - | 60 | V |
| $\mathrm{T}_{\text {stg }}$ | storage temperature |  | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{vj}}$ | virtual junction temperature |  | [5] -40 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {ESD }}$ | electrostatic discharge voltage | HBM on pins BP and BM to ground | [6] -8.0 | +8.0 | kV |
|  |  | HBM at any other pin | [7] -4.0 | +4.0 | kV |
|  |  | MM on all pins | [8] -200 | +200 | V |
|  |  | CDM on all pins | [9] -1000 | +1000 | V |

[1] According to ISO 7637, part 3 test pulses a and b; Class C; see Figure 13; $R_{L}=45 \Omega ; C_{L}=100 \mathrm{pF}$.
[2] According to ISO 7637, part 2 test pulses 1, 2, 3a and 3b; Class C; see Figure 13; $R_{L}=45 \Omega ; C_{L}=100 \mathrm{pF}$.
[3] According to ISO 7637, part 2 test pulse 4; Class C; see Figure 13; $R_{L}=45 \Omega ; C_{L}=100 \mathrm{pF}$.
[4] According to ISO 7637, part 2 test pulse 5b; Class C; see Figure 13; $R_{L}=45 \Omega ; C_{L}=100 \mathrm{pF}$.
[5] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature $T_{v j}$ is: $T_{v j}=T_{a m b}+T D \times R_{\text {th }(j-a)}$, where $R_{\text {th }(j-a)}$ is a fixed value to be used for the calculation of $T_{v j}$. The rating for $T_{v j}$ limits the allowable combinations of power dissipation $(P)$ and ambient temperature ( $\mathrm{T}_{\mathrm{amb}}$ ).
[6] $\mathrm{HBM}: \mathrm{C}=100 \mathrm{pF} ; \mathrm{R}=1.5 \mathrm{k} \Omega$.
[7] $\mathrm{HBM}: \mathrm{C}=100 \mathrm{pF} ; \mathrm{R}=1.5 \mathrm{k} \Omega$.
[8] $\mathrm{MM}: \mathrm{C}=200 \mathrm{pF} ; \mathrm{L}=0.75 \mu \mathrm{H} ; \mathrm{R}=10 \Omega$.
[9] $\mathrm{CDM}: \mathrm{C}=330 \mathrm{pF} ; \mathrm{R}=150 \Omega$.
9. Thermal characteristics

Table 13. Thermal characteristics

| Symbol | Parameter | Conditions | Typ | Unit |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{R}_{\mathrm{th}(j-\mathrm{a})}$ | thermal resistance from junction to ambient | in free air | 126 | K/W |
| $\mathrm{R}_{\mathrm{th}(j-\mathrm{s})}$ | thermal resistance from junction to substrate | in free air | - | K/W |

## 10. Static characteristics

Table 14. Static characteristics
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to 60 V ; $V_{C C}=4.75 \mathrm{~V}$ to 5.25 V ; $V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C} ; R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC. $\frac{[1][2]}{}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin $\mathrm{V}_{\text {bat }}$ |  |  |  |  |  |  |
| $\mathrm{I}_{\text {BAT }}$ | supply current on pin $\mathrm{V}_{\text {BAT }}$ | low power modes in node configuration | - | 35 | 50 | $\mu \mathrm{A}$ |
|  |  | star Sleep mode | - | 40 | 50 | $\mu \mathrm{A}$ |
|  |  | star Standby mode | - | 75 | 150 | $\mu \mathrm{A}$ |
|  |  | normal power modes | - | 0.075 | 1 | mA |
| $\mathrm{V}_{\text {uvd(VBAT }}$ | undervoltage detection voltage on pin $\mathrm{V}_{\text {BAT }}$ |  | 2.75 | 3.8 | 4,5 | V |
| Pin $\mathrm{V}_{\mathrm{cc}}$ |  |  |  |  |  |  |
| ICC | supply current | low power modes | -1 | 0 | +5 | $\mu \mathrm{A}$ |
|  |  | Normal mode; $\mathrm{V}_{\mathrm{BGE}}=0 \mathrm{~V}$; $\mathrm{V}_{\text {TXEN }}=\mathrm{V}_{\mathrm{IO}}$; Receive only mode; star Idle mode | - | 10 | 15 | mA |
|  |  | Normal mode; $\mathrm{V}_{\text {BGE }}=\mathrm{V}_{\mathrm{IO}}$; $\mathrm{V}_{\text {TXEN }}=0 \mathrm{~V}$; $\mathrm{V}_{\text {BUF }}$ open | [3] - | 28.5 | 35 | mA |
|  |  | $\begin{aligned} & \text { Normal mode; } \mathrm{V}_{\mathrm{BGE}}=\mathrm{V}_{\mathrm{IO}} ; \\ & \mathrm{V}_{\mathrm{TXEN}}=0 \mathrm{~V} ; \mathrm{R}_{\mathrm{bus}}=\infty \Omega \end{aligned}$ | - | 10 | 15 | mA |
|  |  | star Transmit mode | - | 50 | 62 | mA |
|  |  | star Receive mode | - | 38 | 42 | mA |
| $\mathrm{V}_{\text {uvd (VCC) }}$ | undervoltage detection voltage on pin $\mathrm{V}_{\mathrm{CC}}$ |  | 2.75 | 3.8 | 4.5 | V |
| Pin $\mathrm{V}_{10}$ |  |  |  |  |  |  |
| 10 | supply current on pin $\mathrm{V}_{10}$ | low power modes | -1 | +1 | +5 | $\mu \mathrm{A}$ |
|  |  | Normal and Receive only mode; $\mathrm{V}_{\mathrm{TXD}}=\mathrm{V}_{\mathrm{IO}}$ | - | 30 | 1000 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {uvd(VIO) }}$ | undervoltage detection voltage on pin $\mathrm{V}_{10}$ |  | 1 | 1.5 | 2 | V |
| $\mathrm{V}_{\text {uvr(VIO) }}$ | undervoltage recovery voltage on pin $\mathrm{V}_{10}$ |  | 1 | 1.6 | 2.2 | V |
| $\mathrm{V}_{\text {uvhys(VIO) }}$ | undervoltage hysteresis voltage on pin $\mathrm{V}_{10}$ |  | 25 | <tbd> | <tbd> | mV |

Table 14. Static characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to $60 \mathrm{~V} ; V_{C C}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C} ; R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC. ${ }^{[1][2]}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin $\mathrm{V}_{\text {BuF }}$ |  |  |  |  |  |  |
| $\mathrm{I}_{\text {BUF }}$ | supply current on pin VBUF | low power modes in node configuration | -1 | 0 | +5 | $\mu \mathrm{A}$ |
|  |  | low power modes in star configuration |  |  |  |  |
|  |  | $\mathrm{V}_{\text {BUF }}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ | -40 | -20 | +1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {BUF }}=5.25 \mathrm{~V}$ | -1 | 0 | +5 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { Normal mode; } \mathrm{V}_{\mathrm{BGE}}=\mathrm{V}_{\mathrm{IO}} ; \\ & \mathrm{V}_{\text {TXEN }}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{BUF}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  | 26.5 | 35 | mA |
|  |  | star Transmit mode | - | 47 | 62 | mA |
|  |  | star Receive mode | - | 35 | 42 | mA |
|  |  | Normal mode; $\mathrm{V}_{\mathrm{BGE}}=0 \mathrm{~V}$; $\mathrm{V}_{\text {TXEN }}=\mathrm{V}_{\mathrm{IO}}$; Receive only mode; star Idle mode | - | 10 | 15 | mA |
| $V_{\text {BUF(on) }}$ | on-state voltage on pin $V_{\text {BUF }}$ | $\mathrm{V}_{\mathrm{CC}}$ switch is switched on; Normal mode; $\mathrm{V}_{\mathrm{BGE}}=\mathrm{V}_{\mathrm{IO}}$; $\mathrm{V}_{\text {TXEN }}=0 \mathrm{~V} ; \mathrm{V}_{\mathrm{CC}}>$ maximum value of $\mathrm{V}_{\text {uvd }}(\mathrm{VCC})$ | $V_{C C}-0.25$ | $V_{C C}-0.05$ | $\mathrm{V}_{C C}$ | V |
| $\mathrm{V}_{\text {BUF(off) }}$ | off-state voltage on pin $V_{\text {BUF }}$ | $V_{C C}$ switch is switched off; low power modes in star configuration; $\mathrm{V}_{\mathrm{CC}}<$ minimum value of $\mathrm{V}_{\text {uvd }}(\mathrm{VCC})$ | 4.5 | 4.9 | 5.25 | V |
| Pin EN |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IH(EN })}$ | HIGH-level input voltage on pin EN |  | $0.7 \mathrm{~V}_{10}$ | $0.5 \mathrm{~V}_{10}$ | 5.5 | V |
| $\mathrm{V}_{\text {IL(EN) }}$ | LOW-level input voltage on pin EN |  | -0.3 | $0.5 \mathrm{~V}_{10}$ | $0.3 \mathrm{~V}_{10}$ | V |
| $\mathrm{I}_{\mathrm{H}(\mathrm{EN})}$ | HIGH-level input current on pin EN | $\mathrm{V}_{\mathrm{EN}}=0.7 \mathrm{~V}_{\text {IO }}$ | 3 | 8 | 11 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{LL}(\mathrm{EN})}$ | LOW-level input current on pin EN | $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| Pin STBN |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}(\text { STBN })}$ | HIGH-level input voltage on pin STBN |  | $0.7 \mathrm{~V}_{10}$ | $0.5 \mathrm{~V}_{10}$ | 5.5 | V |
| $\mathrm{V}_{\text {IL(STBN }}$ | LOW-level input voltage on pin STBN |  | -0.3 | $0.5 \mathrm{~V}_{10}$ | $0.3 \mathrm{~V}_{10}$ | V |
| IIH (STBN) | HIGH-level input current on pin STBN | $\mathrm{V}_{\text {STBN }}=0.7 \mathrm{~V}_{\text {IO }}$ | 3 | 8 | 11 | $\mu \mathrm{A}$ |
| $\mathrm{IILSTSTBN)}$ | LOW-level input current on pin STBN | $\mathrm{V}_{\text {STBN }}=0 \mathrm{~V}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |

Table 14. Static characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to $60 \mathrm{~V} ; V_{C C}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; $R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.[1][2]

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin TXEN |  |  |  |  |  |  |
| $\mathrm{V}_{1 \mathrm{H} \text { (TXEN) }}$ | HIGH-level input voltage on pin TXEN |  | $0.7 \mathrm{~V}_{\mathrm{IO}}$ | $0.5 \mathrm{~V}_{1 \mathrm{O}}$ | $\mathrm{V}_{1 \mathrm{O}}+0.3$ | V |
| $\mathrm{V}_{\text {IL(TXEN }}$ | LOW-level input voltage on pin TXEN |  | -0.3 | $0.5 \mathrm{~V}_{10}$ | $0.3 \mathrm{~V}_{10}$ | V |
| $I_{\text {IH(TXEN }}$ | HIGH-level input current on pin TXEN | $\mathrm{V}_{\text {TXEN }}=\mathrm{V}_{10}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {LL(TXEN }}$ | LOW-level input current on pin TXEN | $\mathrm{V}_{\text {TXEN }}=0.3 \mathrm{~V}_{\text {IO }}$ | -12 | -9 | -3 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {LTXEN })}$ | leakage current on pin TXEN | $\mathrm{V}_{\text {TXEN }}=5.25 \mathrm{~V} ; \mathrm{V}_{\text {IO }}=0 \mathrm{~V}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| Pin BGE |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH} \text { (BGE) }}$ | HIGH-level input voltage on pin BGE |  | $0.7 \mathrm{~V}_{1 \mathrm{O}}$ | $0.5 \mathrm{~V}_{10}$ | $\mathrm{V}_{10}+0.3$ | V |
| $\mathrm{V}_{\text {IL(BGE) }}$ | LOW-level input voltage on pin BGE |  | -0.3 | $0.5 \mathrm{~V}_{10}$ | $0.3 \mathrm{~V}_{10}$ | V |
| $\mathrm{I}_{\mathrm{IH}(\mathrm{BGE})}$ | HIGH-level input current on pin BGE | $\mathrm{V}_{\mathrm{BGE}}=0.7 \mathrm{~V}_{\text {IO }}$ | 3 | 8 | 11 | $\mu \mathrm{A}$ |
| $\mathrm{IILCGGE)}$ | LOW-level input current on pin BGE | $V_{B G E}=0 \mathrm{~V}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| Pin TXD |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}(\mathrm{TXD})}$ | HIGH-level input voltage on pin TXD | normal power modes | $0.7 \mathrm{~V}_{1 \mathrm{O}}$ | $0.5 \mathrm{~V}_{1 \mathrm{O}}$ | $\mathrm{V}_{10}+0.3$ | V |
| $\mathrm{V}_{\text {IL(TXD) }}$ | LOW-level input voltage on pin TXD | normal power modes | -0.3 | $0.5 \mathrm{~V}_{1 \mathrm{O}}$ | $0.3 \mathrm{~V}_{10}$ | V |
| $\mathrm{I}_{\mathrm{H}(\text { TXD })}$ | HIGH-level input current on pin TXD | $\mathrm{V}_{\text {TXD }}=\mathrm{V}_{\text {IO }}$ | 70 | 300 | 650 | $\mu \mathrm{A}$ |
| $1 \mathrm{IL}(\mathrm{TXD})$ | LOW-level input current on pin TXD | normal power modes; $\mathrm{V}_{T X D}=0 \mathrm{~V}$ | -5 | 0 | +5 | $\mu \mathrm{A}$ |
|  |  | low power modes | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| $\mathrm{ILI}_{\text {(TXD })}$ | input leakage current on pin TXD | $\mathrm{V}_{\text {TXD }}=5.25 \mathrm{~V}$; $\mathrm{V}_{\text {IO }}=0 \mathrm{~V}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |
| Pin RXD |  |  |  |  |  |  |
| $\mathrm{IOH}_{\text {(RXD })}$ | HIGH-level output current on pin RXD | $\mathrm{V}_{\mathrm{RXD}}=\mathrm{V}_{1 \mathrm{O}}-0.4 \mathrm{~V} ; \mathrm{V}_{\mathrm{IO}}=\mathrm{V}_{\mathrm{CC}}$ | -2 | -4 | -15 | mA |
| l OL(RXD) | LOW-level output current on pin RXD | $\mathrm{V}_{\mathrm{RXD}}=0.4 \mathrm{~V}$ | 2 | 7 | 20 | mA |
| Pin ERRN |  |  |  |  |  |  |
| $\mathrm{I}_{\text {OH(ERRN }}$ | HIGH-level output current on pin ERRN | node configuration; $\begin{aligned} & \mathrm{V}_{\text {ERRN }}=\mathrm{V}_{1 \mathrm{O}}-0.4 \mathrm{~V} \\ & \mathrm{~V}_{I O}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | -1500 | -550 | -100 | $\mu \mathrm{A}$ |
|  |  | star configuration; $\begin{aligned} & \mathrm{V}_{\text {ERRN }}=\mathrm{V}_{I O}-0.4 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{IO}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | -1 | 0 | +1 | $\mu \mathrm{A}$ |

Table 14. Static characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to 60 V ; $V_{C C}=4.75 \mathrm{~V}$ to 5.25 V ; $V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; $R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.[1][2]

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Iol(ERRN) | LOW-level output current on pin ERRN | $\mathrm{V}_{\text {ERRN }}=0.4 \mathrm{~V}$ | 300 | 700 | 1500 | $\mu \mathrm{A}$ |
| Pin RXEN |  |  |  |  |  |  |
| $\mathrm{I}_{\text {OH(RXEN }}$ | HIGH-level output current on pin RXEN | $\begin{aligned} & \mathrm{V}_{\mathrm{RXEN}}=\mathrm{V}_{I O}-0.4 \mathrm{~V} ; \\ & \mathrm{V}_{I O}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | -4 | -1.5 | -0.5 | mA |
| lol(RXEN) | LOW-level output current on pin RXEN | $\mathrm{V}_{\text {RXEN }}=0.4 \mathrm{~V}$ | 1 | 3 | 8 | mA |

Pins TRXD0 and TRXD1

| $\mathrm{V}_{\mathrm{IH} \text { (TRXDO) }}$ | HIGH-level input voltage on pin TRXD0 | star Idle and star Transmit mode | $0.7 \mathrm{~V}_{\text {BUF }}$ | $0.5 \mathrm{~V}_{\text {BUF }}$ | $V_{\text {BUF }}+0.3$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}(\text { TRXDO }}$ | LOW-level input voltage on pin TRXDO | star Idle and star Transmit mode | -0.3 | $0.5 \mathrm{~V}_{\text {BUF }}$ | $0.3 \mathrm{~V}_{\text {BUF }}$ | V |
| $\mathrm{V}_{\text {OL(TRXD }}$ ) | LOW-level output voltage on pin TRXD0 | $\mathrm{R}_{\mathrm{pu}}=200 \Omega$ | -0.3 | +0.3 | +0.8 | V |
| $\mathrm{V}_{\mathrm{IH} \text { (TRXD1) }}$ | HIGH-level input voltage on pin TRXD1 | star Idle and star Transmit mode | $0.7 \mathrm{~V}_{\text {BUF }}$ | $0.5 \mathrm{~V}_{\text {BUF }}$ | $V_{\text {BUF }}+0.3$ | V |
| $\mathrm{V}_{\text {IL(TRXD1) }}$ | LOW-level input voltage on pin TRXD1 | star Idle and star Transmit mode | -0.3 | $0.5 \mathrm{~V}_{\text {BUF }}$ | $0.3 \mathrm{~V}_{\text {BUF }}$ | V |
| $\mathrm{V}_{\text {OL(TRXD1) }}$ | LOW-level output voltage on pin TRXD1 | $\mathrm{R}_{\mathrm{pu}}=200 \Omega$ | -0.3 | +0.3 | +0.8 | V |

Pins BP and BM

| $\mathrm{V}_{\text {(fidle)(BP) }}$ | idle output voltage on pin BP | Normal, Receive only, star Idle, star Transmit and star Receive mode; $\mathrm{V}_{\text {TXEN }}=\mathrm{V}_{\mathrm{IO}}$ | $0.4 \mathrm{~V}_{\text {BUF }}$ | $0.5 \mathrm{~V}_{\text {BUF }}$ | $0.6 \mathrm{~V}_{\text {BUF }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Standby, go-to-sleep, Sleep, star Standby and star Sleep mode | -0.1 | 0 | +0.1 | V |
| $\mathrm{V}_{\text {(idile)(BM) }}$ | idle output voltage on pin BM | Normal, receive only, star Idle, star Transmit and star Receive mode; $\mathrm{V}_{\text {TXEN }}=\mathrm{V}_{\mathrm{IO}}$ | $0.4 \mathrm{~V}_{\text {BUF }}$ | $0.5 \mathrm{~V}_{\text {BUF }}$ | $0.6 \mathrm{~V}_{\text {BUF }}$ | V |
|  |  | Standby, go to sleep, Sleep, star Standby and star Sleep mode | -0.1 | 0 | +0.1 | V |
| $\mathrm{l}_{\mathrm{o} \text { (idle) } \mathrm{BP}}$ | idle output current on pin BP | $-60 \mathrm{~V}<\left\|\mathrm{V}_{\mathrm{BP}}\right\|<+60 \mathrm{~V}$ | 1 | 3 | 7.5 | mA |
| $\mathrm{l}_{0 \text { (idle) } \mathrm{BM}}$ | idle output current on pin BM | $-60 \mathrm{~V}<\left\|\mathrm{V}_{\mathrm{BM}}\right\|<+60 \mathrm{~V}$ | 1 | 3 | 7.5 | mA |
| $\mathrm{V}_{\text {(fidle)(dif) }}$ | differential idle output voltage |  | -25 | 0 | +25 | mV |
| $\mathrm{V}_{\mathrm{OH} \text { (dif) }}$ | differential HIGH-level output voltage | $\begin{aligned} & 40 \Omega<R_{\text {bus }}<55 \Omega ; \\ & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{BUF}}=5 \mathrm{~V} \end{aligned}$ | 600 | 800 | 1200 | mV |
| $\mathrm{V}_{\text {OL(dif) }}$ | differential LOW-level output voltage | $\begin{aligned} & 40 \Omega<R_{\text {bus }}<55 \Omega ; \\ & \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{BUF}}=5 \mathrm{~V} \end{aligned}$ | -1200 | -800 | -600 | mV |

Table 14. Static characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to $60 \mathrm{~V} ; V_{C C}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; $R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.[1][2]

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH} \text { (dif) }}$ | differential HIGH-level input voltage | normal power modes; $\begin{aligned} & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BP}}<+15 \mathrm{~V} \\ & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BM}}<+15 \mathrm{~V} \end{aligned}$ | 150 | 225 | 300 | mV |
| $\mathrm{V}_{\text {IL(dif) }}$ | differential LOW-level input voltage | normal power modes; $\begin{aligned} & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BP}}<+15 \mathrm{~V} \\ & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BM}}<+15 \mathrm{~V} \end{aligned}$ | -300 | -225 | -150 | mV |
|  |  | low power modes; $\begin{aligned} & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BP}}<+15 \mathrm{~V} \\ & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BM}}<+15 \mathrm{~V} \end{aligned}$ | -400 | -225 | -125 | mV |
| $\left\|\mathrm{V}_{\mathrm{i} \text { (dif)det(act) }}\right\|$ | activity detection differential input voltage (absolute value) | normal power modes | 150 | 225 | 300 | mV |
| $\left\|\mathrm{l}_{0(\mathrm{sc})(\mathrm{BP})}\right\|$ | short-circuit output current on pin BP (absolute value) | $\mathrm{V}_{\mathrm{BP}}=0 \mathrm{~V}, 60 \mathrm{~V}$ | 10 | 20 | 30 | mA |
| $\left\|\mathrm{l}_{\mathrm{O}(\mathrm{sc})(\mathrm{BM})}\right\|$ | short-circuit output current on pin BM (absolute value) | $\mathrm{V}_{\mathrm{BM}}=0 \mathrm{~V}, 60 \mathrm{~V}$ | 10 | 20 | 30 | mA |
| $\mathrm{R}_{\mathrm{i}(\mathrm{BP})}$ | input resistance on pin BP | Idle level; $\mathrm{R}_{\text {bus }}=\infty \Omega$ | 10 | 20 | 40 | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{i}(\mathrm{BM})}$ | input resistance on pin BM | Idle level; $\mathrm{R}_{\text {bus }}=\infty \Omega$ | 10 | 20 | 40 | $\mathrm{k} \Omega$ |
| $\mathrm{R}_{\mathrm{i} \text { (dif)(BP-BM) }}$ | differential input resistance between pin BP and pin BM | Idle level; $\mathrm{R}_{\text {bus }}=\infty \Omega$ | 20 | 40 | 80 | $\mathrm{k} \Omega$ |
| $\mathrm{ILIMP)}^{\text {( }}$ | input leakage current on pin BP | $\begin{aligned} & \mathrm{V}_{\mathrm{BP}}=5 \mathrm{~V} ; \\ & \mathrm{V}_{\mathrm{BAT}}=\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{IO}}=0 \mathrm{~V} \end{aligned}$ | -10 | 0 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{ILICBM)}$ | input leakage current on pin BM | $\begin{aligned} & \mathrm{V}_{\mathrm{BM}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BAT}}=\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{I O}=0 \mathrm{~V} \end{aligned}$ | -10 | 0 | +10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{cm} \text { (bus) (DATA_0) }}$ | DATA_0 bus common mode voltage | $\mathrm{R}_{\text {bus }}=45 \Omega$ | $0.4 \mathrm{~V}_{\text {BUF }}$ | $0.5 \mathrm{~V}_{\text {BUF }}$ | $0.6 \mathrm{~V}_{\text {BUF }}$ | V |
| $\mathrm{V}_{\mathrm{cm} \text { (bus) (DATA_1) }}$ | DATA_1 bus common mode voltage | $\mathrm{R}_{\text {bus }}=45 \Omega$ | $0.4 \mathrm{~V}_{\text {BUF }}$ | $0.5 \mathrm{~V}_{\text {BUF }}$ | $0.6 \mathrm{~V}_{\text {BUF }}$ | V |
| $\Delta \mathrm{V}_{\text {cm(bus) }}$ | bus common mode voltage difference | $\mathrm{R}_{\text {bus }}=45 \Omega$ | -25 | 0 | +25 | mV |
| Pin INH1 |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}(\mathrm{INH} 1)}$ | HIGH-level output voltage on pin INH1 | $\mathrm{I}_{\mathrm{NH} 1}=-0.2 \mathrm{~mA}$ | $V_{\text {BAT }}-0.8$ | $\mathrm{V}_{\mathrm{BAT}}-0.3$ | $V_{\text {BAT }}$ | V |
| $\mathrm{L}_{\mathrm{L}(\mathrm{NH} 1)}$ | leakage current on pin INH1 | Sleep mode | -5 | 0 | +5 | $\mu \mathrm{A}$ |
| $\mathrm{loL}(\mathrm{NH} 1)$ | LOW-level output current on pin INH1 | $\mathrm{V}_{\text {INH } 1}=0 \mathrm{~V}$ | -15 | -8 | - | mA |

Table 14. Static characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to $60 \mathrm{~V} ; V_{C C}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C} ; R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.ET][2]

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin INH2 |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}(\mathrm{INH} 2)}$ | HIGH-level output voltage on pin INH2 | $\mathrm{I}_{\mathrm{INH} 2}=-0.2 \mathrm{~mA}$ | $\mathrm{V}_{\text {BAT }}-0.8$ | $\mathrm{V}_{\text {BAT }}-0.3$ | $\mathrm{V}_{\mathrm{BAT}}$ | V |
| $\mathrm{L}_{\mathrm{L} \text { (INH2) }}$ | leakage current on pin INH2 | Sleep mode | -5 | 0 | +5 | $\mu \mathrm{A}$ |
| lol(INH2) | LOW-level output current on pin INH2 | $\mathrm{V}_{\text {INH2 }}=0 \mathrm{~V}$ | -15 | -8 | - | mA |
| Pin WAKE |  |  |  |  |  |  |
| $\mathrm{V}_{\text {th }}$ (det)(WAKE) | detection threshold voltage on pin WAKE | low power mode | 2.5 | 3.7 | 4.5 | V |
| ILI(WAKE) | LOW-level input current on pin WAKE | $\mathrm{V}_{\text {WAKE }}=2.4 \mathrm{~V}$ for <br> $t>t_{\text {wake }}$ (WAKE) | 3 | 6.5 | 11 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{H} \text { (WAKE) }}$ | HIGH-level input current on pin WAKE | $\mathrm{V}_{\text {WAKE }}=4.6 \mathrm{~V}$ for <br> $\mathrm{t}>\mathrm{t}_{\text {wake(WAKE) }}$ | -11 | -6.5 | -3 | $\mu \mathrm{A}$ |
| Temperature protection |  |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{j} \text { (warn)(medium) }}$ | medium warning junction temperature |  | 155 | 165 | 175 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{j} \text { (dis)(high) }}$ | high disable junction temperature |  | 180 | 190 | 200 | ${ }^{\circ} \mathrm{C}$ |

[1] All parameters are guaranteed over the virtual junction temperature range by design, but only $100 \%$ are tested at $125^{\circ} \mathrm{C}$ for dies on wafer level (pre-testing) and above this for cased products $100 \%$ are tested at $\mathrm{T}_{\text {amb }}=-40^{\circ} \mathrm{C}$ and $+25^{\circ} \mathrm{C}$ (final testing) unless otherwise specified. Both pre-testing and final testing use correlated test conditions to cover the specified temperature and power supply voltage range. For bare dies all parameters are only guaranteed with the backside of the bare die connected to ground.
[2] At power-up $\mathrm{V}_{\text {BAT }}$ should be supplied first. When $\mathrm{V}_{\text {BAT }}$ reaches $6.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{IO}}$ may be switched on with a delay of at least $60 \mu \mathrm{~s}$ with respect to $\mathrm{V}_{\mathrm{BAT}}$.
[3] Current flows from $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{BUF}}$. This means that the maximum sum current $\mathrm{I}_{\mathrm{CC}}+\mathrm{I}_{\mathrm{BUF}}$ is 35 mA .

## 11. Dynamic characteristics

Table 15. Dynamic characteristics
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to 60 V ; $V_{C C}=4.75 \mathrm{~V}$ to 5.25 V ; $V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C} ; R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC[1].

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pins BP and BM |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {(TXD-bus) }}$ | delay time from TXD to bus | Normal or star Transmit mode | [2] |  |  |  |  |
|  |  | DATA_0 |  | - | 31 | 50 | ns |
|  |  | DATA_1 |  | - | 32 | 50 | ns |
| $\Delta t_{\text {d(TXD-bus) }}$ | delay time difference from TXD to bus | Normal or star Transmit mode; between DATA_0 and DATA_1 | [2] | - | 1 | 4 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (TRXD-bus) }}$ | delay time from TRXD to bus | star Transmit mode | [3] |  |  |  |  |
|  |  | DATA_0 |  | - | 27 | 50 | ns |
|  |  | DATA_1 |  | - | 28 | 50 | ns |
| $\Delta \mathrm{t}_{\text {(TRXD-bus) }}$ | delay time difference from TRXD to bus | star Transmit mode; between DATA_0 and DATA_1 | [3][4] | - | 1 | 5 | ns |
| $\mathrm{t}_{\mathrm{d}(\mathrm{bus}-\mathrm{RXD})}$ | delay time from bus to RXD | normal or star Transmit mode; $\mathrm{C}_{\text {RXD }}=15 \mathrm{pF}$; see Figure 11 |  |  |  |  |  |
|  |  | DATA_0 |  | - | 28 | 50 | ns |
|  |  | DATA_1 |  | - | 30 | 50 | ns |
| $\Delta \mathrm{t}_{\text {( } \text { (bus-RXD) }}$ | delay time difference from bus to RXD | normal or star Transmit mode; $\mathrm{C}_{\mathrm{RXD}}=15 \mathrm{pF}$; between DATA_0 and DATA_1; see Figure 11 |  | - | 2 | 5 | ns |
| $t_{\text {d(bus-TRXD) }}$ | delay time from bus to TRXD | star Receive mode; see Figure 11 |  |  |  |  |  |
|  |  | DATA_0 |  | - | 28 | 50 | ns |
|  |  | DATA_1 |  | - | 28 | 50 | ns |
| $\Delta \mathrm{t}_{\text {(bus-TRXD) }}$ | delay time difference from bus to TRXD | star Receive mode; between DATA_0 and DATA_1; see Figure 11 | [4] | - | 0 | 5 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (TXEN-busidle) }}$ | delay time from TXEN to bus idle | Normal mode |  | - | 28 | 50 | ns |
| $\mathrm{t}_{\text {d(TXEN-busact) }}$ | delay time from TXEN to bus active | Normal mode |  | - | 22 | 50 | ns |
| $\mathrm{t}_{\text {d(BGE-busidle) }}$ | delay time from BGE to bus idle | Normal mode |  | - | 30 | 50 | ns |
| $\mathrm{t}_{\text {(BGE-busact) }}$ | delay time from BGE to bus active | Normal mode |  | - | 22 | 50 | ns |
| $\mathrm{tr}_{\text {(dif) }}$ (bus) | bus differential rise time | $\begin{aligned} & 10 \% \text { to } 90 \% ; R_{L}=45 \Omega \\ & C_{L}=100 \mathrm{pF} \end{aligned}$ |  | 8 | 12 | 23 | ns |
| $\mathrm{t}_{\text {(dif) }}$ (bus) | bus differential fall time | $\begin{aligned} & 90 \% \text { to } 10 \% ; R_{\mathrm{L}}=45 \Omega ; \\ & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \end{aligned}$ |  | 8 | 12 | 23 | ns |

Table 15. Dynamic characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to $60 \mathrm{~V} ; V_{C C}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; $R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC[1].

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| WAKE symbol detection |  |  |  |  |  |  |
| $\mathrm{t}_{\text {det(wake)DATA_0 }}$ | DATA_0 wake-up detection time | Standby, Sleep, | 1 | 2.2 | 4 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {det(wake)idle }}$ | idle wake-up detection time | star Standby or star Sleep | 1 | 2.5 | 4 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {det(wake)tot }}$ | total wake-up detection time | $\begin{aligned} & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BP}}<+15 \mathrm{~V} \\ & -10 \mathrm{~V}<\mathrm{V}_{\mathrm{BM}}<+15 \mathrm{~V} \end{aligned}$ | 50 | - | 115 | $\mu \mathrm{s}$ |

## Undervoltage

| $t_{\text {det(uv)(VCC) }}$ | undervoltage detection time on pin $V_{\mathrm{CC}}$ |  | 100 | - | 670 | ms |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{trec}_{\text {(uv) }}(\mathrm{VCCC})$ | undervoltage recovery time on pin $V_{C C}$ |  | 1 | - | 5.2 | ms |
| $t_{\text {det(uv)(VIO) }}$ | undervoltage detection time on pin $V_{10}$ |  | 100 | - | 670 | ms |
| $\mathrm{t}_{\mathrm{to}(\mathrm{uv})(\mathrm{VCC})}$ | undervoltage time-out time on pin $\mathrm{V}_{\mathrm{CC}}$ for entering Standby mode | star configuration; wake flag is set | 432 | - | 900 | $\mu \mathrm{s}$ |

Activity detection

| $\mathrm{t}_{\text {det(act)( }}$ (TXEN) | activity detection time on pin TXEN | star configuration | 100 | 140 | 200 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {det(act)( }{ }^{\text {(TRXD }} \text { ) }}$ | activity detection time on pin TRXD | star configuration | 100 | 140 | 200 | ns |
| $t_{\text {det(act)(bus) }}$ | activity detection time on bus pins | $\mathrm{V}_{\text {dif }}: 0 \rightarrow 400 \mathrm{mV}$ | 100 | 150 | 250 | ns |
| $\mathrm{t}_{\text {det (idle)(TXEN) }}$ | idle detection time on pin TXEN | star configuration | 100 | 140 | 200 | ns |
| $\mathrm{t}_{\text {det(idele)(TRXD) }}$ | idle detection time on pin TRXD | star configuration | 50 | 75 | 100 | ns |
| $\mathrm{t}_{\text {det(idle)(bus) }}$ | idle detection time on bus pins | $\mathrm{V}_{\text {dif }}: 400 \mathrm{mV} \rightarrow 0$ | 100 | 150 | 250 | ns |
| Star modes |  |  |  |  |  |  |
| $\mathrm{t}_{\text {to (idle-sleep) }}$ | idle to sleep time-out time |  | 640 | - | 2660 | ms |
| $\mathrm{t}_{\text {to(tx-locked) }}$ | transmit to locked time-out time |  | 2600 | - | 10400 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {to(rx-locked) }}$ | receive to locked time-out time |  | 2600 | - | 10400 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {to (locked-sleep) }}$ | locked to sleep time-out time |  | 64 | - | 333 | ms |
| $\mathrm{t}_{\text {to(locked-idle) }}$ | locked to idle time-out time |  | 1.4 | - | 5.1 | $\mu \mathrm{s}$ |
| Node modes |  |  |  |  |  |  |
| $\mathrm{t}_{\text {d(STBN-RXD) }}$ | STBN to RXD delay time | wake flag set | - | 1 | 2 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {(STBN-INH2) }}$ | STBN to INH2 delay time |  | - | 3 | 10 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{h}}$ (gotosleep) | go-to-sleep hold time |  | 20 | 35 | 50 | $\mu \mathrm{s}$ |
| Status register |  |  |  |  |  |  |
| $\mathrm{t}_{\text {det(EN) }}$ | detection time on pin EN | for mode control | 20 | - | 80 | $\mu \mathrm{s}$ |
| $\mathrm{T}_{\mathrm{EN}}$ | time period on pin EN | for reading status bits | 4 | - | 20 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d} \text { (EN-ERRN) }}$ | delay time from EN to ERRN | for reading status bits | - | 0.8 | 2 | $\mu \mathrm{s}$ |

Table 15. Dynamic characteristics ...continued
All parameters are guaranteed for $V_{B A T}=6.5 \mathrm{~V}$ to $60 \mathrm{~V} ; V_{C C}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{B U F}=4.75 \mathrm{~V}$ to $5.25 \mathrm{~V} ; V_{I O}=2.2 \mathrm{~V}$ to 5.25 V ; $T_{v j}=-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$; $R_{\text {bus }}=45 \Omega ; R_{T R X D}=200 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC[1].

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| WAKE | wake-up time on pin WAKE | low power mode; falling <br> edge on pin WAKE; <br> $6.5 \mathrm{~V}<\mathrm{V}_{\text {BAT }<27 \mathrm{~V}}$ | 5 | 25 | 100 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {wake(WAKE) }}$ |  | low power mode; falling <br> edge on pin WAKE; <br> $27 \mathrm{~V}<\mathrm{V}_{\text {BAT }}<60 \mathrm{~V}$ | 25 | 75 | 175 | $\mu \mathrm{~s}$ |
|  |  |  | 2600 | - | 10400 | $\mu \mathrm{~s}$ |

[1] At power-up $V_{B A T}$ should be supplied first. When $V_{B A T}$ reaches $6.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{1 O}$ may be switched on with a delay of at least $60 \mu s$ with respect to $\mathrm{V}_{\text {Bat }}$.
[2] Rise and fall time ( $10 \%$ to $90 \%$ ) of $\mathrm{t}_{\mathrm{r}(\mathrm{TXD})}$ and $\mathrm{t}_{\mathrm{f}(\mathrm{TXD})}=5 \mathrm{~ns}$.
[3] Rise and fall time ( $10 \%$ to $90 \%$ ) of $\mathrm{t}_{\mathrm{r}(\text { TRXD })}$ and $\mathrm{t}_{\mathrm{f}}(\operatorname{TRXD})=5 \mathrm{~ns}$.
[4] The worst case asymmetry from one branch to another is the sum of the delay difference from TRXD0 and TRXD1 to DATA_0 and DATA_1 plus the delay difference from DATA_0 and DATA_1 to TRXD0 and TRXD1. The TJA1080 should not be used in topologies with cascaded stars.


$V_{\text {dif }}$ is the receiver test signal.
Fig 11. Receiver test signal

## 12. Test information



Fig 12. Test circuit for dynamic characteristics


The waveforms of the applied transients are in accordance with ISO 7637, test pulses 1, 2, 3a, 3b, 4 and 5.
Test conditions:
Normal mode: bus idle
Normal mode: bus active; TXD at 5 MHz and TXEN at 1 kHz
Fig 13. Test circuit for automotive transients

## 13. Package outline



DIMENSIONS (mm are the original dimensions)

| UNIT | $\mathbf{A}$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{m a x}$. | $\mathbf{A}_{\mathbf{1}}$ | $\mathbf{A}_{\mathbf{2}}$ | $\mathbf{A}_{\mathbf{3}}$ | $\mathbf{b}_{\mathbf{p}}$ | $\mathbf{c}$ | $\mathbf{D}^{(\mathbf{1})}$ | $\mathbf{E}^{(\mathbf{1})}$ | $\mathbf{e}$ | $\mathbf{H}_{\mathbf{E}}$ | $\mathbf{L}$ | $\mathbf{L}_{\mathbf{p}}$ | $\mathbf{Q}$ | $\mathbf{v}$ | $\mathbf{w}$ | $\mathbf{y}$ | $\mathbf{Z}^{(1)}$ | $\boldsymbol{\theta}$ |
| mm | 2 | 0.21 | 1.80 | 0.25 | 0.38 | 0.20 | 7.4 | 5.4 | 0.6 | 7.9 | 1.25 | 1.03 | 0.9 |  |  |  |  |
|  | 0.05 | 1.65 |  | 0.25 | 0.09 | 7.0 | 5.2 | 0.65 | 7.6 |  | 0.13 | 0.1 | 0.9 |  |  |  |  |
| 0.63 | 0.7 | 0.2 |  | 0.5 |  |  |  |  |  |  |  |  |  |  |  |  |

Note

1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  |  | EUROPEAN <br> PROJECTION | ISSUE DATE |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | JEITA |  |  |  |
| SOT339-1 |  | MO-150 |  |  | - |  |

Fig 14. Package outline SOT339-1 (SSOP20)

## 14. Soldering

### 14.1 Introduction to soldering surface mount packages

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 14.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow temperatures range from $215^{\circ} \mathrm{C}$ to $260^{\circ} \mathrm{C}$ depending on solder paste material. The peak top-surface temperature of the packages should be kept below:

Table 16. SnPb eutectic process - package peak reflow temperatures (from J-STD-020C July 2004)

| Package thickness | Volume $\mathbf{m m}^{\mathbf{3}}<\mathbf{3 5 0}$ | Volume $\mathbf{m m}^{\mathbf{3}} \geq \mathbf{3 5 0}$ |
| :--- | :--- | :--- |
| $<2.5 \mathrm{~mm}$ | $240^{\circ} \mathrm{C}+0 /-5^{\circ} \mathrm{C}$ | $225^{\circ} \mathrm{C}+0 /-5^{\circ} \mathrm{C}$ |
| $\geq 2.5 \mathrm{~mm}$ | $225^{\circ} \mathrm{C}+0 /-5^{\circ} \mathrm{C}$ | $225^{\circ} \mathrm{C}+0 /-5^{\circ} \mathrm{C}$ |

Table 17. Pb-free process - package peak reflow temperatures (from J-STD-020C July 2004)

| Package thickness | Volume $\mathbf{m m}^{\mathbf{3}}<\mathbf{3 5 0}$ | Volume $\mathbf{m m}^{\mathbf{3}} \mathbf{3 5 0}$ to <br> $\mathbf{2 0 0 0}$ | Volume $\mathbf{m m}^{\mathbf{3}} \boldsymbol{>} \mathbf{2 0 0 0}$ |
| :--- | :--- | :--- | :--- |
| $<1.6 \mathrm{~mm}$ | $260^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ | $260^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ | $260^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ |
| 1.6 mm to 2.5 mm | $260^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ | $250^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ | $245^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ |
| $\geq 2.5 \mathrm{~mm}$ | $250^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ | $245^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ | $245^{\circ} \mathrm{C}+0^{\circ} \mathrm{C}$ |

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

### 14.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
- larger than or equal to 1.27 mm , the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
- smaller than 1.27 mm , the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

- For packages with leads on four sides, the footprint must be placed at a $45^{\circ}$ angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at $250^{\circ} \mathrm{C}$ or $265^{\circ} \mathrm{C}$, depending on solder material applied, SnPb or Pb -free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 14.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage ( 24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to $300^{\circ} \mathrm{C}$.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between $270^{\circ} \mathrm{C}$ and $320^{\circ} \mathrm{C}$.

### 14.5 Package related soldering information

Table 18. Suitability of surface mount IC packages for wave and reflow soldering methods

| Package ${ }^{[1]}$ | Soldering method |  |
| :---: | :---: | :---: |
|  | Wave | Reflow ${ }^{[2]}$ |
| BGA, HTSSON..T[3], LBGA, LFBGA, SQFP, SSOP..T[]], TFBGA, VFBGA, XSON | not suitable | suitable |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable ${ }^{[4]}$ | suitable |
| PLCC[5], SO, SOJ | suitable | suitable |
| LQFP, QFP, TQFP | not recommended[5][6] | suitable |
| SSOP, TSSOP, VSO, VSSOP | not recommended[7] | suitable |
| CWQCCN..L[8], PMFP[9], WQCCN..L[8] | not suitable | not suitable |
| 1] For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office. |  |  |
| 2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods. |  |  |

[3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding $217^{\circ} \mathrm{C} \pm 10^{\circ} \mathrm{C}$ measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
[4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
[5] If wave soldering is considered, then the package must be placed at a $45^{\circ}$ angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
[6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm ; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm .
[7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm ; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm .
[8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
[9] Hot bar soldering or manual soldering is suitable for PMFP packages.

## 15. Abbreviations

Table 19. Abbreviations

| Abbreviation | Description |
| :--- | :--- |
| CAN | Communications Area Network |
| CDM | Charge Device Model |
| EMC | ElectroMagnetic Compatibility |
| EME | ElectroMagnetic Emission |
| EMI | ElectroMagnetic Interference |
| ESD | ElectroStatic Discharge |
| HBM | Human Body Model |
| MM | Machine Model |
| PWON | Power-on |

## 16. References

[1] EPL — FlexRay Communications System Electrical Physical Layer Specification Version 2.1 Rev. A, FlexRay Consortium, Dec 2005
[2] PS41 — Product Specification: TJA1041; High speed CAN transceiver, www.semiconductors.philips.com
[3] PS54 — Product Specification: TJA1054; Fault-tolerant CAN transceiver, www.semiconductors.philips.com

## 17. Revision history

Table 20. Revision history

| Document ID | Release date | Data sheet status | Change notice | Supersedes |
| :--- | :--- | :--- | :--- | :--- | :--- |
| TJA1080_1 | 20060720 | Objective data sheet | - | - |

## 18. Legal information

### 18.1 Data sheet status

| Document status $\underline{[1][2]}$ | Product status[] | Definition |
| :--- | :--- | :--- |
| Objective [short] data sheet | Development | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. |
| Product [short] data sheet | Production | This document contains the product specification. |

[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term 'short data sheet' is explained in section "Definitions".
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.semiconductors.philips.com.

### 18.2 Definitions

Draft - The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Philips Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.
Short data sheet - A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Philips Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 18.3 Disclaimers

General - Information in this document is believed to be accurate and reliable. However, Philips Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes - Philips Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.
Suitability for use - Philips Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or
malfunction of a Philips Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Philips Semiconductors accepts no liability for inclusion and/or use of Philips Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
Applications - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.
Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.
Terms and conditions of sale - Philips Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.semiconductors.philips.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by Philips Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.
No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 19. Contact information

## 20. Contents

1 General description ..... 1
2 Features ..... 1
2.1 Optimized for time triggered communicationsystems.1
2.2 Low power management ..... 2
2.3 Diagnosis (detection and signalling) ..... 2
2.4 Protections ..... 2
3 Quick reference data ..... 2
4 Ordering information ..... 3
5 Block diagram ..... 4
6 Pinning information ..... 5
6.1 Pinning ..... 5
6.2 Pin description ..... 5
7 Functional description ..... 6
7.1 Operating configurations ..... 6
7.1.1 Node configuration ..... 6
7.1.2 Star configuration ..... 6
7.1.3 Bus activity and idle detection ..... 7
7.2 Operating modes in node configuration ..... 7
7.2.1 $\quad$ Normal mode ..... 14
7.2.2 Receive only mode ..... 14
7.2.3 Standby mode ..... 14
7.2.4 Go-to-sleep mode ..... 14
7.2.5 Sleep mode. ..... 15
7.3 Operating modes in star configuration ..... 15
7.3.1 Star Idle mode ..... 17
7.3.2 Star Transmit mode. ..... 18
7.3.3 Star Receive mode ..... 18
7.3.4 Star Standby mode ..... 18
7.3.5 Star Sleep mode ..... 18
7.3.6 Star Locked mode. ..... 19
7.4 Start-up ..... 19
7.4.1 Node configuration ..... 19
7.4.2 Star configuration ..... 19
7.5 Wake-up mechanism ..... 19
7.5.1 Node configuration ..... 19
7.5.2 Star configuration ..... 19
7.5.3 Bus wake-up ..... 20
7.5.4 Local wake-up via pin WAKE ..... 20
7.6 Fail silent behavior ..... 20
7.6.1 $V_{B A T}$ undervoltage ..... 21
7.6.2 $\quad V_{\text {CC }}$ undervoltage ..... 21
7.6.3 $\quad \mathrm{V}_{\mathrm{IO}}$ undervoltage. ..... 21
7.7 Flags ..... 21
7.7.1 Local wake-up source flag ..... 21
7.7.2 Remote wake-up source flag ..... 21
7.7.3 Wake flag ..... 22
7.7.4 ..... 227.7.5
227.7.6 Temperature medium flag
7.7.7 Temperature high flag ..... 22
7.7.8 TXEN_BGE clamped flag. ..... 22
7.7.9 Bus error flag ..... 22
7.7.10 UV VBAT $^{\text {flag. }}$ ..... 23
7.7.11 UV Vcc flag ..... 23
7.7.12 UV VIo flag. ..... 23
Error flag ..... 23
7.8 TRXD collision ..... 23
Status register ..... 23
8 Limiting values ..... 25
9 Thermal characteristics ..... 26
10 Static characteristics ..... 27
Dynamic characteristics ..... 33
12 Test information. ..... 38
Package outline ..... 39
1414.1
14.214.314.515
1617 ..... 42
17 Revision history...
17 Revision history... Legal information ..... 43
8.1 Data sheet status ..... 43
18.2 Definitions ..... 43
Disclaimers ..... 43
18.4 Trademarks ..... 43
19 Contact information ..... 43
20 Contents ..... 44

## Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
For more information, please visit: http://www.semiconductors.philips.com.
For sales office addresses, email to: sales.addresses@www.semiconductors.philips.com.
Date of release: 20 July 2006
Document identifier: TJA1080_1


[^0]:    [1] STBN must be set to LOW $60 \mu \mathrm{~s}$ after EN.
    2] Positive edge on pin STBN sets the wake flag.
    Setting the wake flag clears the $\mathrm{UV}_{\text {VII }}, ~ U V_{\text {VBAT }}$ and $U V_{\text {VCc }}$ flag.
    Hold time of go-to-sleep is less than the minimum hold time.
    [5] Hold time of go-to-sleep becomes greater than the minimum hold time

[^1]:    [1] $\mathrm{UV}_{\text {VIo }}, \mathrm{UV}_{\text {VBat }}$ or $\mathrm{UV}_{\text {vcc }}$ detected clears the wake flag.
    [2] $\mathrm{UV}_{\text {VIo }}$ overrules $\mathrm{UV}_{\text {Vcc }}$.
    [3] $\mathrm{UV}_{\text {VBAT }}$ overrules $U V_{\text {Vcc }}$.

[^2]:    1] Recovery of $\mathrm{UV}_{\mathrm{vcc}}$ flag.
    Recovery of UV VBAT flag.
    Clearing the $U V_{\text {VBAT }}$ flag sets the wake flag.
    [4] Recovery of $U V_{V I O}$ flag.

