#### 查询TLV5535PW供应商

# 捷多邦,专业PCB打样工厂,24小时加急出货 TLV5535 8-BIT, 35 MSPS, LOW-POWER ANALOG-TO-DIGITAL CONVERTER

SLAS221 - JUNE 1999



DVD Read Channel Digitization

#### description

The TLV5535 is an 8-bit, 35 MSPS, high-speed A/D converter. It converts the analog input signal into 8-bit binary-coded digital words up to a sampling rate of 35 MHz. All digital inputs and outputs are 3.3 V TTL/CMOS-compatible.

The device consumes very little power due to the 3.3-V supply and an innovative single-pipeline architecture implemented in a CMOS process. The user obtains maximum flexibility by setting both bottom and top voltage references from user-supplied voltages. If no external references are available, on-chip references are available for internal and external use. The full-scale range is 1  $V_{pp}$  up to 1.6  $V_{pp}$ , depending on the analog supply voltage. If external references are available, the internal references can be disabled independently from the rest of the chip, resulting in an even greater power saving.

While usable in a wide variety of applications, the device is specifically suited for the digitizing of high-speed graphics and for interfacing to LCD panels or LCD/DMD projection modules. Other applications include DVD read channel digitization, medical imaging, and communications. This device is suitable for IF sampling of communication systems using sub-Nyquist sampling methods because of its high analog input bandwidth.

| AV | AIL | AE | 3L | E ( | OP | TI | ON | S |
|----|-----|----|----|-----|----|----|----|---|
|    |     |    |    |     |    |    |    |   |

| 15G.          | PACKAGED DEVICES |
|---------------|------------------|
| IA.           | TSSOP-28         |
| -40°C to 85°C | TLV5535IPW       |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLAS221 – JUNE 1999

### functional block diagram



The single-pipeline architecture uses 6 ADC/DAC stages and one final flash ADC. Each stage produces a resolution of 2 bits. The correction logic generates its result using the 2-bit result from the first stage, 1 bit from each of the 5 succeeding stages, and 1 bit from the final stage in order to arrive at an 8-bit result. The correction logic ensures no missing codes over the full operating temperature range.

circuit diagrams of inputs and outputs





SLAS221 - JUNE 1999

#### **Terminal Functions**

| TERMI             | NAL        |     |                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO.        | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                              |
| AIN               | 26         | I   | Analog input                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AV <sub>DD</sub>  | 16, 27     | I   | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                    |
| AVSS              | 18, 23, 28 | I   | Analog ground                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BG                | 17         | 0   | Band gap reference voltage. A 1- $\mu$ F capacitor (with an optional 0.1- $\mu$ F capacitor in parallel) should be connected between this terminal and AV <sub>SS</sub> for external filtering.                                                                                                                                                                                                                                          |
| CLK               | 12         | 1   | Clock input. The input is sampled on each rising edge of CLK.                                                                                                                                                                                                                                                                                                                                                                            |
| CML               | 25         | 0   | Common mode level. This voltage is equal to $(AV_{DD} - AV_{SS}) \div 2$ . An external 0.1-µF capacitor should be connected between this terminal and $AV_{SS}$ .                                                                                                                                                                                                                                                                        |
| D0 – D7           | 2-9        | 0   | Data outputs. D7 is the MSB.                                                                                                                                                                                                                                                                                                                                                                                                             |
| DRV <sub>DD</sub> | 1          | I   | Supply voltage for digital output drivers                                                                                                                                                                                                                                                                                                                                                                                                |
| DRVSS             | 10         | I   | Ground for digital output drivers                                                                                                                                                                                                                                                                                                                                                                                                        |
| DVDD              | 14         | I   | Digital supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OE                | 13         | Ι   | Output enable. When high, the D0 – D7 outputs go in high-impedance mode.                                                                                                                                                                                                                                                                                                                                                                 |
| DVSS              | 11         | I   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PWDN_REF          | 24         | I   | Power down for internal reference voltages. A high on this terminal disables the internal reference circuit.                                                                                                                                                                                                                                                                                                                             |
| REFBI             | 21         | I   | Reference voltage bottom input. The voltage at this terminal defines the bottom reference voltage for the ADC. It can be connected to REFBO or to an externally generated reference level. Sufficient filtering should be applied to this input. The use of a $0.1$ - $\mu$ F capacitor connected between REFBI and AV <sub>SS</sub> is recommended. Additionally, a $0.1$ - $\mu$ F capacitor can be connected between REFTI and REFBI. |
| REFBO             | 22         | 0   | Reference voltage bottom output. An internally generated reference is available at this terminal. It can be connected to REFBI or left unconnected. A 1- $\mu$ F capacitor between REFBO and AV <sub>SS</sub> provides sufficient decoupling required for this output.                                                                                                                                                                   |
| REFTI             | 20         | I   | Reference voltage top input. The voltage at this terminal defines the top reference voltage for the ADC. It can be connected to REFTO or to an externally generated reference level. Sufficient filtering should be applied to this input. The use of a 0.1-µF capacitor between REFTI and AV <sub>SS</sub> is recommended. Additionaly, a 0.1-µF capacitor can be connected between REFTI and REFBI.                                    |
| REFTO             | 19         | 0   | Reference voltage top output. An internally generated reference is available at this terminal. It can be connected to REFTI or left unconnected. A 1- $\mu$ F capacitor between REFTO and AV <sub>SS</sub> provides sufficient decoupling required for this output.                                                                                                                                                                      |
| STBY              | 15         | I   | Standby input. A high level on this input enables power-down mode.                                                                                                                                                                                                                                                                                                                                                                       |

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range: AV <sub>DD</sub> to AV <sub>SS</sub> , DV <sub>DD</sub> to DV <sub>SS</sub> | –0.5 V to 4.5 V                    |
|---------------------------------------------------------------------------------------------------|------------------------------------|
| AV <sub>DD</sub> to DV <sub>DD</sub> , AV <sub>SS</sub> to DV <sub>SS</sub>                       | 0.5 V to 0.5 V                     |
| Digital input voltage range to DV <sub>SS</sub>                                                   | 0.5 V to DV <sub>DD</sub> + 0.5 V  |
| Analog input voltage range to AV <sub>SS</sub>                                                    | 0.5 V to AV <sub>DD</sub> + 0.5 V  |
| Digital output voltage range applied from external source to DGND                                 | 0.5 V to DV <sub>DD</sub> + 0.5 V  |
| Reference voltage input range to AGND: V(REFTI), V(REFTO), V(REFBI), V(REFBO)                     | –0.5 V to AV <sub>DD</sub> + 0.5 V |
| Operating free-air temperature range, T <sub>A</sub> : TLV5535I                                   | –40°C to 85°C                      |
| Storage temperature range, T <sub>stg</sub>                                                       | –55°C to 150°C                     |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SLAS221 – JUNE 1999

#### recommended operating conditions over operating free-temperature range

#### power supply

|                |                                       | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------------|-----|-----|-----|------|
|                | AV <sub>DD</sub> – AV <sub>SS</sub>   |     |     |     |      |
| Supply voltage | DV <sub>DD</sub> – DV <sub>SS</sub>   | 3   | 3.3 | 3.6 | V    |
|                | DRV <sub>DD</sub> – DRV <sub>SS</sub> |     |     |     |      |

#### analog and reference inputs

|                                                     | MIN                  | NOM                        | МАХ                        | UNIT |
|-----------------------------------------------------|----------------------|----------------------------|----------------------------|------|
| Reference input voltage (top), V(REFTI)             | (NOM) – 0.2          | 2 + (AV <sub>DD</sub> – 3) | (NOM) + 0.2                | V    |
| Reference input voltage (bottom), V(REFBI)          | 0.8                  | 1                          | 1.2                        | V    |
| Reference voltage differential, V(REFTI) - V(REFBI) |                      |                            | 1 + (AV <sub>DD</sub> – 3) | V    |
| Analog input voltage, V <sub>(AIN)</sub>            | V <sub>(REFBI)</sub> |                            | V <sub>(REFTI)</sub>       | V    |

#### digital inputs

|                                                  | MIN  | NOM MAX              | UNIT |
|--------------------------------------------------|------|----------------------|------|
| High-level input voltage, VIH                    | 2.0  | DVDD                 | V    |
| Low-level input voltage, VIL                     | DGND | 0.2xDV <sub>DD</sub> | V    |
| Clock period, t <sub>C</sub>                     | 28.6 |                      | ns   |
| Pulse duration, clock high, t <sub>w(CLKH)</sub> | 13   |                      | ns   |
| Pulse duration, clock low, t <sub>w(CLKL)</sub>  | 13   |                      | ns   |

# electrical characteristics over recommended operating conditions, $f_{CLK} = 35$ MSPS, external voltage references (unless otherwise noted)

#### power supply

| PARAMETER                                |                      |                                                                                                                                   | TEST CONDITIONS                | MIN | TYP | MAX | UNIT |
|------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|-----|------|
| I <sub>DD</sub> Operating supply current |                      | AV <sub>DD</sub>                                                                                                                  |                                |     | 27  | 34  | mA   |
|                                          | DVDD                 | AV <sub>DD</sub> = DV <sub>DD</sub> = 3.3 V, DRV <sub>DD</sub> = 3 V,<br>C <sub>1</sub> = 15 pF, V <sub>1</sub> = 1 MHz, –1-dB FS |                                | 1.5 | 2.6 |     |      |
|                                          |                      | DRV <sub>DD</sub>                                                                                                                 |                                |     | 4   | 6   |      |
| De                                       | PD Power dissipation |                                                                                                                                   | PWDN_REF = L                   |     | 106 | 139 |      |
| FD                                       |                      |                                                                                                                                   | PWDN_REF = H                   |     | 90  | 113 | mW   |
| PD(STBY)                                 | Standby power        |                                                                                                                                   | STBY = H, CLK held high or low |     | 11  | 15  |      |

#### digital logic inputs

|                 | PARAMETER                                                               | TEST CONDITIONS                                                  | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| Iн              | High-level input current on CLK <sup>†</sup>                            | $AV_{DD} = DV_{DD} = DRV_{DD} = CLK = 3.6$ V                     |     |     | 10  | μA   |
| ۱ <sub>IL</sub> | Low-level input current on digital inputs<br>(OE, STDBY, PWDN_REF, CLK) | $AV_{DD} = DV_{DD} = DRV_{DD} = 3.6 V,$<br>Digital inputs at 0 V |     |     | 10  | μA   |
| CI              | Input capacitance                                                       |                                                                  |     | 5   |     | pF   |

<sup>+</sup> I<sub>IH</sub> leakage current on other digital inputs (OE, STDBY, PWDN\_REF) is not measured since these inputs have an internal pull-down resistor of 4 KΩ to DGND.



SLAS221 - JUNE 1999

# electrical characteristics over recommended operating conditions, $f_{CLK} = 35$ MSPS, external voltage references (unless otherwise noted) (continued)

#### logic outputs

|                 | PARAMETER                                            | TEST CONDITIONS                                                                             | MIN | TYP | MAX | UNIT |
|-----------------|------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Vон             | High-level output voltage                            | $AV_{DD} = DV_{DD} = DRV_{DD} = 3$ V at $I_{OH} = 50 \mu A$ ,<br>Digital output forced high | 2.8 |     |     | V    |
| V <sub>OL</sub> | Low-level output voltage                             | $AV_{DD} = DV_{DD} = DRV_{DD} = 3.6$ V at $I_{OL} = 50 \mu$ A, Digital output forced low    |     |     | 0.1 | V    |
| CO              | Output capacitance                                   |                                                                                             |     | 5   |     | pF   |
| Iоzн            | High-impedance state output current to<br>high level | AVDD = DVDD = DRVDD = 3.6 V                                                                 |     |     | 10  | μA   |
| IOZL            | High-impedance state output current to<br>low level  |                                                                                             |     |     | 10  | μΑ   |

#### dc accuracy

| PARAMETER                             | TEST CONDITIONS                                              |                                       |      | TYP  | MAX | UNIT |
|---------------------------------------|--------------------------------------------------------------|---------------------------------------|------|------|-----|------|
| Integral poplingarity (INIL) best fit | Internal references (see Note 1)                             | $T_A = 25^{\circ}C$                   | -1.5 | ±0.7 | 1.5 | LSB  |
| Integral nonlinearity (INL), best-fit | Internal references (see Note 1)                             | $T_A = -40^{\circ}C$ to $85^{\circ}C$ | -2.4 | ±0.7 | 2.4 | LSB  |
| Differential nonlinearity (DNL)       | Internal references (see Note 2),                            | $T_A = -40^{\circ}C$ to $85^{\circ}C$ | -1   | ±0.6 | 1.3 | LSB  |
| Zero error                            | $AV_{DD} = DV_{DD} = 3.3 \text{ V}, DRV_{DD} = 3 \text{ V},$ |                                       |      |      | 5   | %FS  |
| Full-scale error                      | Internal references (see Note 3)                             |                                       |      |      | 5   | %FS  |

NOTES: 1. Integral nonlinearity refers to the deviation of each individual code from a line drawn from zero to full scale. The point used as zero occurs 1/2 LSB before the first code transition. The full-scale point is defined as a level 1/2 LSB beyond the last code transition. The deviation is measured from the center of each particular code to the true straight line between these two endpoints.

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Therefore this measure indicates how uniform the transfer function step sizes are. The ideal step size is defined here as the step size for the device under test [i.e., (last transition level – first transition level) ÷ (2<sup>n</sup> – 2)]. Using this definition for DNL separates the effects of gain and offset error. A minimum DNL better than –1 LSB ensures no missing codes.

 Zero error is defined as the difference in analog input voltage – between the ideal voltage and the actual voltage – that switches the ADC output from code 0 to code 1. The ideal voltage level is determined by adding the voltage corresponding to 1/2 LSB to the bottom reference level. The voltage corresponding to 1 LSB is found from the difference of top and bottom references divided by the number of ADC output levels (256).

Full-scale error is defined as the difference in analog input voltage – between the ideal voltage and the actual voltage – that switches the ADC output from code 254 to code 255. The ideal voltage level is determined by subtracting the voltage corresponding to 1.5 LSB from the top reference level. The voltage corresponding to 1 LSB is found from the difference of top and bottom references divided by the number of ADC output levels (256).

#### analog input

|    | PARAMETER         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----|-------------------|-----------------|-----|-----|-----|------|
| CI | Input capacitance |                 |     | 4   |     | рF   |



SLAS221 - JUNE 1999

# electrical characteristics over recommended operating conditions, f<sub>CLK</sub> = 35 MSPS, external voltage references (unless otherwise noted) (continued)

#### reference input ( $AV_{DD} = DV_{DD} = DRV_{DD} = 3.6 V$ )

| PARAMETER        |                            | ARAMETER TEST CONDITIONS |  | TYP | MAX | UNIT |
|------------------|----------------------------|--------------------------|--|-----|-----|------|
| R <sub>ref</sub> | Reference input resistance |                          |  | 400 |     | Ω    |
| Iref             | Reference input current    |                          |  | 2.5 |     | mA   |

#### reference outputs

| PARAMETER |                                 | TEST CONDITIONS                  | MIN  | ТҮР                          | MAX  | UNIT |
|-----------|---------------------------------|----------------------------------|------|------------------------------|------|------|
| V(REFTO)  | Reference top offset voltage    | Absolute min/max values valid    | 2.07 | $2 + [(AV_{DD} - 3) \div 2]$ | 2.21 | V    |
| V(REFBO)  | Reference bottom offset voltage | and tested for $AV_{DD} = 3.3 V$ | 1.09 | $1 + [(AV_{DD} - 3) \div 2]$ | 1.21 | V    |

#### dynamic performance<sup>†</sup>

| PARAMETER                                 | TEST CONDITIONS                                       | MIN   | TYP  | MAX | UNIT |
|-------------------------------------------|-------------------------------------------------------|-------|------|-----|------|
|                                           | f <sub>in</sub> = 1 MHz                               | 6.6   | 7.4  |     |      |
| Effective number of bits (ENOB)           | f <sub>in</sub> = 4.2 MHz                             | 6.6   | 7.4  |     | Bits |
|                                           | f <sub>in</sub> = 15 MHz                              |       | 7    |     |      |
|                                           | f <sub>in</sub> = 1 MHz                               | 41.5  | 46   |     |      |
| Signal-to-noise ratio + distortion (SNRD) | f <sub>in</sub> = 4.2 MHz                             | 41.5  | 46   |     | dB   |
|                                           | f <sub>in</sub> = 15 MHz                              |       | 43   |     |      |
|                                           | f <sub>in</sub> = 1 MHz                               | -46   | -55  |     |      |
| Total harmonic distortion (THD)           | f <sub>in</sub> = 4.2 MHz                             | -45.5 | -54  |     | dB   |
|                                           | f <sub>in</sub> = 15 MHz                              |       | -50  |     |      |
|                                           | f <sub>in</sub> = 1 MHz                               | 48    | 58   |     |      |
| Spurious free dynamic range (SFDR)        | $f_{in} = 4.2 \text{ MHz}$                            | 48    | 58   |     | dB   |
|                                           | f <sub>in</sub> = 15 MHz                              |       | 52   |     |      |
| Analog input full-power bandwidth, BW     | See Note 4                                            |       | 600  |     | MHz  |
| Differential phase, DP                    | f <sub>CLK</sub> = 35 MHz, f <sub>in</sub> = 4.2 MHz, |       | 0.6ັ |     |      |
| Differential gain, DG                     | 20 IRE amplitude vs full-scale of 140 IRE             |       | 0.2% |     |      |

<sup>†</sup> Based on analog input voltage of –1-dB FS referenced to a 1.3 V<sub>pp</sub> full-scale input range and using the external voltage references at  $f_{CLK} = 35$  MSPS with AV<sub>DD</sub> = DV<sub>DD</sub> = 3.3 V and DRV<sub>DD</sub> = 3 V at 25°C.

NOTE 4: The analog input bandwidth is defined as the maximum frequency of a –1-dB FS input sine that can be applied to the device for which an extra 3-dB attenuation is observed in the reconstructed output signal.



SLAS221 - JUNE 1999

# electrical characteristics over recommended operating conditions, f<sub>CLK</sub> = 35 MSPS, external voltage references (unless otherwise noted) (continued)

#### timing requirements

|                      | PARAMETER                             | TES                     | T CONDITIONS      | MIN | TYP | MAX | UNIT          |
|----------------------|---------------------------------------|-------------------------|-------------------|-----|-----|-----|---------------|
| foru                 | Maximum conversion rate               |                         |                   | 35  |     |     | MHz           |
| fCLK                 | Minimum conversion rate               |                         |                   |     |     | 10  | kHz           |
| td(o)                | Output delay time (see Figure 1)      | C <sub>L</sub> = 10 pF, | See Notes 5 and 6 |     |     | 9   | ns            |
| t <sub>h(o)</sub>    | Output hold time                      | $C_{L} = 2  pF,$        | See Note 5        | 2   |     |     | ns            |
| <sup>t</sup> d(pipe) | Pipeline delay time (latency)         | See Note 6              |                   | 4.5 | 4.5 | 4.5 | CLK<br>cycles |
| <sup>t</sup> d(a)    | Aperture delay time                   |                         |                   |     | 3   |     | ns            |
| <sup>t</sup> j(a)    | Aperture jitter                       | See Note 5              |                   |     | 1.5 |     | ps, rms       |
| t <sub>dis</sub>     | Disable time, OE rising to Hi-Z       |                         |                   |     | 5   | 8   | ns            |
| t <sub>en</sub>      | Enable time, OE falling to valid data |                         |                   |     | 5   | 8   | ns            |

NOTES: 5. Output timing t<sub>d(0)</sub> is measured from the 1.5 V level of the CLK input falling edge to the 10%/90% level of the digital output. The digital output load is not higher than 10 pF.

Output hold time  $t_{h(o)}$  is measured from the 1.5 V level of the CLK input falling edge to the 10%/90% level of the digital output. The digital output is load is not less than 2 pF.

Aperture delay  $t_{d(A)}$  is measured from the 1.5 V level of the CLK input to the actual sampling instant.

The OE signal is asynchronous.

OE timing  $t_{dis}$  is measured from the  $V_{IH(MIN)}$  level of OE to the high-impedance state of the output data. The digital output load is not higher than 10 pF.

OE timing  $t_{en}$  is measured from the V<sub>IL(MAX)</sub> level of OE to the instant when the output data reaches V<sub>OH(min)</sub> or V<sub>OL(max)</sub> output levels. The digital output load is not higher than 10 pF.

6. The number of clock cycles between conversion initiation on an input sample and the corresponding output data being made available from the ADC pipeline. Once the data pipeline is full, new valid output data is provided on every clock cycle. In order to know when data is stable on the output pins, the output delay time t<sub>d(0)</sub> (i.e., the delay time through the digital output buffers) needs to be added to the pipeline latency. Note that since the max t<sub>d(0)</sub> is more than 1/2 clock period at 35 MHz, data cannot be reliably clocked in on a rising edge of CLK at this speed. The falling edge should be used.



SLAS221 – JUNE 1999



Figure 1. Timing Diagram

## TYPICAL CHARACTERISTICS



performance plots at 25°C





SLAS221 - JUNE 1999

## **TYPICAL CHARACTERISTICS**



performance plots at 25°C (continued)

Figure 3. INL vs Input Code at 35 MSPS (with external reference, PW package)



Figure 4. SNRD vs f<sub>in</sub> at 35 MSPS (external reference)



SLAS221 – JUNE 1999

## **TYPICAL CHARACTERISTICS**

## performance plots at 25°C (continued)



Figure 5. ENOB vs FIN, 35 MSPS (external reference)







SLAS221 - JUNE 1999

#### **TYPICAL CHARACTERISTICS**

performance plots at 25°C (continued)







Figure 8. Spectral Plot f<sub>in</sub> = 15.527 MHz at 35 MSPS



SLAS221 - JUNE 1999

## **TYPICAL CHARACTERISTICS**

#### performance plots at 25°C (continued)



Figure 9. Power vs f<sub>CLK</sub> at f<sub>in</sub> = 1 MHz, –1-dB FS

Figure 10. DRV<sub>DD</sub> Supply Current vs f<sub>CLK</sub> at f<sub>in</sub> = 1 MHz, -1-dB FS



Figure 11. ADC Output Power With Respect to –1-dB FS V<sub>IN</sub> (internal reference, PW package)



SLAS221 - JUNE 1999

## **PRINCIPLES OF OPERATION**

The TLV5535 implements a high-speed 35 MSPS converter in a cost-effective CMOS process. Powered from 3.3 V, the single-pipeline design architecture ensures low-power operation and 8-bit accuracy. Signal input and clock signals are all single-ended. The digital inputs are 3.3-V TTL/CMOS compatible. Internal voltage references are included for both bottom and top voltages. Therefore the converter forms a self-contained solution. Alternatively, the user may apply externally generated reference voltages. In doing so, both input offset and input range can be modified to suit the application.

A high-speed sampling-and-hold captures the analog input signal. Multiple stages generate the output code with a pipeline delay of 4.5 CLK cycles. Correction logic combines the multistage data and aligns the 8-bit output word. All digital logic operates at the rising edge of CLK.

#### analog input

A first-order approximation for the equivalent analog input circuit of the TLV5535 is shown in Figure 12. The equivalent input capacitance  $C_I$  is 4 pF typical. The input must charge/discharge this capacitance within the sample period of one half clock cycle. When a full-scale voltage step is applied, the input source provides the charging current through the switch resistance  $R_{SW}$  (200  $\Omega$ ) of S1 and quickly settles. In this case, the input impedance is low. Alternatively, when the source voltage equals the value previously stored on  $C_I$ , the hold capacitor requires no input current and the equivalent input impedance is very high.

To maintain the frequency performance outlined in the specifications, the total source impedance should be limited to about 80  $\Omega$ , as follows from the equation with f<sub>CLK</sub> = 35 MHz, C<sub>L</sub> = 4 pF, R<sub>SW</sub> = 200  $\Omega$ :

 $R_{S} < \left[1 \div \left(2f_{CLK} \times C_{I} \times In(256)\right) - R_{SW}\right]$  The source impedance is approximatly 450  $\Omega$ .



SLAS221 – JUNE 1999

## PRINCIPLE OF OPERATION

## analog input (continued)

So, for applications running at a lower f<sub>CLK</sub>, the total source resistance will increase proportionally.



Figure 12. Simplified Equivalent Input Circuit

#### dc coupled input

For dc-coupled systems an op amp can level-shift a ground-referenced input signal. A circuit as shown in Figure 13(a) is acceptable. Alternatively, the user might want a bipolar shift together with the bottom reference voltage as seen in Figure 13(b). In this case the AIN voltage is given by:





#### ac coupled input

For many applications, especially in single supply operation, ac coupling offers a convenient way for biasing the analog input signal at the proper signal range. Figure 14 shows a typical configuration. To maintain the outlined specifications, the component values need to be carefully selected. The most important issue is the positioning of the 3-dB high-pass corner point  $f_{-3 dB}$ , which is a function of  $R_2$  and the parallel combination of  $C_1$  and  $C_2$ , called  $C_{eq}$ . This is given by the following equation:

$$f_{-3 dB} = 1 \div (2\pi \times R_2 \times C_{eq})$$

where  $C_{eq}$  is the parallel combination of  $C_1$  and  $C_2$ .

Since C1 is typically a large electrolytic or tantalum capacitor, the impedance becomes inductive at higher frequencies. Adding a small ceramic or polystyrene capacitor, C2 of approximately 0.01  $\mu$ F, which is not inductive within the frequency range of interest, maintains low impedance. If the minimum expected input signal frequency is 20 kHz, and R2 equals 1 k $\Omega$  and R1 equals 50  $\Omega$ , the parallel capacitance of C1 and C2 must be a minimum of 8 nF to avoid attenuating signals close to 20 kHz.



SLAS221 - JUNE 1999

#### PRINCIPLE OF OPERATION

ac coupled input (continued)



Figure 14. AC-Coupled Input Circuit

#### reference terminals

The voltages on terminals REFBI and REFTI determine the TLV5535 input range. Since the device has an internal voltage reference generator with outputs available on REFBO and REFTO respectively, corresponding terminals can be directly connected externally to provide a contained ADC solution. Especially at higher sampling rates, it is advantageous to have a wider analog input range. The wider analog input range is achievable by using external voltage references (e.g., at AV<sub>DD</sub> = 3.3 V, the full-scale range can be extended from 1 V<sub>pp</sub> (internal reference) to 1.3 V<sub>pp</sub> (external reference) as shown in Table 1). These voltages should not be derived via a voltage divider from a power supply source. Instead, a bandgap-derived voltage reference should be used to derive both references via an op amp circuit. Refer to the schematic of the TLV5535 evaluation module for an example circuit.

When using external references, the full-scale ADC input range and its dc position can be adjusted. The full-scale ADC range is always equal to  $V_{REFT} - V_{REFB}$ . The maximum full-scale range is dependent on  $AV_{DD}$  as shown in the specification section. In addition to the limitation on their difference,  $V_{REFT}$  and  $V_{REFB}$  each also have limits on their useful range. These limits are also dependent on  $AV_{DD}$ .

Table 1 summarizes these limits for 3 cases.

| AVDD  | V <sub>REFB</sub> (min) | V <sub>REFB(max)</sub> | VREFT(min) | VREFT(max) | (V <sub>REFT</sub> -V <sub>REFB</sub> ) <sub>max</sub> |
|-------|-------------------------|------------------------|------------|------------|--------------------------------------------------------|
| 3 V   | 0.8 V                   | 1.2 V                  | 1.8 V      | 2.2 V      | 1 V                                                    |
| 3.3 V | 0.8 V                   | 1.2 V                  | 2.1 V      | 2.5 V      | 1.3 V                                                  |
| 3.6 V | 0.8 V                   | 1.2 V                  | 2.4 V      | 2.8 V      | 1.6 V                                                  |

**Table 1. Recommended Operating Modes** 

#### digital inputs

The digital inputs are CLK, STDBY, PWDN\_REF, and  $\overline{OE}$ . All of these signals, except CLK, have an internal pulldown resistor to connect to digital ground. This provides a default active operation mode using internal references when left unconnected.



SLAS221 – JUNE 1999

## PRINCIPLE OF OPERATION

#### digital inputs (continued)

The CLK signal at high frequencies should be considered as an analog input. Overshoot/undershoot should be minimized by proper termination of the signal close to the TLV5535. An important cause of performance degradation for a high-speed ADC is clock jitter. Clock jitter causes uncertainty in the sampling instant of the ADC, in addition to the inherent uncertainty on the sampling instant caused by the part itself, as specified by its aperture jitter. There is a theoretical relationship between the frequency (f) and resolution ( $2^N$ ) of a signal that needs to be sampled and the maximum amount of aperture error dt<sub>max</sub> that is tolerable. The following formula shows the relation:

$$dt_{max} = 1 \div \left[\pi f 2^{\left(N+1\right)}\right]$$

As an example, for an 8-bit converter with a 15-MHz input, the jitter needs to be kept < 41 pF in order not to have changes in the LSB of the ADC output due to the total aperture error.

#### digital outputs

The output of the TLV5535 is standard binary code. Capacitive loading on the output should be kept as low as possible (a maximum loading of 10 pF is recommended) to provide the best performance. Higher output loading causes higher dynamic output currents and can increase noise coupling into the analog front end of the device. To drive higher loads, the use of an output buffer is recommended.

When clocking output data from the TLV5535, it is important to observe its timing relation to CLK. The pipeline ADC delay is 4.5 clock cycles to which the maximum output propagation delay is added. See Note 6 in the specification section for more details.

#### layout, decoupling and grounding rules

It is necessary for any PCB using the TLV5535 to have proper grounding and layout to achieve the stated performance. Separate analog and digital ground planes that are spliced underneath the device are advisable. The TLV5535 has digital and analog terminals on opposite sides of the package to make proper grounding easier. Since there is no internal connection between the analog and digital grounds, they have to be joined on the PCB. Joining the digital and analog grounds at a point in close proximity to the TLV5535 is advised.

As for power supplies, separate analog and digital supply terminals are provided on the device  $(AV_{DD}/DV_{DD})$ . The supply to the digital output drivers is kept separate also  $(DRV_{DD})$ . Lowering the voltage on this supply from the nominal 3.3 V to 3 V improves performance because of the lower switching noise caused by the output buffers.

Due to the high sampling rate and switched-capacitor architecture, the TLV5535 generates transients on the supply and reference lines. Proper decoupling of these lines is essential. Decoupling as shown in the schematic of the TLV5535 EVM is recommended.



SLAS221 - JUNE 1999

## **TLV5535 EVALUATION MODULE**

#### **TLV5535 evaluation module**

TI provides an evaluation module (EVM) for TLV5535. The EVM also includes a 10b 80 MSPS DAC so that the user can convert the digitized signal back to the analog domain for functional testing. Performance measurements can be done by capturing the ADC's output data.

The EVM provides the following additional features:

- Provision of footprint for the connection of an onboard crystal oscillator, instead of using an external clock input.
- Use of TLV5535 internal or external voltage references. In the case of external references, an onboard circuit is used that derives adjustable bottom and top reference voltages from a bandgap reference. Two potentiometers allow for the independent adjustments of both references. The full scale ADC range can be adjusted to the input signal amplitude.
- All digital output, control signal I/O (output enable, standby, reference powerdown) and clock I/O are provided on a single connector. The EVM can thus be part of a larger (DSP) system for prototyping.
- Onboard prototyping area with analog and digital supply and ground connections.

Figure 15 shows the EVM schematic.

The EVM is factory shipped for use in the following configuration:

- Use of external (onboard) voltage references
- External clock input

#### analog input

A signal in the range between  $V_{(REFBI)}$  and  $V_{(REFTI)}$  should be applied to avoid overflow/underflow on connector J10. This signal is onboard terminated with 50 $\Omega$ . There is no onboard biasing of the signal. When using external (onboard) references, these levels can be adjusted with R7 ( $V_{(REFTI)}$ ) and R6 ( $V_{(REFBI)}$ ). Adjusting R7 causes both references to shift. R6 only impacts the bottom reference. The range of these signals for which the device is specified depends on AV<sub>DD</sub> and is shown in the *Recommended Operating Conditions*.

Internally generated reference levels are also dependent on  $AV_{DD}$  as shown in the electrical characteristics section.

#### clock input

A clock signal should be applied with amplitudes ranging from 0 to AV<sub>DD</sub> with a frequency equal to the desired sampling frequency on connector J9. This signal is onboard terminated with 50  $\Omega$ . Both ADC and DAC run off the same clock signal. Alternatively the clock can be applied from terminal 1 on connector J11. A third option is using a crystal oscillator. The EVM board provides the footprint for a crystal oscillator that can be populated by the end-user, depending on the desired frequency. The footprint is compatible with the Epson EG-8002DC series of programmable high-frequency crystal oscillators. Refer to the TLV5535 EVM Settings for selecting between the different clock modes.



SLAS221 – JUNE 1999

## **TLV5535 EVALUATION MODULE**

#### power supplies

The board provides seven power supply connectors (see Table 2). For optimum performance, analog and digital supplies should be kept separate. Using separate supplies for the digital logic portion of TLV5535 ( $DV_{DD}$ ) and its output drivers ( $DRV_{DD}$ ) benefits dynamic performance, especially when  $DRV_{DD}$  is put at the minimum required voltage (3 V), while  $DV_{DD}$  might be higher (up to 3.6 V). This lowers the switching noise on the die caused by the output drivers.

| SIGNAL<br>NAME | CONNECTOR | BOARD<br>LABEL | DESCRIPTION                                                                                                                                                   |
|----------------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRV3           | J1        | 3DRV           | 3.3 V digital supply for TLV5535 (digital output drivers)                                                                                                     |
| DV3            | J2        | 3VD            | 3.3 V digital supply for TLV5535 (digital logic) and peripherals                                                                                              |
| DV5            | J3        | 5VD            | 5 V digital supply for D/A converter and peripherals                                                                                                          |
| AV3            | J4        | 3VA            | 3.3 V analog supply for TLV5535                                                                                                                               |
| AV5            | J5        | 5VA            | 5 V analog supply for onboard reference circuit and D/A converter. Can be left unconnected if internal references are used and no D/A conversion is required. |
| AV+12          | J6        | 12VA           | 12 V analog supply for onboard reference circuit. Can be left unconnected if internal references are used.                                                    |
| AV-12          | J7        | -12VA          | -12 V analog supply for onboard reference circuit. Can be left unconnected if internal references are used.                                                   |

#### Table 2. Power Supplies

#### voltage references

SW1 and SW2 switch between internal and external top and bottom references respectively. The external references are onboard generated from a stable bandgap-derived 3.3 V signal (using TI's TPS7133 and quad-opamp TLE2144). They can be adjusted via potentiometers R6 ( $V_{(REFBI)}$ ) and R7 ( $V_{(REFTI)}$ ). It is advised to power down the internal voltage references by asserting PWN\_REF when onboard references are used.

The references are measured at test points TP3 (V(REFB)) and TP4 (V(REFT)).

#### DAC output

The onboard DAC is a 10-bit 80 MSPS converter. It is connected back-to-back to the TLV5535. While the user could use its analog output for measurements, the DAC output is directly connected to connector J8 and does not pass through an analog reconstruction filter. So mirror spectra from aliased signal components feed through into the analog output.

For this reason and to separate ADC and DAC contributions, performance measurements should be made by capturing the ADC output data available on connector J11 and not by evaluating the DAC output.



SLAS221 - JUNE 1999

## **TLV5535 EVALUATION MODULE**

## TLV5535 EVM settings

#### clock input settings

| REFERENCE<br>DESIGNATOR | FUNCTION                                                                                                                                                                                                                                                                                              |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| W1                      | Clock selection switch<br>1–2 J11: clock from pin1 on J11 connector<br>2–3 J9: clock from J9 SMA connector                                                                                                                                                                                            |
| W2                      | Clock source switch<br>XTL: clock from onboard crystal oscillator<br>CLK: clock from pin 1 on J11 connector (if W1/1–2) or J9 SMA connector (if W1/2–3)<br>NOTE: If set to XTL and a XTL oscillator is populated, no clock signal should be applied to J9 or J11, depending on the W1<br>setting.     |
| W3                      | Clock output switch<br>1–2 Rising: clock output on J11 connector is the same phase as the clock to the digital output buffer. Data changes on rising<br>CLK edge.<br>2–3 Falling: clock output on J11 connector is the opposite phase as the digital output buffer. Data changes on falling CLK edge. |

#### reference settings

| REFERENCE<br>DESIGNATOR | FUNCTION                                                                                                                                                                  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW1                     | REFT external/internal switch <ul> <li>REFT internal: REFT from TLV5535 internal reference</li> <li>REFT external: REFT from onboard voltage reference circuit</li> </ul> |
| SW2                     | REFB external/internal switch         REFB internal:       REFB from TLV5535 internal reference         REFB external:       REFB from onboard voltage reference circuit  |

#### control settings

| REFERENCE<br>DESIGNATOR | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| W4                      | <ul> <li>TLV5535 and digital output buffer output enable control (1)</li> <li>■ 5535-574 OE-connected: Connects OEs of TLV5535 and digital output buffer (574 buffer). Use this when no board-external OE is used. In addition, close W5 to have both OEs permanently enabled.</li> </ul>                                                                                                                        |
|                         | $\Box$ 5535-574 $\overline{\text{OE}}$ -disconnected: Disconnects $\overline{\text{OE}}$ s of TLV5535 and digital output buffer (574 buffer). The $\overline{\text{OE}}$ for the output buffer needs to be pulled low from pin 5 on J11 connector to enable. The $\overline{\text{OE}}$ for TLV5535 is independently controlled from pin 7 on J11 connector (W5 open) or is permanently enabled if W5 is closed. |
| W5                      | TLV5535 and digital output buffer output enable control (2)<br>■ 5535 OE to GND: Connects OEs of TLV5535 to GND. Additionally connects OE of 74ALS574 to GND if W4 is 5535-574<br>OE-connected.                                                                                                                                                                                                                  |
|                         | □ 5535 OE external: Enables control of OE of TLV5535 via pin 7 on J11 connector. When taken high (internal pulldown) the output can be disabled.                                                                                                                                                                                                                                                                 |
| W6                      | TLV5535 STDBY control<br>■ Stdby: STDBY is active (high).                                                                                                                                                                                                                                                                                                                                                        |
|                         | □ Active: STDBY is low, via internal pulldown. STDBY can be taken high from pin 9 on J11 connector to enable standby mode.                                                                                                                                                                                                                                                                                       |



SLAS221 – JUNE 1999

## **TLV5535 EVALUATION MODULE**

## control settings (continued)

| REFERENCE<br>DESIGNATOR | FUNCTION                                                                                                                           |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| W7                      | TLV5535 PWDN REF control<br>■ Pwdn_ref: PWDN_REF is active (high).                                                                 |
|                         | □ Active: PWDN_REF is low, via internal pulldown. PWDN_REF can be taken high from pin 10 on J11 connector to enable pwdn_ref mode. |
| W8                      | DAC enable<br>■ Active: D/A on<br>□ Standby: D/A off                                                                               |



SLAS221 - JUNE 1999





SLAS221 - JUNE 1999

### **TLV5535 EVALUATION MODULE**





 $\downarrow$ 

Figure 15. EVM Schematic (continued)



SLAS221 – JUNE 1999



#### **TLV5535 EVALUATION MODULE**

Figure 16. EVM Board Layout, Top Overlay



SLAS221 – JUNE 1999

## **TLV5535 EVALUATION MODULE**



Figure 17. EVM Board Layout, Top Layer



SLAS221 - JUNE 1999



#### **TLV5535 EVALUATION MODULE**

Figure 18. EVM Board Layout, Internal Plane 1



SLAS221 – JUNE 1999



**TLV5535 EVALUATION MODULE** 

Figure 19. EVM Board Layout, Internal Plane 2



SLAS221 - JUNE 1999



Figure 20. EVM Board Layout, Drill Drawing for Through Hole



SLAS221 – JUNE 1999





Figure 21. EVM Board Layout, Bottom Layer



SLAS221 - JUNE 1999

## **TLV5535 EVALUATION MODULE**

#### Table 3. TLV5535EVM Bill of Material

| QTY. | REFERENCE DESIGNATOR                                                                                        | VALUE        | SIZE        | DESCRIPTION                             | MANUFACTURER/<br>PART NUMBER <sup>†</sup> |
|------|-------------------------------------------------------------------------------------------------------------|--------------|-------------|-----------------------------------------|-------------------------------------------|
| 7    | C1, C11, C13, C3, C5, C7, C9                                                                                | 1 μF         | 1206        | ceramic multilayer capacitor            | Any                                       |
| 18   | C10, C12, C14, C15, C16,<br>C17, C18, C19, C2, C20, C21,<br>C22, C23, C4, C6, C8, C38,<br>C44               | 10 μF        | 3216        | 16 V, 10 μF, tantalum capacitor         | Any                                       |
| 2    | C36, C43                                                                                                    | 0.01 μF      | 805         | Ceramic multilayer                      | Any                                       |
| 19   | C24, C25, C26, C27, C28,<br>C29, C30, C31, C32, C33,<br>C34, C35, C37, C39, C40,<br>C41, C42, C45, C46      | 0.1 μF       | 805         | Ceramic multilayer capacitor            | Any                                       |
| 7    | J1, J2, J3, J4, J5, J6, J7                                                                                  | Screw Con    |             | 2 terminal screw connector              | Lumberg<br>KRMZ2                          |
| 3    | J10, J8, J9                                                                                                 | SMA          |             | PCM mount, SMA Jack                     | Johnson Components<br>142-0701-206        |
| 1    | J11                                                                                                         | IDC26        |             | $13'' \times 2.025''$ square pin header | Samtec<br>TSW-113-07-L-D                  |
| 7    | L1, L2, L3, L4, L5, L6, L7                                                                                  | 4.7 μΗ       |             | 4.7 μH DO1608C-472-Coil Craft           | Coil Craft<br>DO1608-472                  |
| 1    | R2                                                                                                          | 0            | 1206        | Chip resistor                           | Any                                       |
| 2    | R26, R27                                                                                                    | 10           | 1206        | Chip resistor                           | Any                                       |
| 12   | R1, R11, R14, R40, R41, R42,<br>R43, R44, R45, R46, R47, R48                                                | 10 K         | 1206        | Chip resistor                           | Any                                       |
| 6    | R10, R12, R15, R16, R8, R9                                                                                  | 1 K          | 1206        | Chip resistor                           | Any                                       |
| 1    | R5                                                                                                          | 2.1 K        | 1206        | Chip resistor                           | Any                                       |
| 20   | R13, R17, R18, R19, R20,<br>R21, R22, R23, R24, R25,<br>R29, R30, R31, R32, R33,<br>R35, R36, R37, R38, R39 | 20           | 1206        | Chip resistor                           | Any                                       |
| 1    | R3                                                                                                          | 200          | 1206        | Chip resistor                           | Any                                       |
| 1    | R4                                                                                                          | 3.24 K       | 1206        | Chip resistor                           | Any                                       |
| 2    | R28, R34                                                                                                    | 49.9         | 1206        | Chip resistor                           | Any                                       |
| 1    | R6                                                                                                          | 5 K          |             | 4 mm SM pot-top adjust                  | Bourns<br>3214W-5K                        |
| 1    | R7                                                                                                          | 1 K          |             | 4 mm SM pot-top adjust                  | Bourns<br>3214W-1K                        |
| 2    | SW1, SW2                                                                                                    | SPDT         |             | C&K tiny series-slide switch            | C&K<br>TS01CLE                            |
| 4    | TP1, TP2, TP3, TP4                                                                                          | TP           |             | Test point, single 0.025" pin           | Samtec<br>TSW-101-07-L-S<br>or equivalent |
| 1    | U3                                                                                                          | CXD2306Q     |             |                                         | Sony<br>CXD2306Q                          |
| 1    | U2                                                                                                          | SN74ALVC00D  | 14-SOIC (D) | Quad 2-input positive NAND              | Texas Instruments<br>SN74ALVC00D          |
| 1    | U5                                                                                                          | SN74LVT574DW | 20-SOP (DW) |                                         | Texas Instruments<br>SN74LVT574DW         |



SLAS221 - JUNE 1999

## **TLV5535 EVALUATION MODULE**

### Table 3. TLV5535EVM Bill of Material (Continued)

| QTY. | REFERENCE DESIGNATOR   | VALUE      | SIZE          | DESCRIPTION                     | MANUFACTURER/<br>PART NUMBER <sup>†</sup>      |
|------|------------------------|------------|---------------|---------------------------------|------------------------------------------------|
| 1    | U4                     | TLE2144CDW | 16-SOP(D)     | Quad op amp                     | Texas Instruments<br>TLE2144CDW/<br>TLE2144IDW |
| 1    | U6                     | TLV5535PW  | 28-TSSOP (PW) |                                 | Texas Instruments<br>TLV5535PW                 |
| 1    | U1                     | TPS7133    | 8-SOP(D)      | Low-dropout voltage regulator   | Texas Instruments<br>TPS7133QD                 |
| 6    | W2, W4, W5, W6, W7, W8 | SPST       |               | 2 position jumper, 0.1" spacing | Samtec<br>TSW-102-07-L-S<br>or equivalent      |
| 2    | W1, W3                 | DPFT       |               | 3 position jumper, 0.1" spacing | Samtec<br>TSW-103-07-L-S<br>or equivalent      |
| 1    | X1                     | NA         |               | Crystal oscillator              | Epson<br>SG-8002DC series                      |

<sup>†</sup> Manufacturer and part number data for reference only. Equivalent parts might be substituted on the EVM.



SLAS221 - JUNE 1999

**MECHANICAL DATA** 

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

PW (R-PDSO-G\*\*)

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated