D OR DGK PACKAGE

(TOP VIEW)

VDD

OUT

**AGND** 

6 REF

# 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

DIN

CS

FS [

3

**SCLK** 

SLAS235 - JULY 1999

#### features

- 8-Bit Voltage Output DAC
- Programmable Internal Reference
- Programmable Settling Time:

1  $\mu$ s in Fast Mode,

3.5 μs in Slow Mode

- Compatible With TMS320 and SPI™ Serial Ports
- Differential Nonlinearity . . . <0.2 LSB Typ</li>
- Monotonic Over Temperature

# applications

- Digital Servo Control Loops
- Digital Offset and Gain Adjustment
- Industrial Process Control
- Machine and Motion Control Devices
- Mass Storage Devices

## description

The TLV5624 is a 8-bit voltage output DAC with a flexible 4-wire serial interface. The serial interface allows glueless interface to TMS320 and SPI™, QSPI™, and Microwire™ serial ports. It is programmed with a 16-bit serial string containing 4 control and 8 data bits.

The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The programmable settling time of the DAC allows the designer to optimize speed vs power dissipation. With its on-chip programmable precision voltage reference, the TLV5624 simplifies overall system design.

Because of its ability to source up to 1 mA, the reference can also be used as a system reference. Implemented with a CMOS process, the device is designed for single supply operation from 2.7 V to 5.5 V. It is available in an 8-pin SOIC and 8-pin MSOP package to reduce board space in standard commercial and industrial temperature ranges.

#### **AVAILABLE OPTIONS**

|               | PACK        | AGE           |
|---------------|-------------|---------------|
| TA            | SOIC<br>(D) | MSOP<br>(DGK) |
| 0°C to 70°C   | TLV5624CD   | TLV5624CDGK   |
| -40°C to 85°C | TLV5624ID   | TLV5624IDGK   |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

SLAS235 - JULY 1999

# functional block diagram



## **Terminal Functions**

| TERMI    | INAL | I/O/P | DESCRIPTION                                                          |
|----------|------|-------|----------------------------------------------------------------------|
| NAME     | NO.  | 1/0/F | DESCRIPTION                                                          |
| AGND     | 5    | Р     | Ground                                                               |
| CS       | 3    | I     | Chip select. Digital input active low, used to enable/disable inputs |
| DIN      | 1    | I     | Digital serial data input                                            |
| FS       | 4    | I     | Frame sync input                                                     |
| OUT      | 7    | 0     | DAC A analog voltage output                                          |
| REF      | 6    | I/O   | Analog reference voltage input/output                                |
| SCLK     | 2    | Ī     | Digital serial clock input                                           |
| $V_{DD}$ | 8    | Р     | Positive power supply                                                |

# TLV5624 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

SLAS235 - JULY 1999

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage (V <sub>DD</sub> to AGND)                        |                                            |
|-----------------------------------------------------------------|--------------------------------------------|
| Reference input voltage range                                   |                                            |
| Digital input voltage range                                     | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| Operating free-air temperature range, T <sub>A</sub> : TLV5624C | 0°C to 70°C                                |
| TLV5624I                                                        | 40°C to 85°C                               |
| Storage temperature range, T <sub>stq</sub>                     | –65°C to 150°C                             |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds    | 260°C                                      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                                                     |                                    | MIN  | NOM   | MAX                  | UNIT |
|-----------------------------------------------------|------------------------------------|------|-------|----------------------|------|
| Supply voltage Van                                  | V <sub>DD</sub> = 5 V              | 4.5  | 5     | 5.5                  | V    |
| Supply voltage, V <sub>DD</sub>                     | V <sub>DD</sub> = 3 V              | 2.7  | 3     | 3.3                  | V    |
| Power on reset, POR                                 |                                    | 0.55 |       | 2                    | V    |
| High-level digital input voltage, VIH               | V <sub>DD</sub> = 2.7 V to 5.5 V   | 2    |       |                      | V    |
| Low-level digital input voltage, V <sub>IL</sub>    | V <sub>DD</sub> = 2.7 V to 5.5 V   |      |       | 0.8                  | V    |
| Reference voltage, V <sub>ref</sub> to REF terminal | V <sub>DD</sub> = 5 V (see Note 1) | AGND | 2.048 | V <sub>DD</sub> -1.5 | V    |
| Reference voltage, V <sub>ref</sub> to REF terminal | V <sub>DD</sub> = 3 V (see Note 1) | AGND | 1.024 | V <sub>DD</sub> -1.5 | V    |
| Load resistance, R <sub>L</sub>                     |                                    | 2    |       |                      | kΩ   |
| Load capacitance, CL                                |                                    |      |       | 100                  | pF   |
| Clock frequency, f <sub>CLK</sub>                   |                                    |      |       | 20                   | MHz  |
| Operating free air temperature. To                  | TLV5624C                           | 0    |       | 70                   | °C   |
| Operating free-air temperature, T <sub>A</sub>      | TLV5624I                           | -40  |       | 85                   |      |

NOTE 1: Due to the x2 output buffer, a reference input voltage  $\geq$  (V<sub>DD</sub>-0.4 V)/2 causes clipping of the transfer function. The output buffer of the internal reference must be disabled, if an external reference is used.

#### TLV5624

# 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

## electrical characteristics over recommended operating conditions (unless otherwise noted)

#### power supply

| PARAMETER TEST CONDITIONS         |                              |                                                    |              | MIN | TYP  | MAX | UNIT |
|-----------------------------------|------------------------------|----------------------------------------------------|--------------|-----|------|-----|------|
| loo                               | Power supply current         | No load,<br>All inputs = AGND or V <sub>DD</sub> , | Fast         |     | 2.3  | 3.3 | mA   |
| ססי                               |                              | DAC latch = 0x800                                  | Slow         |     | 1.5  | 1.9 | IIIA |
|                                   | Power down supply current    | See Figure 8                                       | See Figure 8 |     | 0.01 | 10  | μΑ   |
| DCDD Device symphymic etics metic |                              | Zero scale, See Note 2                             |              |     | -65  |     | dB   |
| PSRR                              | Power supply rejection ratio | Full scale, See Note 3                             |              |     | -65  |     | uБ   |

NOTES: 2. Power supply rejection ratio at zero scale is measured by varying VDD and is given by:  $PSRR = 20 \log [(E_{ZS}(V_{DD}max) - E_{ZS}(V_{DD}min))/V_{DD}max]$ 

3. Power supply rejection ratio at full scale is measured by varying V<sub>DD</sub> and is given by:  $PSRR = 20 \log [(E_G(V_{DD}max) - E_G(V_{DD}min))/V_{DD}max]$ 

#### static DAC specifications

|                               | PARAMETER                                     | TEST CONDITIONS | MIN | TYP   | MAX  | UNIT           |
|-------------------------------|-----------------------------------------------|-----------------|-----|-------|------|----------------|
|                               | Resolution                                    |                 | 8   |       |      | bits           |
| INL                           | Integral nonlinearity, end point adjusted     | See Note 4      |     | ±0.3  | ±0.5 | LSB            |
| DNL                           | Differential nonlinearity                     | See Note 5      |     | ±0.07 | ±0.2 | LSB            |
| EZS                           | Zero-scale error (offset error at zero scale) | See Note 6      |     |       | ±10  | mV             |
| E <sub>ZS</sub> TC            | Zero-scale-error temperature coefficient      | See Note 7      |     | 10    |      | ppm/°C         |
| E <sub>G</sub>                | Gain error                                    | See Note 8      |     |       | ±0.6 | % full scale V |
| E <sub>G</sub> T <sub>C</sub> | Gain error temperature coefficient            | See Note 9      |     | 10    |      | ppm/°C         |

- NOTES: 4. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.
  - 5. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.
  - 6. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.

  - Zero-scale-error temperature coefficient is given by: E<sub>ZS</sub> TC = [E<sub>ZS</sub> (T<sub>max</sub>) E<sub>ZS</sub> (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> T<sub>min</sub>).
     Gain error is the deviation from the ideal output (2V<sub>ref</sub> 1 LSB) with an output load of 10 kΩ excluding the effects of the zero-error.
     Gain temperature coefficient is given by: E<sub>G</sub> TC = [E<sub>G</sub>(T<sub>max</sub>) E<sub>G</sub> (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> T<sub>min</sub>).

# output specifications

| PARAMETER |                                 | TEST CONDITIONS                                                   | MIN | TYP   | MAX                  | UNIT           |
|-----------|---------------------------------|-------------------------------------------------------------------|-----|-------|----------------------|----------------|
| VO        | Output voltage                  | $R_L = 10 \text{ k}\Omega$                                        | 0   |       | V <sub>DD</sub> -0.4 | V              |
|           | Output load regulation accuracy | $V_O = 4.096 \text{ V}, 2.048 \text{ V}  R_L = 2 \text{ k}\Omega$ |     | ±0.10 | ±0.25                | % full scale V |

#### reference pin configured as output (REF)

|                           | PARAMETER                    | TEST CONDITIONS          | MIN   | TYP   | MAX   | UNIT |
|---------------------------|------------------------------|--------------------------|-------|-------|-------|------|
| V <sub>ref</sub> (OUTL)   | Low reference voltage        |                          | 1.003 | 1.024 | 1.045 | V    |
| V <sub>ref</sub> (OUTH)   | High reference voltage       | V <sub>DD</sub> > 4.75 V | 2.027 | 2.048 | 2.069 | V    |
| I <sub>ref</sub> (source) | Output source current        |                          |       |       | 1     | mA   |
| Iref(sink)                | Output sink current          |                          | -1    |       |       | mA   |
|                           | Load capacitance             |                          |       |       | 100   | pF   |
| PSRR                      | Power supply rejection ratio |                          |       | -65   |       | dB   |



# electrical characteristics over recommended operating conditions (unless otherwise noted) (Continued)

#### reference pin configured as input (REF)

|                | PARAMETER                                                        | TEST CONDITIONS                                             |      |   | TYP | MAX                 | UNIT |
|----------------|------------------------------------------------------------------|-------------------------------------------------------------|------|---|-----|---------------------|------|
| ٧ <sub>I</sub> | Input voltage                                                    |                                                             |      | 0 |     | V <sub>DD-1.5</sub> | V    |
| R <sub>I</sub> | Input resistance                                                 |                                                             |      |   | 10  |                     | ΜΩ   |
| CI             | Input capacitance                                                |                                                             |      |   |     |                     | pF   |
|                | Deference input bandwidth                                        | DEE 0.2 V 1.4 0.24 V do                                     | Fast |   | 1.3 |                     | MHz  |
|                | Reference input bandwidth REF = 0.2 V <sub>pp</sub> + 1.024 V dc |                                                             | Slow |   | 525 |                     | kHz  |
|                | Reference feedthrough                                            | REF = 1 V <sub>pp</sub> at 1 kHz + 1.024 V dc (see Note 10) |      |   | -80 |                     | dB   |

NOTE 10: Reference feedthrough is measured at the DAC output with an input code = 0x000.

#### digital inputs

|     | PARAMETER                        | TEST CONDITIONS      | MIN | TYP | MAX | UNIT |
|-----|----------------------------------|----------------------|-----|-----|-----|------|
| lіН | High-level digital input current | $V_I = V_{DD}$       |     |     | 1   | μΑ   |
| IIL | Low-level digital input current  | V <sub>I</sub> = 0 V | -1  |     |     | μΑ   |
| Ci  | Input capacitance                |                      |     | 8   |     | pF   |

# analog output dynamic performance

|         | PARAMETER                          | TEST                                                              | CONDITIONS                  |             | MIN | TYP  | MAX | UNIT  |  |      |
|---------|------------------------------------|-------------------------------------------------------------------|-----------------------------|-------------|-----|------|-----|-------|--|------|
| 4 (==)  | Output settling time, full scale   | $R_L = 10 \text{ k}\Omega$ ,                                      | C <sub>L</sub> = 100 pF,    | Fast        |     | 1    | 3   |       |  |      |
| ts(FS)  | Output settiing time, full scale   | See Note 11                                                       | See Note 11                 |             |     | 3.5  | 7   | μs    |  |      |
| +:      | Output pattling time, and to and   | $R_L = 10 \text{ k}\Omega$ , $C_L = 100 \text{ p}$<br>See Note 12 | C <sub>L</sub> = 100 pF,    | Fast        |     | 0.5  | 1.5 |       |  |      |
| ts(CC)  | Output settling time, code to code |                                                                   |                             | Slow        |     | 1    | 2   | μs    |  |      |
| SR      | Slew rate                          | $R_L = 10 \text{ k}\Omega$ ,                                      | C <sub>L</sub> = 100 pF,    | Fast        |     | 8    |     | 1//// |  |      |
| SK      | Siew rate                          | See Note 13                                                       | See Note 13                 | See Note 13 |     | Slow |     | 1.5   |  | V/μs |
|         | Glitch energy                      | $\frac{DIN}{CS} = 0 \text{ to } 1,$ $\overline{CS} = V_{DD}$      | f <sub>CLK</sub> = 100 kHz, |             |     | 5    |     | nV-S  |  |      |
| SNR     | Signal-to-noise ratio              |                                                                   |                             |             | 53  | 57   |     |       |  |      |
| S/(N+D) | Signal-to-noise + distortion       | f <sub>S</sub> = 480 kSPS, f <sub>out</sub> = 1 kHz,              |                             |             | 48  | 47   |     | ďD    |  |      |
| THD     | Total harmonic distortion          | $R_L = 10 \text{ k}\Omega$ ,                                      |                             |             |     | -50  | -48 | dB    |  |      |
|         | Spurious free dynamic range        | 1                                                                 |                             | 50          | 62  |      |     |       |  |      |

NOTES: 11. Settling time is the time for the output signal to remain within ±0.5 LSB of the final measured value for a digital input code change of 0x020 to 0xFDFand 0xFDF to 0x020 respectively. Not tested, assured by design.



<sup>12.</sup> Settling time is the time for the output signal to remain within ± 0.5 LSB of the final measured value for a digital input code change of one count. Not tested, assured by design.

<sup>13.</sup> Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full-scale voltage.

# 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

SLAS235 - JULY 1999

# digital input timing requirements

|                         |                                                                                                                                                                                                                                                                                       | MIN | NOM | MAX | UNIT |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su(CS-FS)</sub>  | Setup time, CS low before FS falling edge                                                                                                                                                                                                                                             | 10  |     |     | ns   |
| t <sub>su</sub> (FS-CK) | Setup time, FS low before first negative SCLK edge                                                                                                                                                                                                                                    | 8   |     |     | ns   |
| tsu(C16-FS)             | Setup time, $16^{\mbox{th}}$ negative SCLK edge after FS low on which bit D0 is sampled before rising edge of FS                                                                                                                                                                      | 10  |     |     | ns   |
| <sup>t</sup> su(C16-CS) | Setup time, 16 <sup>th</sup> positive SCLK edge (first positive after D0 is sampled) before $\overline{\text{CS}}$ rising edge. If FS is used instead of 16 <sup>th</sup> positive edge to update DAC, then setup time between FS rising edge and $\overline{\text{CS}}$ rising edge. | 10  |     |     | ns   |
| t <sub>wH</sub>         | SCLK pulse duration high                                                                                                                                                                                                                                                              | 25  |     |     | ns   |
| $t_{WL}$                | SCLK pulse duration low                                                                                                                                                                                                                                                               | 25  |     |     | ns   |
| t <sub>su(D)</sub>      | Setup time, data ready before SCLK falling edge                                                                                                                                                                                                                                       | 8   |     |     | ns   |
| tH(D)                   | Hold time, data held valid after SCLK falling edge                                                                                                                                                                                                                                    | 5   |     |     | ns   |
| twH(FS)                 | FS pulse duration high                                                                                                                                                                                                                                                                | 25  |     |     | ns   |

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Timing Diagram

#### TYPICAL CHARACTERISTICS



#### TYPICAL CHARACTERISTICS

# SUPPLY CURRENT VS TEMPERATURE 3 VDD = 5 V, REF = 2 V, Input Code = 255 2.5 Fast Mode 1.5 Slow Mode 1 0.5 -40-30-20-10 0 10 20 30 40 50 60 70 80 90 t - Temperature - °C

Figure 6



SUPPLY CURRENT
VS
TEMPERATURE

3
VDD = 3 V, REF = 1 V,
Input Code = 255

2.5
Slow Mode
1
0.5
-40-30-20-10 0 10 20 30 40 50 60 70 80 90
t - Temperature - °C

Figure 7



TEXAS

## TYPICAL CHARACTERISTICS

# TOTAL HARMONIC DISTORTION vs



Figure 10

# DIFFERENTIAL NONLINEARITY

#### vs DIGITAL OUTPUT CODE



Figure 11

#### TYPICAL CHARACTERISTICS

#### INTEGRAL NONLINEARITY **DIGITAL OUTPUT CODE** 3.0 NL - Integral Nonlinearity - LSB 2.0 1.0 0.0 -1.0-2.0 -3.0 32 64 96 128 160 192 224 256 **Digital Output Code**

Figure 12

#### **APPLICATION INFORMATION**

#### general function

The TLV5624 is an 8-bit, single supply DAC, based on a resistor string architecture. It consists of a serial interface, a speed and power-down control logic, a programmable internal reference, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by reference) is given by:

2 REF 
$$\frac{\text{CODE}}{0 \times 1000}$$
 [V]

Where REF is the reference voltage and CODE is the digital input value in the range 0x000 to 0xFF0. Bits 3 to 0 must be set to 0. A power on reset initially puts the internal latches to a defined state (all bits zero).

#### serial interface

The device has to be enabled with  $\overline{\text{CS}}$  set to low. A falling edge of FS starts shifting the data bit-per-bit (starting with the MSB) to the internal register on high-low transitions of SCLK. After 16 bits have been transferred or FS rises, the content of the shift register is moved to the DAC latch, which updates the voltage output to the new level.

The serial interface of the TLV5624 can be used in two basic modes:

- Four wire (with chip select)
- Three wire (without chip select)

Using chip select (four-wire mode), it is possible to have more than one device connected to the serial port of the data source (DSP or microcontroller). Figure 13 shows an example with two TLV5624s connected directly to a TMS320 DSP.



#### **APPLICATION INFORMATION**

#### serial interface (continued)



Figure 13. TMS320 Interface

If there is no need to have more than one device on the serial bus, then  $\overline{CS}$  can be tied low. Figure 14 shows an example of how to connect the TLV5624 to TMS320, SPI™ or Microwire™ using only three pins.



Figure 14. Three-Wire Interface

Notes on SPI™ and Microwire™: Before the controller starts the data transfer, the software has to generate a falling edge on the I/O pin connected to FS. If the word width is 8 bits (SPI™ and Microwire™), two write operations must be performed to program the TLV5624. After the write operation(s), the DAC output is updated automatically on the 16<sup>th</sup> positive clock edge.

#### serial clock frequency and update rate

The maximum serial clock frequency is given by:

$$\rm f_{sclkmax} = \frac{1}{t_{whmin} + t_{wlmin}} = 20 \rm ~MHz$$

The maximum update rate is:

$$\rm f_{updatemax} = \frac{1}{16 \, \left(t_{whmin} + t_{wlmin}\right)} = 1.25 \, \, MHz$$

Note that the maximum update rate is just a theoretical value for the serial interface, as the settling time of the TLV5624 has to be considered, too.



#### TLV5624

# 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

SLAS235 - JULY 1999

#### **APPLICATION INFORMATION**

#### data format

The 16-bit data word for the TLV5624 consists of two parts:

Program bits (D15..D12)New data (D11..D0)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6    | D5      | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|-------|---------|----|----|----|----|----|
| R1  | SPD | PWR | R0  |     |     |    |    |    | 12 Da | ta bits |    |    |    |    |    |

SPD: Speed control bit  $1 \rightarrow$  fast mode  $0 \rightarrow$  slow mode PWR: Power control bit  $1 \rightarrow$  power down  $0 \rightarrow$  normal operation

The following table lists the possible combination of the register select bits:

#### register select bits

| R1 | R0 | REGISTER                       |
|----|----|--------------------------------|
| 0  | 0  | Write data to DAC              |
| 0  | 1  | Reserved                       |
| 1  | 0  | Reserved                       |
| 1  | 1  | Write data to control register |

The meaning of the 12 data bits depends on the selected register. For the DAC register, bits D11...D4 determine the new DAC output value:

#### data bits: DAC

| D11 | D10           | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|---------------|----|----|----|----|----|----|----|----|----|----|
|     | New DAC Value |    |    |    |    |    |    |    |    | 0  | 0  |

If the control register is selected, then D1, D0 of the 12 data bits are used to program the reference voltage:

## data bits: CONTROL

| D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
|-----|-----|----|----|----|----|----|----|----|----|------|------|
| Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | REF1 | REF2 |

X: don't care

REF1 and REF0 determine the reference source and, if internal reference is selected, the reference voltage.

#### reference bits

| REF1 | REF0 | REFERENCE |
|------|------|-----------|
| 0    | 0    | External  |
| 0    | 1    | 1.024 V   |
| 1    | 0    | 2.048 V   |
| 1    | 1    | External  |

#### **CAUTION:**

If external reference voltage is applied to the REF pin, external reference MUST be selected.



#### APPLICATION INFORMATION

#### **Example:**

- Set DAC output, select fast mode, select internal reference at 2.048 V:
  - 1. Set reference voltage to 2.048 V (CONTROL register):

|   | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| ſ | 1   | 1   | 0   | 1   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |

2. Write new DAC value and update DAC output:

| D15 | D14 | D13 | D12 | D11 | D10                  | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|----------------------|----|----|----|----|----|----|----|----|----|----|
| 0   | 1   | 0   | 0   |     | New DAC output value |    |    |    |    |    | 0  | 0  | 0  | 0  |    |

The DAC output is updated on the rising clock edge after D0 is sampled.

To output data consecutively using the same DAC configuration, it is not necessary to program the CONTROL register again.

#### linearity, offset, and gain error using single ended supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset, the output voltage may not change with the first code, depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V.

The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 15.



Figure 15. Effect of Negative Offset (Single Supply)

This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage.



# 2.7 V TO 5.5 V LOW POWER 8-BIT DIGITAL-TO-ANALOG CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN

SLAS235 - JULY 1999

#### APPLICATION INFORMATION

#### power-supply bypassing and ground management

Printed-circuit boards that use separate analog and digital ground planes offer the best system performance. Wire-wrap boards do not perform well and should not be used. The two ground planes should be connected together at the low-impedance power-supply source. The best ground connection may be achieved by connecting the DAC AGND terminal to the system analog ground plane, making sure that analog ground currents are well managed and there are negligible voltage drops across the ground plane.

A 0.1- $\mu$ F ceramic-capacitor bypass should be connected between  $V_{DD}$  and AGND and mounted with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analog supply from the digital power supply.

Figure 16 shows the ground plane layout and bypassing technique.



Figure 16. Power-Supply Bypassing

#### definitions of specifications and terminology

#### integral nonlinearity (INL)

The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

#### differential nonlinearity (DNL)

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

#### zero-scale error (E<sub>ZS</sub>)

Zero-scale error is defined as the deviation of the output from 0 V at a digital input value of 0.

#### gain error (E<sub>G</sub>)

Gain error is the error in slope of the DAC transfer function.

#### total harmonic distortion (THD)

THD is the ratio of the rms value of the first six harmonic components to the value of the fundamental signal. The value for THD is expressed in decibels.

#### signal-to-noise ratio + distortion (S/N+D)

S/N+D is the ratio of the rms value of the output signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels.

#### spurious free dynamic range (SFDR)

Spurious free dynamic range is the difference between the rms value of the output signal and the rms value of the largest spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels.



#### **MECHANICAL DATA**

# D (R-PDSO-G\*\*)

# 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



#### **MECHANICAL DATA**

# DGK (R-PDSO-G8)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated