## －Two Complete PWM Control Circuits

－Outputs Drive MOSFETs Directly
－Oscillator Frequency ．．． 50 kHz to 2 MHz
－ $3.6-\mathrm{V}$ to $20-\mathrm{V}$ Supply－Voltage Range
－Low Supply Current ．．． 3.5 mA Typ
－Adjustable Dead－Time Control，0\％to $100 \%$
－1．26－V Reference

## description

The TL1454A is a dual－channel pulse－width－mod－ ulation（PWM）control circuit，primarily intended for low－power，dc／dc converters．Applications include LCD displays，backlight inverters，note－ book computers，and other products requiring small，high－frequency，dc／dc converters．

## D，N OR PW PACKAGE （TOP VIEW）

| CT | 16 | ］REF |
| :---: | :---: | :---: |
| RT | 215 | $]$ SCP |
| DTC1 | 314 | DTC2 |
| IN1＋ | 413 | IN2＋ |
| IN1－ | 512 | ］IN2－ |
| COMP1 | $6 \quad 11$ | COMP2 |
| GND［ | 710 | $\mathrm{V}_{\mathrm{Cc}}$ |
| OUT1 | 8 | OUT2 |

Each PWM channel has its own error amplifier，PWM comparator，dead－time control comparator，and MOSFET driver．The voltage reference，oscillator，undervoltage lockout，and short－circuit protection are common to both channels．

Channel 1 is configured to drive n－channel MOSFETs in step－up or flyback converters，and channel 2 is configured to drive p－channel MOSFETs in step－down or inverting converters．The operating frequency is set with an external resistor and an external capacitor，and dead time is continuously adjustable from 0 to $100 \%$ duty cycle with a resistive divider network．Soft start can be implemented by adding a capacitor to the dead－time control（DTC）network．The error－amplifier common－mode input range includes ground，which allows the TL1454A to be used in ground－sensing battery chargers as well as voltage converters．

AVAILABLE OPTIONS

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGED DEVICESt |  |  |  |  | CHIP FORM |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SMALL OUTLINE <br> （D） | PLASTIC DIP <br> （N） | TSSOP <br> （PW） | SSOP <br> （DB） | SOP－EIAJ <br> （NS） |  |
| $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TL1454ACD | TL1454ACN | TL1454ACPWR | TL1454ACDB | TL1454ACNS | TL1454AY |

$\dagger$ The D，DB and NS packages are available taped and reeled．Add the suffix $R$ to the device name（e．g．，TL1454ACDR）．The PW package is available only left－end taped and reeled（indicated by the R suffix on the device type；e．g．，TL1454ACPWR）．

## functional block diagram



## TL1454AY chip information

This device, when properly assembled, displays characteristics similar to the TL1454AC. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.


# TL1454A, TL1454AY DUAL-CHANNEL PULSE-WIDTH-MODULATION (PWM) CONTROL CIRCUIT <br> SLVS423 A- MAY 2002 - REVISED SEPTEMBER 2002 

## theory of operation

## reference voltage

A linear regulator operating from $\mathrm{V}_{C C}$ generates a $2.5-\mathrm{V}$ supply for the internal circuits and the $1.26-\mathrm{V}$ reference, which can source a maximum of 1 mA for external loads. A small ceramic capacitor ( $0.047 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ ) between REF and ground is recommended to minimize noise pickup.

## error amplifier

The error amplifier generates the error signal used by the PWM to adjust the power-switch duty cycle for the desired converter output voltage. The signal is generated by comparing a sample of the output voltage to the voltage reference and amplifying the difference. An external resistive divider connected between the converter output and ground, as shown in Figure 1, is generally required to obtain the output voltage sample.

The amplifier output is brought out on COMP to allow the frequency response of the amplifier to be shaped with an external RC network to stabilize the feedback loop of the converter. DC loading on the COMP output is limited to $45 \mu \mathrm{~A}$ (the maximum amplifier source current capability).
Figure 1 illustrates the sense-divider network and error-amplifier connections for converters with positive output voltages. The divider network is connected to the noninverting amplifier input because the PWM has a phase inversion; the duty cycle decreases as the error-amplifier output increases.


Figure 1. Sense Divider/Error Amplifier Configuration for Converters with Positive Outputs

The output voltage is given by:

$$
\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{ref}}\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)
$$

where $\mathrm{V}_{\text {ref }}=1.26 \mathrm{~V}$.
The dc source resistance of the error-amplifier inputs should be $10 \mathrm{k} \Omega$ or less and approximately matched to minimize output voltage errors caused by the input-bias current. A simple procedure for determining appropriate values for the resistors is to choose a convenient value for R3 ( $10 \mathrm{k} \Omega$ or less) and calculate R1 and R2 using:

$$
\begin{aligned}
& R_{1}=\frac{R_{3} V_{O}}{V_{O}-V_{\text {ref }}} \\
& R_{2}=\frac{R_{3} V_{O}}{V_{\text {ref }}}
\end{aligned}
$$

error amplifier
R1 and R2 should be tight-tolerance ( $\pm 1 \%$ or better) devices with low and/or matched temperature coefficients to minimize output voltage errors. A device with a $\pm 5 \%$ tolerance is suitable for R 3 .


Figure 2. Sense Divider/Error Amplifier Configuration for Converters with Negative Outputs
Figure 2 shows the divider network and error-amplifier configuration for negative output voltages. In general, the comments for positive output voltages also apply for negative outputs. The output voltage is given by:

$$
v_{O}=-\frac{R_{1} v_{r e f}}{R_{2}}
$$

The design procedure for choosing the resistor value is to select a convenient value for R2 (instead of R3 in the procedure for positive outputs) and calculate R1 and R3 using:

$$
\begin{aligned}
& R_{1}=-\frac{R_{2} V_{O}}{V_{\text {ref }}} \\
& R_{3}=\frac{R_{1} R_{2}}{R_{1}+R_{2}}
\end{aligned}
$$

Values in the $10-\mathrm{k} \Omega$ to $20-\mathrm{k} \Omega$ range work well for R2. R3 can be omitted and the noninverting amplifier connected to ground in applications where the output voltage tolerance is not critical.

## oscillator

The oscillator frequency can be set between 50 kHz and 2 MHz with a resistor connected between RT and GND and a capacitor between CT and GND (see Figure 3). Figure 6 is used to determine $\mathrm{R}_{\mathrm{T}}$ and $\mathrm{C}_{\boldsymbol{T}}$ for the desired operating frequency. Both components should be tight-tolerance, temperature-stable devices to minimize frequency deviation. A $1 \%$ metal-film resistor is recommended for $\mathrm{R}_{\mathrm{T}}$, and a $10 \%$, or better, NPO ceramic capacitor is recommended for $\mathrm{C}_{\mathrm{T}}$.


Figure 3. Oscillator Timing

## TL1454A, TL1454AY <br> DUAL-CHANNEL PULSE-WIDTH-MODULATION (PWM) CONTROL CIRCUIT <br> SLVS423 A - MAY 2002 - REVISED SEPTEMBER 2002

dead-time control (DTC) and soft start
The two PWM channels have independent dead-time control inputs so that the maximum power-switch duty cycles can be limited to less then $100 \%$. The dead-time is set with a voltage applied to DTC; the voltage is typically obtained from a resistive divider connected between the reference and ground as shown in Figure 4. Soft start is implemented by adding a capacitor between REF and DTC.

The voltage, $\mathrm{V}_{\mathrm{DT}}$, required to limit the duty cycle to a maximum value is given by:

$$
\mathrm{V}_{\mathrm{DT}}=\mathrm{V}_{\mathrm{O}(\max )}-\mathrm{D}\left(\mathrm{~V}_{\mathrm{O}(\max )}-\mathrm{V}_{\mathrm{O}(\min )}\right)-0.65
$$

where $\mathrm{V}_{\mathrm{O}(\max )}$ and $\mathrm{V}_{\mathrm{O}(\min )}$ are obtained from Figure 9 , and D is the maximum duty cycle.
Predicting the regulator startup or rise time is complicated because it depends on many variables, including: input voltage, output voltage, filter values, converter topology, and operating frequency. In general, the output will be in regulation within two time constants of the soft-start circuit. A five-to-ten millisecond time constant usually works well for low-power converters.

The DTC input can be grounded in applications where achieving a $100 \%$ duty cycle is desirable, such as a buck converter with a very low input-to-output differential voltage. However, grounding DTC prevents the implementation of soft start, and the output voltage overshoot at power-on is likely to be very large. A better arrangement is to omit $R_{D T 1}$ (see Figure 4) and choose $R_{D T 2}=47 \mathrm{k} \Omega$. This configuration ensures that the duty cycle can reach $100 \%$ and still allows the designer to implement soft start using $\mathrm{C}_{\text {SS }}$.


Figure 4. Dead-Time Control and Soft Start

## PWM comparator

Each of the PWM comparators has dual inverting inputs. One inverting input is connected to the output of the error amplifier; the other inverting input is connected to the DTC terminal. Under normal operating conditions, when either the error-amplifier output or the dead-time control voltage is higher than that for the PWM triangle wave, the output stage is set inactive (OUT1 low and OUT2 high), turning the external power stage off.

## undervoltage-lockout (UVLO) protection

The undervoltage-lockout circuit turns the output circuit off and resets the SCP latch whenever the supply voltage drops too low (to approximately 2.9 V ) for proper operation. A hysteresis voltage of 200 mV eliminates false triggering on noise and chattering.

## short-circuit protection (SCP)

The TL1454A SCP function prevents damage to the power switches when the converter output is shorted to ground. In normal operation, SCP comparator 1 clamps SCP to approximately 185 mV . When one of the converter outputs is shorted, the error amplifier output (COMP) will be driven below 1 V to maximize duty cycle and force the converter output back up. When the error amplifier output drops below 1 V , SCP comparator 1 releases SCP, and capacitor, $\mathrm{C}_{\text {SCP }}$, which is connected between SCP and GND, begins charging. If the error-amplifier output rises above 1 V before CSCP $^{\text {is charged to } 1 \mathrm{~V}, \text { SCP comparator } 1 \text { discharges CSCP and }}$ normal operation resumes. If $\mathrm{C}_{S C P}$ reaches 1 V, SCP comparator 2 turns on and sets the SCP latch, which turns off the output drives and resets the soft-start circuit. The latch remains set until the supply voltage is lowered to 2 V or less, or $\mathrm{C}_{\mathrm{SCP}}$ is discharged externally.

## short-circuit protection (SCP) (continued)

The SCP time-out period must be greater than the converter start-up time or the converter will not start. Because high-value capacitor tolerances tend to be $\pm 20 \%$ or more and IC resistor tolerances are loose as well, it is best to choose an SCP time-out period 10 -to- 15 times greater than the converter startup time. The value of $\mathrm{C}_{\text {SCP }}$ may be determined using Figure 6, or it can be calculated using:

$$
C_{S C P}=\frac{T_{S C P}}{80.3}
$$

where $\mathrm{C}_{\text {SCP }}$ is in $\mu \mathrm{F}$ and $\mathrm{T}_{\text {SCP }}$ is the time-out period in ms .

## output stage

The output stage of the TL1454A is a totem-pole output with a maximum source/sink current rating of 40 mA and a voltage rating of 20 V . The output is controlled by a complementary output AND gate and is turned on (sourcing current for OUT1, sinking current for OUT2) when all the following conditions are met: 1) the oscillator triangle wave voltage is higher than both the DTC voltage and the error-amplifier output voltage, 2) the undervoltage-lockout circuit is inactive, and 3) the short-circuit protection circuit is inactive.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) ..... 23 V
Error amplifier input voltage: IN1+, IN1-, IN2+, IN2- ..... 23 V
Output voltage: OUT1, OUT2 ..... 20 V
Continuous output current: OUT1, OUT2 ..... $\pm 200 \mathrm{~mA}$
Peak output current: OUT1, OUT2 ..... 1 A
Continuous total dissipation ..... See Dissipation Rating Table
Operating free-air temperature range, $\mathrm{T}_{\mathrm{A}}$ : C suffix ..... $-20^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage temperature range, $\mathrm{T}_{\text {stg }}$ ..... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead temperature $1,6 \mathrm{~mm}$ ( $1 / 16$ inch) from case for 10 seconds ..... $260^{\circ} \mathrm{C}$
$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: All voltage values are with respect to network GND.
DISSIPATION RATING TABLE

| PACKAGE | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | DERATING FACTOR <br> ABOVE $\mathbf{T A}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}$ | $\mathbf{T}_{\mathbf{A}}=\mathbf{7 0}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}}=\mathbf{8 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: | :---: |
| D | 950 mW | $7.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 608 mW | 494 mW |
| DB | 1000 mW | $8.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 640 mW | 520 mW |
| N | 1250 mW | $10.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 800 mW | 650 mW |
| NS | 1953 mW | $15.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 1250 mW | 1015 mW |
| PW | 500 mW | $4.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 320 mW | 260 mW |

# TL1454A, TL1454AY <br> DUAL-CHANNEL PULSE-WIDTH-MODULATION (PWM) <br> CONTROL CIRCUIT <br> SLVS423 A- MAY 2002 - REVISED SEPTEMBER 2002 

recommended operating conditions

|  | MIN | MAX |
| :--- | ---: | ---: |
| UNIT |  |  |
| Supply voltage, $\mathrm{V}_{\mathrm{C}}$ ( | 3.6 | 20 |
| V |  |  |
| Error amplifier common-mode input voltage | -0.2 | 1.45 |
| Output voltage, $\mathrm{V}_{\mathrm{O}}$ | V |  |
| Output current, $\mathrm{I}_{\mathrm{O}}$ | 20 | V |
| COMP source current | $\pm 40$ | mA |
| COMP sink current | -45 | $\mathrm{\mu A}$ |
| Reference output current | 100 | 100 |
| COMP dc load resistance | $\mu \mathrm{A}$ |  |
| Timing capacitor, $\mathrm{C}_{\mathrm{T}}$ | 10 | 4000 |
| Timing resistor, $\mathrm{R}_{\mathrm{T}}$ | 5.1 | 100 |
| Oscillator frequency | $\mathrm{kF} \Omega$ |  |
| Operating free-air temperature, $\mathrm{T}_{\mathrm{A}}$ | 50 | 2000 |

electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$, $\mathrm{f}_{\mathrm{osc}}=500 \mathrm{kHz}$ (unless otherwise noted)

## reference



## undervoltage lockout (UVLO)

| PARAMETER |  | TEST CONDITIONS | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\text {IT }+}$ | Positive-going threshold voltage |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 2.9 |  | V |
| $\mathrm{V}_{\text {IT- }}$ | Negative-going threshold voltage |  |  | 2.7 |  | V |
| $V_{\text {hys }}$ | Hysteresis, $\mathrm{V}_{\mathrm{IT}+}-\mathrm{V}_{\text {IT }}$ | 100 |  | 200 |  | mV |

## short-circuit protection (SCP)

| PARAMETER |  | TEST CONDITIONS |  | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\text {IT }}$ | Input threshold voltage |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.93 | 1 | 1.07 | V |
| $\mathrm{V}_{\text {stby }}{ }^{\text { }}$ | Standby voltage | No pullup |  | 140 | 185 | 230 | mV |
| $\mathrm{V}_{1}$ (latched) | Latched-mode input voltage |  |  |  | 60 | 120 | mV |
| $\mathrm{V}_{\text {IT }}$ (COMP) | Comparator threshold voltage | COMP1, COMP2 |  | 1 |  |  | V |
|  | Input source current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, | $\mathrm{V}_{\mathrm{O}}(\mathrm{SCP})=0$ | -5 | -15 | -20 | $\mu \mathrm{A}$ |

$\dagger$ This symbol is not presently listed within EIA/JEDEC standards for semiconductor symbology.
electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$, $\mathrm{f}_{\mathrm{osc}}=500 \mathrm{kHz}$ (unless otherwise noted) (continued)
oscillator

| PARAMETER |  | TEST CONDITIONS |  | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{f}_{\mathrm{osc}}$ | Frequency |  |  | $\mathrm{C}_{\mathrm{T}}=120 \mathrm{pF}$, | $\mathrm{R}_{\mathrm{T}}=10 \mathrm{k} \Omega$ |  | 500 |  | kHz |
|  | Standard deviation of frequency |  |  |  | 50 |  | kHz |
|  | Frequency change with voltage | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ to | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 10 |  | kHz |
| Frequency change with temperature | Frequency change with temperature | $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{A}(\mathrm{min})}$ |  |  | -2 | $\pm 30$ | kHz |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to 8 |  |  | -10 | $\pm 30$ |  |
|  | Maximum ramp voltage |  |  |  | 1.8 |  | V |
|  | Minimum ramp voltage |  |  |  | 1.1 |  | V |

dead-time control (DTC)

| PARAMETER |  | TEST CONDITIONS | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $V_{\text {IT }}$ | Input threshold voltage |  | Duty cycle $=0 \%$ | 0.98 | 1.1 | 1.22 | V |
|  |  | Duty cycle $=100 \%$ | 0.38 | 0.5 | 0.62 |  |  |
| $\mathrm{V}_{\text {I }}$ (latched) | Latched-mode input voltage |  |  | 1.2 |  | V |  |
| IB | Common-mode input bias current | DTC1, $\mathrm{IN} 1+\sim 1.2 \mathrm{~V}$ |  |  | 4 | $\mu \mathrm{A}$ |  |
|  | Latched-mode (source) current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | -100 |  | $\mu \mathrm{A}$ |  |

error-amplifier

| PARAMETER |  | TEST CONDITIONS |  | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{10}$ | Input offset voltage |  |  | $\mathrm{V}_{\mathrm{O}}=1.25 \mathrm{~V}$, | V IC $=1.25 \mathrm{~V}$ |  |  | 6 | mV |
| ${ }_{1} \mathrm{O}$ | Input offset current |  |  |  |  | 100 | nA |
| IIB | Input bias current |  | -160 |  |  | -500 | nA |
| VICR | Input voltage range | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ to 20 V |  | 2 to 1 |  |  | V |
| $\mathrm{A}_{\mathrm{V}}$ | Open-loop voltage gain | $\mathrm{R}_{\mathrm{FB}}=200 \mathrm{k} \Omega$ |  | 70 | 80 |  | dB |
|  | Unity-gain bandwidth |  |  |  | 3 |  | MHz |
| CMRR | Common-mode rejection ratio |  |  | 60 | 80 |  | dB |
| $\mathrm{V}_{\mathrm{OM} \text { (max) }}$ | Positive output voltage swing |  |  | 2.3 | 2.43 |  | V |
| $\mathrm{V}_{\mathrm{OM}(\text { min })}$ | Negative output voltage swing |  |  | 0.63 | 0.8 |  |
| $\mathrm{IO}_{+}$ | Output sink current | $\mathrm{V}_{\text {ID }}=-0.1 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.20 \mathrm{~V}$ |  | 0.1 | 0.5 |  | mA |
| $\mathrm{I}^{1}$ | Output source current | $\mathrm{V}_{\text {ID }}=0.1 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.80 \mathrm{~V}$ | -45 | -70 |  | $\mu \mathrm{A}$ |

## output

| PARAMETER |  | TEST CONDITIONS | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\mathrm{I}=-8 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-2$ | 4.5 |  | V |
|  |  | $\mathrm{O}=-8 \mathrm{~mA} @ \mathrm{~V}_{\mathrm{CC}}=>10 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}-2.3 \mathrm{~V}$ |  |  |  |  |
|  |  | $\mathrm{I}=-40 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-2$ | 4.4 |  |  |  |
|  |  | $\mathrm{I}=40 \mathrm{~mA} @ \mathrm{~V}_{\mathrm{CC}}=>10 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{CC}}-2.3 \mathrm{~V}$ |  |  |  |  |
| VOL | Low-level output voltage | $\mathrm{O}=8 \mathrm{~mA}$ |  | 0.1 | 0.4 | V |  |
|  |  | $\mathrm{O}=40 \mathrm{~mA}$ |  | 1.8 | 2.5 |  |  |
| trv | Output voltage rise time | $\mathrm{C}_{\mathrm{L}}=2000 \mathrm{pF}, \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 220 |  | ns |  |
| tfv | Output voltage fall time |  |  | 220 |  |  |  |

## TL1454A, TL1454AY DUAL-CHANNEL PULSE-WIDTH-MODULATION (PWM) CONTROL CIRCUIT

## electrical characteristics over recommended operating free-air temperature range, $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$,

 $\mathrm{f}_{\text {osc }}=500 \mathrm{kHz}$ (unless otherwise noted) (continued)supply current

| PARAMETER |  | TEST CONDITIONS |  | TL1454A |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ${ }^{\text {I CCS }}$ (stby) | Standby supply current |  |  | RT open, CT $\mathrm{V}_{\mathrm{O}}$ (COMP1, CO | $\begin{aligned} & \hline \text { V, No load, } \\ & \hline=1.25 \mathrm{~V}, \\ & \hline \end{aligned}$ |  | 3.1 | 6 | mA |
| ICC(average) | Average supply current | $\mathrm{R}_{\mathrm{T}}=10 \mathrm{k} \Omega \text {, }$ <br> $50 \%$ duty cycle, | $\mathrm{C}_{\mathrm{T}}=120 \mathrm{pF},$ <br> Outputs open |  | 3.5 | 7 | mA |

electrical characteristics, $\mathrm{V}_{\mathrm{CC}}=\mathbf{6 V}, \mathrm{f}_{\mathrm{osc}}=500 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ (unless otherwise noted) reference

| PARAMETER |  | TEST CONDITIONS |  | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\text {ref }}$ | Output voltage, REF |  |  | $\mathrm{I}=1 \mathrm{~mA}$ |  |  | 1.26 |  | V |
|  | Input regulation | $\mathrm{V}_{\mathrm{OC}}=3.6 \mathrm{~V}$ to 20 V , | $\mathrm{l}=1 \mathrm{~mA}$ |  | 2 |  | mV |
|  | Output regulation | $\mathrm{I}=0.1 \mathrm{~mA}$ to 1 mA |  |  | 1 |  | mV |
|  | Output voltage change with temperature | $\mathrm{O}=1 \mathrm{~mA}$ |  |  | -1.25-2.5 |  | mV |
|  |  | $\mathrm{O}=1 \mathrm{~mA}$ |  |  |  |  |  |
| IOS | Short-circuit output current | $\mathrm{V}_{\text {ref }}=0 \mathrm{~V}$ |  |  | 30 |  | mA |

undervoltage lockout (UVLO)

| PARAMETER |  | TEST CONDITIONS | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{1 T+}$ | Positive-going threshold voltage |  |  |  | 2.9 |  | V |
| $\mathrm{V}_{\text {IT }}$ | Negative-going threshold voltage |  |  | 2.7 |  | V |
| $\mathrm{V}_{\text {hys }}$ | Hysteresis, $\mathrm{V}_{\text {IT }+}-\mathrm{V}_{\text {IT }}$ - |  |  | 200 |  | mV |

short-circuit protection (SCP)

| PARAMETER |  | TEST CONDITIONS | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\text {IT }}$ | Input threshold voltage |  |  |  | 1 |  | V |
| $\mathrm{V}_{\text {stby }}{ }^{\dagger}$ | Standby voltage | No pullup |  | 185 |  | mV |
| $\mathrm{V}_{\mathrm{l}}$ (latched) | Latched-mode input voltage |  |  | 60 |  | mV |
| $\mathrm{V}_{\mathrm{IT}}$ (COMP) | Comparator threshold voltage | COMP1, COMP2 |  | 1 |  | V |
|  | Input source current | $\mathrm{V}_{\mathrm{O}}(\mathrm{SCP})=0$ |  | -15 |  | $\mu \mathrm{A}$ |

$\dagger$ This symbol is not presently listed within EIA/JEDEC standards for semiconductor symbology.
oscillator

| PARAMETER |  | TEST CONDITIONS |  | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{f}_{\text {osc }}$ | Frequency |  |  | $\mathrm{C}_{\mathrm{T}}=120 \mathrm{pF}$, | $\mathrm{R}_{\mathrm{T}}=10 \mathrm{k} \Omega$ |  | 500 |  | kHz |
|  | Standard deviation of frequency |  |  |  | 50 |  | kHz |
|  | Frequency change with voltage | $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V} \mathrm{to}$ |  |  | 10 |  | kHz |
| Frequency change with temperature | Frequency change with temperature | $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{A}(\mathrm{min})}$ |  | -2 |  |  | kHz |
|  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to |  | -10 |  |  |  |
|  | Maximum ramp voltage |  |  | 1.8 |  |  | V |
|  | Minimum ramp voltage |  |  | 1.1 |  |  | V |

electrical characteristics, $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{f}_{\mathrm{OSC}}=500 \mathrm{kHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted) (continued) dead-time control (DTC)

| PARAMETER |  | TEST CONDITIONS | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| VIT | Input threshold voltage |  | Duty cycle $=0 \%$ | 1.1 |  |  | V |
|  |  | Duty cycle $=100 \%$ | 0.5 |  |  |  |  |
| $\mathrm{V}_{1}$ (latched) | Latched-mode input voltage |  | 1.2 |  |  | V |  |
|  | Latched-mode (source) current |  | -100 |  |  | $\mu \mathrm{A}$ |  |

## error-amplifier

| PARAMETER |  | TEST CONDITIONS |  | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ${ }^{\prime} \mathrm{IB}^{\text {a }}$ | Input bias current |  |  | $\mathrm{V}_{\mathrm{O}}=1.25 \mathrm{~V}$, | $\mathrm{V}_{\text {IC }}=1.25 \mathrm{~V}$ |  | -160 |  | nA |
| $\mathrm{A}_{\mathrm{V}}$ | Open-loop voltage gain | $\mathrm{R}_{\mathrm{FB}}=200 \mathrm{k} \Omega$ |  |  | 80 |  | dB |
|  | Unity-gain bandwidth |  |  |  | 3 |  | MHz |
| CMRR | Common-mode rejection ratio |  |  |  | 80 |  | dB |
| $\mathrm{V}_{\text {OM }}$ (max) | Positive output voltage swing |  |  |  | 2.43 |  |  |
| $\mathrm{V}_{\mathrm{OM}(\text { min })}$ | Negative output voltage swing |  |  |  | 0.63 |  | V |
| $\mathrm{l}^{1} \mathrm{O}_{+}$ | Output sink current | $\mathrm{V}_{\text {ID }}=-0.1 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.20 \mathrm{~V}$ |  | 0.5 |  | mA |
| IO- | Output source current | $\mathrm{V}_{\mathrm{ID}}=0.1 \mathrm{~V}$, | $\mathrm{V}_{\mathrm{O}}=1.80 \mathrm{~V}$ |  | -70 |  | $\mu \mathrm{A}$ |

output

| PARAMETER |  | TEST CONDITIONS | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| VOH | High-level output voltage |  | $1 \mathrm{O}=-8 \mathrm{~mA}$ |  | 4.5 |  | V |
|  |  | $\mathrm{IO}=-40 \mathrm{~mA}$ |  | 4.4 |  |  |  |
| VOL | Low-level output voltage | $\mathrm{O}=8 \mathrm{~mA}$ |  | 0.1 |  | V |  |
|  |  | $\mathrm{I}=40 \mathrm{~mA}$ |  | 1.8 |  |  |  |
| trv | Output voltage rise time | $C_{L}=2000 \mathrm{pF}$ |  | 220 |  | ns |  |
| tfv | Output voltage fall time |  |  | 220 |  |  |  |

## supply current

| PARAMETER |  | TEST CONDITIONS |  | TL1454AY |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| ICC(stby) | Standby supply current |  |  | RT open, CT = $\mathrm{V}_{\mathrm{O}}$ (COMP1, CO | $\begin{aligned} & \mathrm{V}, \quad \text { No load, } \\ & =1.25 \mathrm{~V}, \end{aligned}$ |  | 3.1 |  | mA |
| ICC(average) | Average supply current | $\begin{array}{\|l\|} \hline \mathrm{R}_{\mathrm{T}}=10 \mathrm{k} \Omega, \\ 50 \% \text { duty cycle, } \end{array}$ | $\mathrm{C}_{\mathrm{T}}=120 \mathrm{pF},$ Outputs open |  | 3.5 |  | mA |

PARAMETER MEASUREMENT INFORMATION


Figure 5. Timing Diagram

## TYPICAL CHARACTERISTICS



Figure 6


Figure 8


Figure 7

PWM TRIANGLE WAVEFORM AMPLITUDE vS
TIMING CAPACITANCE


Figure 9

## TYPICAL CHARACTERISTICS



Figure 10

SCP THRESHOLD VOLTAGE
vS
FREE-AIR TEMPERATURE


Figure 12

SCP TIME-OUT PERIOD
vs
SCP CAPACITANCE


Figure 11

SCP LATCH RESET VOLTAGE
vs
FREE-AIR TEMPERATURE


Figure 13

## TYPICAL CHARACTERISTICS



Figure 14
ERROR-AMPLIFIER MAXIMUM OUTPUT VOLTAGE vs


Figure 16

DUTY CYCLE
vs DTC INPUT VOLTAGE


Figure 15
ERROR-AMPLIFIER MINIMUM OUTPUT VOLTAGE
vs
SINK CURRENT


Figure 17

## TYPICAL CHARACTERISTICS



Figure 18


Figure 19


Figure 20

## TYPICAL CHARACTERISTICS



Figure 21

HIGH-LEVEL OUTPUT VOLTAGE
vs
OUTPUT CURRENT


Figure 22

HIGH-LEVEL OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE


Figure 23

## TYPICAL CHARACTERISTICS

LOW-LEVEL OUTPUT VOLTAGE vs
LOW-LEVEL OUTPUT CURRENT


Figure 24

## LOW-LEVEL OUTPUT VOLTAGE <br> vS

FREE-AIR TEMPERATURE


Figure 26

LOW-LEVEL OUTPUT VOLTAGE
vs
FREE-AIR TEMPERATURE


Figure 25

AVERAGE SUPPLY CURRENT
FREE-AIR TEMPERATURE


Figure 27

## TYPICAL CHARACTERISTICS



Figure 28


Figure 30

STANDBY SUPPLY CURRENT
VS
FREE-AIR TEMPERATURE


Figure 29


Figure 31

## TYPICAL CHARACTERISTICS



Figure 32

## MECHANICAL DATA

D (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PIN SHOWN


| PINS ** | $\mathbf{8}$ | $\mathbf{1 4}$ | 16 |
| :---: | :---: | :---: | :---: |
| A MAX | 0.197 <br> $(5,00)$ | 0.344 <br> $(8,75)$ | 0.394 <br> $(10,00)$ |
| A MIN | 0.189 <br> $(4,80)$ | 0.337 <br> $(8,55)$ | 0.386 <br> $(9,80)$ |



[^0]
## MECHANICAL DATA

DB (R-PDSO-G**)
28 PINS SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .
D. Falls within JEDEC MO-150

MECHANICAL DATA
N(R-PDIP-T**)
PLASTIC DUAL-IN-LINE PACKAGE
16 PIN SHOWN


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-001 (20-pin package is shorter than MS-001)

## MECHANICAL DATA

NS (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PINS SHOWN


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## MECHANICAL DATA

PW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PIN SHOWN


| PINS ** | $\mathbf{8}$ | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | 28 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 3,30 | 5,30 | 5,30 | 6,80 | 8,10 | 10,00 |
| A MIN | 2,90 | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15 .

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package <br> Type | Package <br> Drawing | Pins Package <br> Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TL1454ACD | ACTIVE | SOIC | D | 16 | 40 | Pb-Free <br> (RoHS) | CU NIPDAU | Level-2-260C-1YEAR/ <br> Level-1-220C-UNLIM |
| TL1454ACDB | ACTIVE | SSOP | DB | 16 | 80 | Pb-Free <br> (RoHS) | CU NIPDAU | Level-2-260C-1YEAR// <br> Level-1-220C-UNLIM |
| TL1454ACDBR | ACTIVE | SSOP | DB | 16 | 2000 | Pb-Free <br> (RoHS) | CU NIPDAU | Level-2-260C-1YEAR/ <br> Level-1-220C-UNLIM |
| TL1454ACDR | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free <br> (RoHS) | CU NIPDAU | Level-2-260C-1YEAR/ <br> Level-1-220C-UNLIM |
| TL1454ACN | ACTIVE | PDIP | N | 16 | 25 | Pb-Free <br> (RoHS) | CU NIPDAU | Level-NC-NC-NC |
| TL1454ACNSR | ACTIVE | SO | NS | 16 | 2000 | Pb-Free <br> (RoHS) | CU NIPDAU | Level-2-260C-1YEAR/ <br> Level-1-220C-UNLIM |
| TL1454ACPW | ACTIVE | TSSOP | PW | 16 | 90 | None | CU NIPDAU | Level-1-220C-UNLIM |
| TL1454ACPWR | ACTIVE | TSSOP | PW | 16 | 2000 | None | CU NIPDAU | Level-1-220C-UNLIM |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
None: Not yet available Lead (Pb-Free).
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb -Free products are suitable for use in specified lead-free processes.
Green (RoHS \& no $\mathbf{S b} / \mathrm{Br}$ ): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine ( Br ) or antimony $(\mathrm{Sb})$ above $0.1 \%$ of total product weight.
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products

| Amplifiers | amplifier.ti.com |
| :--- | :--- |
| Data Converters | dataconverter.ti.com |
| DSP | dsp.ti.com |
| Interface | interface.ti.com |
| Logic | logic.ti.com |
| Power Mgmt | power.ti.com |
| Microcontrollers | microcontroller.ti.com |

## Applications

| Audio | www.ti.com/audio |
| :--- | :--- |
| Automotive | www.ti.com/automotive |
| Broadband | www.ti.com/broadband |
| Digital Control | www.ti.com/digitalcontrol |
| Military | www.ti.com/military |
| Optical Networking | www.ti.com/opticalnetwork |
| Security | www.ti.com/security |
| Telephony | www.ti.com/telephony |
| Video \& Imaging | www.ti.com/video |
| Wireless | www.ti.com/wireless |

Mailing Address: Texas Instruments
Post Office Box 655303 Dallas, Texas 75265


[^0]:    NOTES: A. All linear dimensions are in inches (millimeters).
    B. This drawing is subject to change without notice.
    C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
    D. Four center pins are connected to die mount pad
    E. Falls within JEDEC MS-012

