



**TPS51200** 

SLUS812-FEBRUARY 2008

# SINK/SOURCE DDR TERMINATION REGULATOR

#### **FEATURES**

- Input Voltage: Supports 2.5-V Rail and 3.3-V Rail
- VLDOIN Voltage Range: 1.1 V to 3.5 V
- Sink/Source Termination Regulator Includes
   Droop Compensation
- Requires Minimum Output Capacitance of 20-μF (typically 3 × 10-μF MLCCs) for Memory Termination Applications (DDR)
- PGOOD to Monitor Output Regulation
- EN Input
- REFIN Input Allows for Flexible Input Tracking Either Directly or Through Resistor Divider
- Remote Sensing (VOSNS)
- ±10-mA Buffered Reference (REFOUT)
- Built-in Soft Start, UVLO and OCL
- Thermal Shutdown
- Meets DDR, DDR2 JEDEC Specifications;
   Supports DDR3 and Low-Power DDR3/DDR4
   VTT Applications
- SON-10 PowerPAD™Package

#### **APPLICATIONS**

- Memory Termination Regulator for DDR, DDR2, DDR3, and Low Power DDR3/DDR4
- Notebook/Desktop/Server
- Telecom/Datacom, GSM Base Station, LCD-TV/PDP-TV, Copier/Printer, Set-Top Box

#### DESCRIPTION

The TPS51200 is a sink/source Double Data Rate (DDR) termination regulator specifically designed for low input voltage, low-cost, low-noise systems where space is a key consideration.

The TPS51200 maintains a fast transient response and only requires a minimum output capacitance of 20  $\mu$ F. The TPS51200 supports a remote sensing function and all power requirements for DDR, DDR2, DDR3, and Low Power DDR3/DDR4 VTT bus termination.

In addition, the TPS51200 provides an open-drain PGOOD signal to monitor the output regulation and an EN signal that can be used to discharge VTT during S3 (suspend to RAM) for DDR applications.

The TPS51200 is available in the thermally-efficient SON-10 PowerPAD package, and is rated both Green and Pb-free. It is specified from -40°C to +85°C.

## STANDARD DDR APPLICATION



PPlease be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

OwerPAD is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE                   | DEVICE NUMBER | PINS | MEDIUM        | MINIMUM<br>QUANTITY |
|----------------|---------------------------|---------------|------|---------------|---------------------|
| –40°C to 85°C  | DRC Plastic Small Outline | TPS51200DRCT  | 10   | Tape and Reel | 250                 |
|                |                           | TPS51200DRCR  |      |               | 3000                |

## **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range, unless otherwise noted.

|                                     |                          |                           | VALUE       | UNIT |  |
|-------------------------------------|--------------------------|---------------------------|-------------|------|--|
|                                     |                          | VIN, VLDOIN, VOSNS, REFIN | -0.3 to 3.6 | V    |  |
| Input voltage range <sup>(2)</sup>  | EN                       | -0.3 to 6.5               |             |      |  |
|                                     |                          | PGND to GND               | -0.3 to 0.3 |      |  |
|                                     | Output valtage range (2) | VO, REFOUT                | -0.3 to 3.6 | \/   |  |
| Output voltage range <sup>(2)</sup> | PGOOD                    | -0.3 to 6.5               | V           |      |  |
| T <sub>stg</sub>                    | Storage temperature      |                           | -55 to 150  | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## **DISSIPATION RATINGS TABLE<sup>(1)</sup>**

| PACKAGE    | T <sub>A</sub> = 25°C | DERATING FACTOR             | T <sub>A</sub> = 85°C |
|------------|-----------------------|-----------------------------|-----------------------|
|            | POWER RATING          | ABOVE T <sub>A</sub> = 25°C | POWER RATING          |
| 10-Pin SON | 1.92 W                | 19 mW/°C                    | 0.79 W                |

<sup>(1)</sup> PowerPAD size:  $3.0 \times 1.9$  mm, 4 standard thermal vias. Based on the above environment, junction to thermal pad resistance  $\theta_{JP}$  is  $10.24^{\circ}$ C/W. Junction to ambient thermal resistance  $\theta_{JA}$  is  $52.06^{\circ}$ C/W.

### RECOMMENDED OPERATING CONDITIONS

|                       | PARAMETER                 | MIN   | TYP MAX | UNIT |
|-----------------------|---------------------------|-------|---------|------|
| Supply voltages       | VIN                       | 2.375 | 3.500   |      |
|                       | EN, VLDOIN, VOSNS         | -0.1  | 3.5     |      |
|                       | REFIN                     | 0.5   | 1.8     | 1/   |
| Voltage range         | VO, PGOOD                 | -0.1  | 3.5     | V    |
|                       | REFOUT                    | -0.1  | 1.8     |      |
|                       | PGND                      | -0.1  | 0.1     |      |
| Operating free-air te | mperature, T <sub>A</sub> | -40   | 85      | °C   |

<sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.



## **ELECTRICAL CHARACTERISTICS**

Over recommended free-air temperature range,  $V_{VIN} = 3.3 \text{ V}, V_{VLDOIN} = 1.8 \text{ V}, V_{REFIN} = 0.9 \text{ V}, V_{VOSNS} = 0.9 \text{ V}, V_{EN} = V_{VIN}, C_{OUT} = 3 \times 10 \ \mu\text{F}$  and circuit shown in Section 1. (unless otherwise noted)

|                         | PARAMETER                             | TEST CONDITIONS                                                                                   | MIN    | TYP   | MAX    | UNIT |  |
|-------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|--------|-------|--------|------|--|
| SUPPLY CUR              | RENT                                  |                                                                                                   |        |       |        |      |  |
| I <sub>IN</sub>         | Supply current                        | $T_A = 25$ °C, $V_{EN} = 3.3$ V, No Load                                                          |        | 0.7   | 1      | mA   |  |
| 1                       | Chuitdeur augrant                     | $T_A = 25  ^{\circ}\text{C}$ , $V_{EN} = 0  \text{V}$ , $V_{REFIN} = 0$ , No Load                 |        | 65    | 80     | ^    |  |
| I <sub>IN(SDN)</sub>    | Shutdown current                      | $T_A = 25$ °C, $V_{EN} = 0$ V, $V_{REFIN} > 0.4$ V, No Load                                       |        | 200   | 400    | μΑ   |  |
| I <sub>LDOIN</sub>      | Supply current of VLDOIN              | $T_A = 25$ °C, $V_{EN} = 3.3$ V, No Load                                                          |        | 1     | 50     | μΑ   |  |
| I <sub>LDOIN(SDN)</sub> | Shutdown current of VLDOIN            | T <sub>A</sub> = 25 °C, V <sub>EN</sub> = 0 V, No Load                                            |        | 0.1   | 50     | μА   |  |
| INPUT CURRI             | ENT                                   |                                                                                                   | 1      |       | ,      |      |  |
| I <sub>REFIN</sub>      | Input current, REFIN                  | V <sub>EN</sub> = 3.3 V                                                                           |        |       | 1      | μΑ   |  |
| VO OUTPUT               |                                       |                                                                                                   | 1      |       | ,      |      |  |
|                         |                                       | V 4.05.V (DDD4) 1 0.4                                                                             |        | 1.25  |        | V    |  |
|                         |                                       | $V_{REFOUT} = 1.25 \text{ V (DDR1)}, I_{O} = 0 \text{ A}$                                         | -15    |       | 15     | mV   |  |
|                         |                                       |                                                                                                   |        | 0.9   |        | V    |  |
| V <sub>VOSNS</sub>      | Output DC voltage, VO                 | $V_{REFOUT} = 0.9 \text{ V (DDR2)}, I_O = 0 \text{ A}$                                            | -15    |       | 15     | mV   |  |
|                         |                                       |                                                                                                   |        | 0.75  |        | V    |  |
|                         |                                       | $V_{LDOIN} = 1.5 \text{ V}, V_{REFOUT} = 0.75 \text{ V} \text{ (DDR3)}, I_{O} = 0 \text{ A}$      | -15    |       | 15     | mV   |  |
| $V_{VOTOL}$             | Output voltage tolerance to REFOUT    | -2A < I <sub>VO</sub> < 2A                                                                        | -25    |       | 25     | mV   |  |
| I <sub>VOSRCL</sub>     | VO source vurrent Limit               | With reference to REFOUT, $V_{OSNS} = 90\% \times V_{REFOUT}$                                     | 3      |       | 4.5    | Α    |  |
| I <sub>VOSNCL</sub>     | VO sink current Limit                 | With reference to REFOUT, V <sub>OSNS</sub> = 110% × V <sub>REFOUT</sub>                          | 3.5    |       | 5.5    | Α    |  |
| I <sub>DSCHRG</sub>     | Discharge current, VO                 | V <sub>REFIN</sub> = 0 V, V <sub>VO</sub> = 0.3 V, V <sub>EN</sub> = 0 V, T <sub>A</sub> = 25°C   |        | 18    | 25     | Ω    |  |
| POWERGOOD               | COMPARATOR                            |                                                                                                   |        |       |        |      |  |
|                         | VO PGOOD threshold                    | PGOOD window lower threshold with respect to REFOUT                                               | -23.5% | -20%  | -17.5% |      |  |
| $V_{TH(PG)}$            |                                       | PGOOD window upper threshold with respect to REFOUT                                               | 17.5%  | 20%   | 23.5%  |      |  |
| ( - /                   |                                       | PGOOD hysteresis                                                                                  |        | 5%    |        |      |  |
| T <sub>PGSTUPDLY</sub>  | PGOOD startup delay                   | Startup rising edge, VOSNS within 15% of REFOUT                                                   |        | 2     |        | ms   |  |
| V <sub>PGOODLOW</sub>   | Output low voltage                    | I <sub>SINK</sub> = 4 mA                                                                          |        |       | 0.4    | V    |  |
| T <sub>PBADDLY</sub>    | PGOOD bad delay                       | VOSNS is outside of the ±20% PGOOD window                                                         |        | 10    |        | μs   |  |
| I <sub>PGOODLK</sub>    | Leakage current <sup>(1)</sup>        | V <sub>OSNS</sub> = V <sub>REFIN</sub> (PGOOD high impedance),<br>PGOOD = V <sub>IN</sub> + 0.2 V |        |       | 1      | μΑ   |  |
| REFIN AND R             | EFOUT                                 |                                                                                                   |        |       |        |      |  |
| V <sub>REFIN</sub>      | REFIN voltage range                   |                                                                                                   | 0.5    |       | 1.8    | V    |  |
| V <sub>REFINUVLO</sub>  | REFIN undervoltage lockout            | REFIN rising                                                                                      | 360    | 390   | 420    | mV   |  |
| V <sub>REFINUVHYS</sub> | REFIN undervoltage lockout hysteresis |                                                                                                   |        | 20    |        | mV   |  |
| V <sub>REFOUT</sub>     | REFOUT voltage                        |                                                                                                   |        | REFIN |        | V    |  |
|                         |                                       | -10 mA < I <sub>REFOUT</sub> < 10 mA, V <sub>REFIN</sub> = 1.25 V                                 | -15    |       | 15     |      |  |
|                         | REFOUT voltage tolerance to           | -10 mA < I <sub>REFOUT</sub> < 10 mA, V <sub>VREFIN</sub> = 0.9 V                                 | -15    |       | 15     | mV   |  |
| V <sub>REFOUTTOL</sub>  | V <sub>REFIN</sub>                    | -10 mA < I <sub>REFOUT</sub> < 10 mA, V <sub>REFIN</sub> = 0.75V                                  | -15    |       | 15     |      |  |
|                         |                                       | -10 mA < I <sub>REFOUT</sub> < 10 mA, V <sub>REFIN</sub> = 0.6 V                                  | -15    |       | 15     |      |  |
| I <sub>REFOUTSRCL</sub> | REFOUT source current limit           | V <sub>REFOUT</sub> = 0 V                                                                         | 10     | 40    |        | mA   |  |
| I <sub>REFOUTSNCL</sub> | REFOUT sink current limit             | V <sub>REFOUT</sub> = 0 V                                                                         | 10     | 40    |        | mA   |  |

<sup>(1)</sup> Ensured by design. Not production tested.



## **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended free-air temperature range,  $V_{VIN} = 3.3 \text{ V}, V_{VLDOIN} = 1.8 \text{ V}, V_{REFIN} = 0.9 \text{ V}, V_{VOSNS} = 0.9 \text{ V}, V_{EN} = V_{VIN}, C_{OUT} = 3 \times 10 \ \mu\text{F}$  and circuit shown in Section 1. (unless otherwise noted)

|                           | PARAMETER                                 | TEST CONDITIONS                | MIN | TYP | MAX   | UNIT |  |  |
|---------------------------|-------------------------------------------|--------------------------------|-----|-----|-------|------|--|--|
| UVLO / EN LOGIC THRESHOLD |                                           |                                |     |     |       |      |  |  |
| V                         | UVLO threshold                            | Wake up, T <sub>A</sub> = 25°C | 2.2 | 2.3 | 2.375 | V    |  |  |
| $V_{VINUVVIN}$            | OVEO triresnoid                           | Hysteresis                     |     | 50  |       | mV   |  |  |
| V <sub>ENIH</sub>         | High-level input voltage                  | Enable                         | 1.7 |     |       |      |  |  |
| V <sub>ENIL</sub>         | Low-level input voltage                   | Enable                         |     |     | 0.3   | V    |  |  |
| V <sub>ENYST</sub>        | Hysteresis voltage                        | Enable                         |     | 0.5 |       |      |  |  |
| I <sub>ENLEAK</sub>       | Logic input leakage current               | EN, T <sub>A</sub> = 25°C      | -1  |     | 1     | μΑ   |  |  |
| THERMAL SH                | HUTDOWN                                   |                                |     |     |       |      |  |  |
| T <sub>SON</sub>          | Thermal shutdown threshold <sup>(2)</sup> | Shutdown temperature           |     | 150 |       | °C   |  |  |
|                           | rnermai shuldown threshold (-)            | Hysteresis                     |     | 25  |       | °C   |  |  |

<sup>(2)</sup> Ensured by design. Not production tested.



### **DEVICE INFORMATION**

### **DRC PACKAGE**



### **TERMINAL FUNCTIONS**

| TERMINAL |     |     |                                                                                                                          |
|----------|-----|-----|--------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. | I/O | DESCRIPTION                                                                                                              |
| EN       | 7   | I   | For DDR VTT application, connect EN to SLP_S3. For any other application(s), use EN as the ON/OFF function.              |
| GND      | 8   | _   | Ground.Signal ground. Connect to negative terminal of the output capacitor.                                              |
| PGND     | 4   | -   | Power ground output for the LDO                                                                                          |
| PGOOD    | 9   | 0   | PGOOD output. Indicates regulation.                                                                                      |
| REFIN    | 1   | I   | Reference input                                                                                                          |
| REFOUT   | 6   | 0   | Reference output. Connect to GND through 0.1-μF ceramic capacitor.                                                       |
| VIN      | 10  | I   | 2.5-V or 3.3-V power supply A ceramic decoupling capacitor with a value between 1- $\mu$ F and 4.7- $\mu$ F is required. |
| VLDOIN   | 2   | I   | Supply voltage for the LDO                                                                                               |
| VO       | 3   | 0   | Power output for the LDO                                                                                                 |
| VOSNS    | 5   | I   | Voltage sense output for the LDO. Connect to positive terminal of the output capacitor or the load.                      |



## **FUNCTIONAL BLOCK DIAGRAM**





#### **DETAILED DESCRIPTION**

#### VO SINK/SOURCE REGULATOR

The TPS51200 is a sink/source tracking termination regulator specifically designed for low input voltage, low-cost, and low external component count systems where space is a key application parameter. The TPS51200 integrates a high-performance, low-dropout (LDO) linear regulator that is capable of both sourcing and sinking current. The LDO regulator employs a fast feedback loop so that small ceramic capacitors can be used to support the fast load transient response. To achieve tight regulation with minimum effect of trace resistance, a remote sensing terminal, VOSNS, should be connected to the positive terminal of the output capacitor(s) as a separate trace from the high current path from VO.

### **REFERENCE INPUT (REFIN)**

The output voltage, VO, is regulated to REFOUT. When REFIN is configured for standard DDR termination applications, REFIN can be set by an external equivalent ratio voltage divider connected to the memory supply bus (VDDQ). The TPS51200 supports REFIN voltage from 0.5 V to 1.8 V, making it versatile and ideal for many types of low-power LDO applications.

### REFERENCE OUTPUT (REFOUT)

When it is configured for DDR termination applications, REFOUT generates the DDR VTT reference voltage for the memory application. It is capable of supporting both a sourcing and sinking load of 10 mA. REFOUT becomes active when REFIN voltage rises to 0.390 V and VIN is above the UVLO threshold. When REFOUT is less than 0.375 V, it is disabled and subsequently discharges to GND through an internal 10-k $\Omega$  MOSFET. REFOUT is independent of the EN pin state.

#### **SOFT-START**

The soft-start function of the VO pin is achieved via a current clamp. The current clamp allows the output capacitors to be charged with low and constant current, providing a linear ramp-up of the output voltage. When VO is outside of the powergood window, the current clamp level is one-half of the full overcurrent limit (OCL) level. When VO rises or falls within the PGOOD window, the current clamp level switches to the full OCL level. The soft-start function is completely symmetrical; it works not only from GND to the REFOUT voltage, but also from VLDOIN to the REFOUT voltage.

#### **EN CONTROL (EN)**

When EN is driven high, the TPS51200 VO regulator begins normal operation. When EN is driven low, VO is discharges to GND through an internal  $18-\Omega$  MOSFET. REFOUT remains on when EN is driven low.

### **POWERGOOD FUNCTION (PGOOD)**

The TPS51200 provides an open-drain PGOOD output that goes high when the VO output is within  $\pm 20\%$  of REFOUT. PGOOD de-asserts within 10  $\mu s$  after the output exceeds the size of the powergood window. During initial VO startup, PGOOD asserts high 2 ms (typ) after the VO enters power good window. Because PGOOD is an open-drain output, a 100-k $\Omega$ , pull-up resistor between PGOOD and a stable active supply voltage rail is required.

### **VO CURRENT PROTECTION**

The LDO has a constant overcurrent limit (OCL). Note that the OCL level reduces by one-half when the output voltage is not within the powergood window. This reduction is a non-latch protection.

#### VIN UVLO PROTECTION

For VIN undervoltage lockout (UVLO) protection, the TPS51200 monitors VIN voltage. When the VIN voltage is lower than the UVLO threshold voltage, both the VO and REFOUT regulators are powered off. This shutdown is a non-latch protection.

SLUS812-FEBRUARY 2008



### THERMAL SHUTDOWN

The TPS51200 monitors the its junction temperature. If the device junction temperature exceeds its threshold value, (typically  $150^{\circ}$ C), the VO and REFOUT regulators are both shut off, discharged by the internal discharge MOSFETs. This shutdown is a non-latch protection.



#### **APPLICATION INFORMATION**

### **VIN CAPACITOR**

Add a ceramic capacitor, with a value between  $1.0-\mu F$  and  $4.7-\mu F$ , placed close to the VIN pin, to stabilize the bias supply (2.5- V rail or 3.3- V rail) from any parasitic impedance from the supply.

### **VLDO INPUT CAPACITOR**

Depending on the trace impedance between the VLDOIN bulk power supply to the device, a transient increase of source current is supplied mostly by the charge from the VLDOIN input capacitor. Use a  $10-\mu F$  (or greater) ceramic capacitor to supply this transient charge. Provide more input capacitance as more output capacitance is used at VO. In general, use one-half of the  $C_{OUT}$  value for input.

#### **OUTPUT CAPACITOR**

For stable operation, the total capacitance of the VO output terminal must be greater than 20  $\mu$ F. Attach three, 10- $\mu$ F ceramic capacitors in parallel to minimize the effect of equivalent series resistance (ESR) and equivalent series inductance (ESL). If the ESR is greater than 2 m $\Omega$ , insert an R-C filter between the output and the VOSNS input to achieve loop stability. The R-C filter time constant should be almost the same as or slightly lower than the time constant of the output capacitor and its ESR.

### **Low VIN Applications**

TPS51200 can be used in an application system where either a 2.5-V rail or a 3.3-V rail is available. If only a 5-V rail is available, TPS51100 can be used instead. The TPS51200 minimum input voltage requirement is 2.375 V. If a 2.5-V rail is used, ensure that the absolute minimum voltage (both DC and transient) at the device pin is be 2.375 V or greater. The voltage tolerance for a 2.5-V rail input is between –5% and 5% accuracy, or better.

#### S3 and Pseudo-S5 Support

The TPS51200 provides S3 support by an EN function. The EN pin could be connected to an SLP\_S3 signal in the end application. Both REFOUT and VO are on when EN = high (S0 state). REFOUT is maintained while VO is turned off and discharged via an internal discharge MOSFET when EN = low (S3 state). When EN = low and the REFIN voltage is less than 0.390 V, TPS51200 enters pseudo-S5 state. Both VO and REFOUT outputs are turned off and discharged to GND through internal MOSFETs when pseudo-S5 support is engaged (S4/S5 state). Figure 1 shows a typical startup and shutdown timing diagram for an application that uses S3 and pseudo-S5 support.

### Tracking Startup and Shutdown

The TPS51200 also supports tracking startup and shutdown when EN is tied directly to the system bus and not used to turn on or turn off the device. During tracking startup, VO follows REFOUT once REFIN voltage is greater than 0.39 V. REFIN follows the rise of VDDQ rail via a voltage divider. The typical soft-start time for the VDDQ rail is approximately 3 ms, however it may vary depending on the system configuration. The SS time of the VO output no longer depends on the OCL setting, but it is a function of the SS time of the VDDQ rail. PGOOD is asserted 2 ms after VO is within ±20% of REFOUT. During tracking shutdown, VO falls following REFOUT until REFOUT reaches 0.37 V. Once REFOUT falls below 0.37 V, the internal discharge MOSFETs are turned on and quickly discharge both REFOUT and VO to GND. PGOOD is deasserted once VO is beyond the ±20% range of REFOUT. Figure 2 shows the typical timing diagram for an application that uses tracking startup and shutdown.





Figure 1. Typical Timing Diagram for S3 and pseudo-S5 Support



Figure 2. Typical Timing Diagram of Tracking Startup and Shutdown



## **Output Tolerance Consideration for VTT DIMM Applications**

The TPS51200 is specifically designed to power up the memory termination rail (as shown in Figure 3). The DDR memory termination structure determines the main characteristics of the VTT rail, which is to be able to sink and source current while maintaining acceptable VTT tolerance. See Figure 4 for typical characteristics for a single memory cell.



Figure 3. Typical Application Diagram for DDR3 VTT DIMM using TPS51200



Figure 4. DDR Physical Signal System Bi-Directional SSTL Signaling

In Figure 4, when Q1 is on and Q2 is off:

- · Current flows from VDDQ via the termination resistor to VTT
- VTT sinks current

In Figure 4, when Q2 is on and Q1 is off:

- Current flows from VTT via the termination resistor to GND
- VTT sources current



Because VTT accuracy has a direct impact on the memory signal integrity, it is imperative to understand the tolerance requirement on VTT. Based on JEDEC VTT specifications for DDR and DDR2 (JEDEC standard: DDR JESD8-9B May 2002; DDR2 JESD8-15A Sept 2003).

VTTREF - 40 mV < VTT < VTTREF + 40 mV, for both dc and ac conditions

The specification itself indicates that VTT must keep track of VTTREF for proper signal conditioning.

The TPS51200 ensures the regulator output voltage to be:

VTTREF -25 mV < VTT < VTTREF + 25mV, for both DC and AC conditions and -2 A < I<sub>VTT</sub> < 2 A

The regulator output voltage is measured at the regulator side, not the load side. The tolerance is applicable to DDR, DDR2, DDR3 and Low Power DDR3/DDR4 applications (see Table 1 for detailed information). To meet the stability requirement, a minimum output capacitance of 20  $\mu$ F is needed. Considering the actual tolerance on the MLCC capacitors, three 10- $\mu$ F ceramic capacitors are sufficient to meet the above requirement.

Table 1. DDR, DDR2, DDR3 and LP DDR3 Termination Technology and Their Differences

|                            | DDR                                                 | DDR                                                                                                                                                                                      | 2                                                       | DR3                                                       |                                                         | Low Power<br>DDR3 |
|----------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------|-------------------|
| FSB Data Rates             | 200, 266, 333 and 400 MHz                           | 400,                                                                                                                                                                                     | 533, 677 and 800 MHz                                    | 800,                                                      | 1066, 1330 and 1600 MHz                                 | Same as DDR3      |
| Termination                | Motherboard termination to VTT for all signals      | On-die termination for data group. VTT termination for address, command and control signals  On-die termination for data group. VTT termination for address, command and control signals |                                                         | VTT termination for address, VTT termination for address, |                                                         | Same as DDR3      |
|                            |                                                     | Not as demanding                                                                                                                                                                         |                                                         | Not as demanding                                          |                                                         | Same as DDR3      |
| Termination Current Demand | Max source/sink transient currents of up to 2.6A to | •                                                                                                                                                                                        | Only 34 signals (address, command, control) tied to VTT | •                                                         | Only 34 signals (address, command, control) tied to VTT |                   |
|                            | 2.9A                                                | •                                                                                                                                                                                        | ODT handles data signals                                | •                                                         | ODT handles data signals                                |                   |
|                            |                                                     | Less                                                                                                                                                                                     | Less than 1A of burst current Less than 1A              |                                                           | than 1A of burst current                                |                   |
| Voltage Level              | 2.5V Core and I/O 1.25V<br>VTT                      | 1.8V Core and I/O 0.9V VTT 1.5V Core and I/O 0                                                                                                                                           |                                                         | Core and I/O 0.75V VTT                                    | 1.2V Core and I/O 0.6V VTT                              |                   |

The TPS51200 is designed as a Gm driven LDO. The voltage droop between the reference input and the output regulator is determined by the transconductance and output current of the device. The typical Gm is 250 S at 2 A and changes with respect to the load in order to conserve the quiescent current (that is, the Gm is very low at no load condition). The Gm LDO regulator is a single pole system. Its unity gain bandwidth for the voltage loop is only determined by the output capacitance, as a result of the bandwidth nature of the Gm (see Equation 1).

$$F_{UGBW} = \frac{Gm}{2 \times \pi \times C_{OUT}}$$
 (1)

where

- F<sub>UGBW</sub> is the unity gain bandwidth
- Gm is transconductance
- C<sub>OUT</sub> is the output capacitance

There are two limitations to this type of regulator when it comes to the output bulk capacitor requirement. In order to maintain stability, the zero location contributed by the ESR of the output capacitors should be greater than the -3-dB point of the current loop. This constraint means that higher ESR capacitors should not be used in the design. In addition, the impedance characteristics of the ceramic capacitor should be well understood in order to prevent the gain peaking effect around the Gm –3-dB point because of the large ESL, the output capacitor and parasitic inductance of the VO trace.





Figure 5. Bode Plot for a Typical DDR3 Configuration

Figure 5 shows the bode plot simulation for a typical DDR3 configuration of the TPS51200, where:

- V<sub>IN</sub> = 3.3 V
- V<sub>VLDOIN</sub> = 1.5 V
- V<sub>VO</sub> = 0.75 V
- I<sub>IO</sub> = 2 A
- 3 × 10-μF capacitors included
- ESR =  $2.5 \text{ m}\Omega$
- ESL = 800 pH

The unity-gain bandwidth is approximately 1 MHz and the phase margin is 52°. The 0-dB level is crossed, the gain peaks because of the ESL effect. However, the peaking is kept well below 0 dB.

Figure 6 shows the load regulation and Figure 7 shows the transient response for a typical DDR3 configuration. When the regulator is subjected to  $\pm 1.5$ -A load step and release, the output voltage measurement shows no difference between the dc and ac conditions.



# OUTPUT VOLTAGE vs OUTPUT CURRENT





Figure 6. DC Regulation

Figure 7. Transient

### **LDO Design Guidelines**

The minimum input to output voltage difference (headroom) decides the lowest usable supply voltage Gm-driven to drive a certain load. For TPS51200, a minimum of 300 mV (VLDOIN<sub>MIIN</sub> – VO<sub>MAX</sub>) is needed in order to support a Gm driven sourcing current of 2 A based on a design of V<sub>IN</sub> = 3.3 V and C<sub>OUT</sub> =  $3 \times 10 \mu F$ . Because the TPS51200 is essentially a Gm driven LDO, its impedance characteristics are both a function of the 1/Gm and R<sub>DS(on)</sub> of the sourcing MOSFET (see Figure 8). The current inflection point of the design is between 2 A and 3 A. When I<sub>SRC</sub> is less than the inflection point, the LDO is considered to be operating in the Gm region; when I<sub>SRC</sub> is greater than the inflection point but less than the overcurrent limit point, the LDO is operating in the R<sub>DS(on)</sub> region. The maximum sourcing R<sub>DS(on)</sub> is 0.144  $\Omega$  with V<sub>IN</sub> = 3.0 V and T<sub>J</sub> = 125°C.





Figure 8. TPS51200 Impedance Characteristics



#### THERMAL DESIGN

Because the TPS51200 is a linear regulator, the VO current flows in both source and sink directions, thereby dissipating power from the device. When the device is sourcing current, the voltage difference between VLDOIN and VO times IO ( $I_{IO}$ ) current becomes the power dissipation as shown in Equation 2.

$$P_{DISS\_SRC} = (V_{VLDOIN} - V_{VO}) \times I_{O\_SRC}$$
(2)

In this case, if VLDOIN is connected to an alternative power supply lower than the VDDQ voltage, overall power loss can be reduced. For the sink phase, VO voltage is applied across the internal LDO regulator, and the power dissipation, P<sub>DISS SNK</sub> can be calculated by Equation 3.

$$P_{DISS\_SNK} = V_{VO} \times I_{O\_SNK}$$
(3)

Because the device does not sink and source current at the same time and the IO current may vary rapidly with time, the actual power dissipation should be the time average of the above dissipations over the thermal relaxation duration of the system. Another source of power consumption is the current used for the internal current control circuitry from the VIN supply and the VLDOIN supply. This can be estimated as 5 mW or less during normal operating conditions. This power must be effectively dissipated from the package.

Maximum power dissipation allowed by the package is calculated by Equation 4.

$$P_{PKG} = [T_{J(MAX)} - T_{A(MAX)}] / \theta_{JA}$$

$$P_{PKG} = \frac{\left(T_{J(max)} \times T_{A(max)}\right)}{\theta_{JA}}$$
(4)

where

- T<sub>J(MAX)</sub> is +125°C
- $T_{A(MAX)}$  is the maximum ambient temperature in the system
- ullet  $\theta_{JA}$  is the thermal resistance from junction to ambient

The thermal performance of an LDO is greatly depends on the printed circuit board (PCB) layout. The TPS51200 is housed in a thermally-enhanced PowerPAD<sup>TM</sup> package that has an exposed die pad underneath the body. For improved thermal performance, this die pad must be attached to ground via thermal land on the PCB. This ground trace acts as a both a heatsink and heatspreader. The typical thermal resistance,  $\theta_{JA}$ , 52.06°C/W, is achieved based on a land pattern of 3 mm  $\times$  1.9 mm with four vias (0.33-mm via diameter, the standard thermal via size) without air flow (see Figure 9).



Figure 9. Recommend Land Pad Pattern for TPS51200

To further improve the thermal performance of this device, using a larger than recommended thermal land as well as increasing the number of vias helps lower the thermal resistance from junction to thermal pad. The typical thermal resistance from junction to thermal pad,  $\theta_{JP}$ , is 10.24°C/W (based on the recommend land pad and four standard thermal vias).



For further information regarding the PowerPAD™ package and the recommended board layout, refer to the PowerPAD™ package application note (SLMA002). This document is available at www.ti.com.

### LAYOUT CONSIDERATIONS

Consider the following points before starting the TPS51200 layout design.

- The input bypass capacitor for VLDOIN should be placed as close as possible to the pin with short and wide connections.
- The output capacitor for VO should be placed close to the pin with short and wide connection in order to avoid additional ESR and/or ESL trace inductance.
- VOSNS should be connected to the positive node of VO output capacitor(s) as a separate trace from the high current power line. This configuration is strongly recommended to avoid additional ESR and/or ESL. If sensing the voltage at the point of the load is required, it is recommended to attach the output capacitor(s) at that point. Also, it is recommended to minimize any additional ESR and/or ESL of ground trace between the GND pin and the output capacitor(s).
- Consider adding low-pass filter at VOSNS if the ESR of the VO output capacitor(s) is larger than 2 mΩ.
- REFIN can be connected separately from VLDOIN. Remember that this sensing potential is the reference voltage of REFOUT. Avoid any noise-generating lines.
- The negative node of the VO output capacitor(s) and the REFOUT capacitor should be tied together by avoiding common impedance to the high current path of the VO source/sink current.
- The GND and PGND pins should be connected to the thermal land underneath the die pad with multiple vias
  connecting to the internal system ground planes (for better result, use at least two internal ground planes).
   Use as many vias as possible to reduce the impedance between PGND/GND and the system ground plane.
   Also, place bulk caps close to the DIMM load point, route the VOSNS to the DIMM load sense point.
- In order to effectively remove heat from the package, properly prepare the thermal land. Apply solder directly to the package's thermal pad. The wide traces of the component and the side copper connected to the thermal land pad help to dissipate heat. Numerous vias 0,33 mm in diameter connected from the thermal land to the internal/solder side ground plane(s) should also be used to help dissipation.
- Please consult the TPS51200-EVM User's Guide (SLUUxxx) for detailed layout recommendations.



### TYPICAL CHARACTERISTICS

For Figure 10 through Figure 24,  $3 \times 10$ - $\mu$ F MLCCs (0805) are used on the output.





## **TYPICAL CHARACTERISTICS (continued)**

For Figure 10 through Figure 24,  $3 \times 10$ - $\mu$ F MLCCs (0805) are used on the output.





## **TYPICAL CHARACTERISTICS (continued)**

For Figure 10 through Figure 24,  $3 \times 10$ - $\mu$ F MLCCs (0805) are used on the output.





## **TYPICAL CHARACTERISTICS (continued)**

For Figure 10 through Figure 24,  $3 \times 10$ - $\mu F$  MLCCs (0805) are used on the output.



Figure 23.





### **DESIGN EXAMPLES**

## **Design Example 1**

This design example describes a 3.3-V  $_{\rm IN}$ , DDR2 Configuration



Figure 25. 3.3-V<sub>IN</sub>, DDR2 Configuration

## **Design Example 1 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1, R2                  | Resistor    | 10 kΩ         |                    |              |
| R3                      | Resision    | 100 kΩ        |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      |             | 1000 pF       |                    |              |
| C5                      | Capacitor   | 0.1 μF        |                    |              |
| C6                      |             | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |



This design example describes a 3.3-V<sub>IN</sub>, DDR3 Configuration



Figure 26. 3.3-V<sub>IN</sub>, DDR3 Configuration

### **Design Example 2 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1, R2                  | Resistor    | 10 kΩ         |                    |              |
| R3                      | Kesisioi    | 100 kΩ        |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      |             | 1000 pF       |                    |              |
| C5                      | Capacitor   | 0.1 μF        |                    |              |
| C6                      |             | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |



This design example describes a 2.5-V<sub>IN</sub>, DDR3 Configuration



Figure 27. 2.5-V<sub>IN</sub>, DDR3 Configuration

## **Design Example 3 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1, R2                  | Resistor    | 10 kΩ         |                    |              |
| R3                      | Resistor    | 100 kΩ        |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      |             | 1000 pF       |                    |              |
| C5                      | Capacitor   | 0.1 μF        |                    |              |
| C6                      |             | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |



This design example describes a 3.3-V<sub>IN</sub>, LP DDR3 Configuration



Figure 28. 3.3-V<sub>IN</sub>, LP DDR3 Configuration

## **Design Example 4 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1, R2                  | Resistor    | 10 kΩ         |                    |              |
| R3                      | Resision    | 100 kΩ        |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      |             | 1000 pF       |                    |              |
| C5                      | Capacitor   | 0.1 μF        |                    |              |
| C6                      |             | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |



This design example describes a 3.3-V<sub>IN</sub>, DDR3 Tracking Configuration



Figure 29. 3.3-V<sub>IN</sub>, DDR3 Tracking Configuration

## **Design Example 5 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1, R2                  | Resistor    | 10 kΩ         |                    |              |
| R3                      | Resision    | 100 kΩ        |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      | +           | 1000 pF       |                    |              |
| C5                      |             | 0.1 μF        |                    |              |
| C6                      |             | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |



This design example describes a 3.3-V<sub>IN</sub>, LDO Configuration.



Figure 30. 3.3-V<sub>IN</sub>, LDO Configuration

## **Design Example 6 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1                      |             | 10 kΩ         |                    |              |
| R2                      | Resistor    | 3.86 kΩ       |                    |              |
| R3                      |             | 100 kΩ        |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      |             | 1000 pF       |                    |              |
| C5                      | Capacitor   | 0.1 μF        |                    |              |
| C6                      |             | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |



This design example describes a 3.3-V<sub>IN</sub>, DDR3 Configuration with LFP.



Figure 31. 3.3-V<sub>IN</sub>, DDR3 Configuration with LFP

## **Design Example 7 List of Materials**

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |
|-------------------------|-------------|---------------|--------------------|--------------|
| R1, R2                  |             | 10 kΩ         |                    |              |
| R3                      | Resistor    | 100 kΩ        |                    |              |
| R4 <sup>(1)</sup>       |             |               |                    |              |
| C1, C2, C3              |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C4                      |             | 1000 pF       |                    |              |
| C5                      | Canasitan   | 0.1 μF        |                    |              |
| C6                      | Capacitor   | 4.7 μF, 6.3 V | GRM21BR60J475KA11L | Murata       |
| C7, C8                  |             | 10 μF, 6.3 V  | GRM21BR70J106KE76L | Murata       |
| C9 <sup>(1)</sup>       |             |               |                    |              |

<sup>(1)</sup> The values of R4 and C9 should be chosen to reduce the parasitic effect of the trace (between VO and the output MLCCs) and the output capacitors (ESR and ESL).



## PACKAGE OPTION ADDENDUM

9-Jun-2008

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS51200DRCR     | ACTIVE                | SON             | DRC                | 10   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS51200DRCRG4   | ACTIVE                | SON             | DRC                | 10   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS51200DRCT     | ACTIVE                | SON             | DRC                | 10   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| TPS51200DRCTG4   | ACTIVE                | SON             | DRC                | 10   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE MATERIALS INFORMATION**

16-May-2008

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| TPS51200DRCR | SON             | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3     | 3.3     | 1.1     | 8.0        | 12.0      | Q2               |
| TPS51200DRCT | SON             | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3     | 3.3     | 1.1     | 8.0        | 12.0      | Q2               |





16-May-2008



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51200DRCR | SON          | DRC             | 10   | 3000 | 346.0       | 346.0      | 29.0        |
| TPS51200DRCT | SON          | DRC             | 10   | 250  | 190.5       | 212.7      | 31.8        |

### **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- Ç. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

Æ. Metalized features are supplier options and may not be on the package.



TEXAS INSTRUMENTS www.ti.com

## THERMAL PAD MECHANICAL DATA



DRC (S-PVSON-N10)

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# DRC (S-PVSON-N10)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products** Amplifiers amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com RFID www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

Applications Audio www.ti.com/audio Automotive www.ti.com/automotive Broadband www.ti.com/broadband Digital Control www.ti.com/digitalcontrol Medical www.ti.com/medical Military www.ti.com/military Optical Networking www.ti.com/opticalnetwork Security www.ti.com/security Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated