- Over Voltage Protection and Lock Out for 5 V, 3.3 V, and 12 V - Fault Protection Output with Open Drain **Output Stage** - **Open Drain Power Good Output Signal for** Power Good Input, 5 V and 3.3 V - 300 ms Power Good Delay - 2.3 ms PSON Control to FPO Turn-Off Delay - 38 ms PSON Control Debounce - 73 µs Width Noise Deglitches - Wide Power Supply Voltage Range from 4 V to 15 V #### D OR P PACKAGE (TOP VIEW) **PGI PGO GND** Vcc FPO 6 VS5 3 **PSON** VS33 ## description The TPS5511 is designed to minimize the external components of personal-computer switching power supply systems. It provides protection circuits, power good indicator, fault protection output (FPO), and PSON control. OVP (over voltage protection) monitors 5 V, 3.3 V, and 12 V (12 V OV detects via V<sub>CC</sub> terminal). When an OV condition is detected, the PGO (power good output) is asserted low and FPO is latched high. PSON from low to high resets the protection latch. There is a 2.3-ms turn-off delay from PSON to FPO. There is no delay during turn on. Power good feature monitors PGI, 5 V and 3.3 V under voltages and issues a power good signal when they are The TPS5511 is characterized for operation from $T_{ij} = -40^{\circ}\text{C}$ to 125°C junction temperature. Figure 1. TPS5511 Typical Application Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## functional block diagram ## **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | |----------|-----|-----|-----------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | VS33 | 5 | I | 3.3 V over/under voltage protection input pin | | VS5 | 6 | I | 5 V over/under voltage protection input pin | | GND | 2 | | Ground | | FPO | 3 | 0 | Inverted fault protection output, open drain output stage | | PGI | 1 | 1 | Power good input signal pin | | PGO | 8 | 0 | Power good output signal pin, open drain output stage | | PSON | 4 | Ī | ON/OFF control input pin | | VCC | 7 | Ι | Supply voltage/12 V over voltage protection input pin | #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | OPERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|----------------------------------------------------|-------------------------------------------------|----------------------------------------| | Р | 1092 mW | 8.74 mW/°C | 218 mW | | D | 730 mW | 5.84 mW/°C | 146 mW | ## absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> , (see Note1) | 16 V | |-----------------------------------------------|----------------------------------| | Output voltage, VO (FPO) | 16 V | | Output voltage, V <sub>O</sub> (PGO) | | | Supply current, I <sub>CC</sub> | | | | | | Continuous total power dissipation | see Dissipation Rating Table | | Continuous total power dissipation | | | · | –40°C to 125°C<br>–65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------|----------------------|-----------------|-----|-----|-----|------| | Supply voltage, V <sub>CC</sub> | | | 4 | | 15 | V | | Input voltage, V <sub>I</sub> | PSON, VS5, VS33, PGI | | | | 7 | V | | Output voltage V- | FPO | | | | 15 | V | | Output voltage, V <sub>O</sub> | PGO | | | | 7 | V | | Operating junction temperature, T <sub>J</sub> | | | -40 | | 125 | °C | | Output sink surrent to | FPO | | | | 30 | mA | | Output sink current, IO(sink) | PGO | | | | 10 | mA | | Supply voltage rising time, t <sub>r</sub> | | See Note 2 | 1 | | | ms | NOTE 2: $V_{CC}$ rising and falling slew rate must be less then 14 V/ms. NOTE 1: All voltages are with respect to the device GND terminal. # TPS5511 3-CHANNEL POWER SUPPLY SUPERVISOR SLVS170 - AUGUST 1998 # electrical characteristics, $V_{CC}$ = 5 V, $T_J$ = full range. (unless otherwise specified) ## over voltage protection | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|--------------------------------|---------------|---------------------------|------|------|------|------| | | | | | 3.9 | 4.1 | 4.3 | | | | Over-voltage threshold | VS5 | | 5.7 | 6.1 | 6.5 | V | | | | | | 13.3 | 13.8 | 14.3 | | | ILKG | Leakage current (FPO) | | V( <del>FPO</del> ) = 5 V | | | 5 | μΑ | | VOL | (500) | | I <sub>sink</sub> = 10 mA | | | 0.3 | V | | | Low level output voltage (FPO) | Isink = 30 mA | | | 0.7 | V | | ## **PGI and PGO** | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------|------|----------------------|-------|-------|-------|------| | | Input threshold voltage (PGI) | | | 1.141 | 1.192 | 1.242 | V | | | Lindar valtage threshold | VS33 | | 2.71 | 2.83 | 2.95 | V | | Under-voltage threshold | | VS5 | | 4.1 | 4.3 | 4.47 | V | | I <sub>LKG</sub> | Leakage current (PGO) | | PGO = 5 V | | | 5 | μΑ | | VOL | Low level output voltage (PGO) | | Sink current = 10 mA | | | 0.4 | V | ## **PSON** control | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------|-----|-----|-----|------| | Input pull-up current | PSON = 0 V | | 150 | | μΑ | | High-level input voltage | | 2.4 | | | V | | Low-level input voltage | | | | 1.2 | V | #### total device | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----|----------------|-----------------|-----|-----|-----|------| | Icc | Supply current | PSON = 5 V | | | 1 | mA | # switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_J = \text{full range}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-------------------------|-----------------|----------------------|----------------------|--------------------|------| | t <sub>d1</sub> | Delay time (PGI to PGO) | | 200 | 300 | 450 | ms | | t <sub>b</sub> | De-bounce time (PSON) | | 24 | 38 | 57 | ms | | | Noise deglitch time | | 47 | 73 | 110 | μs | | t <sub>d2</sub> | PSON to FPO delay time | | t <sub>b</sub> + 1.1 | t <sub>b</sub> + 2.3 | t <sub>b</sub> + 4 | ms | OFF ON SLVS1<u>70</u> – AUGUST 1998 #### **MECHANICAL DATA** # D (R-PDSO-G\*\*) #### 14 PIN SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 #### **MECHANICAL DATA** # P (R-PDIP-T8) ### PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated