#### 查询TPS7101QPWRG4供应商

#### TPS7#01QUTPS7#33Q, 2TPS7#48Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

- Available in 5-V, 4.85-V, and 3.3-V Fixed-Output and Adjustable Versions
- Very Low-Dropout Voltage . . . Maximum of 32 mV at I<sub>O</sub> = 100 mA (TPS7150)
- Very Low Quiescent Current Independent of Load . . . 285 μA Typ
- Extremely Low Sleep-State Current 0.5 μA Max
- 2% Tolerance Over Specified Conditions For Fixed-Output Versions
- Output Current Range of 0 mA to 500 mA
- TSSOP Package Option Offers Reduced Component Height for Space-Critical Applications
- Power-Good (PG) Status Output

#### description

The TPS71xx integrated circuits are a family of micropower low-dropout (LDO) voltage regulators. An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance is achieved by replacing the typical pnp pass transistor with a PMOS device.

|                                                 |                                                                                    | GE                                                                                                                               |
|-------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4                                | 8<br>7<br>6<br>5                                                                   | ] PG<br>] SENSE†/FB‡<br>] OUT<br>] OUT                                                                                           |
| -                                               |                                                                                    | E                                                                                                                                |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10 | 20<br>19<br>18<br>17<br>16<br>15<br>14<br>13<br>12<br>11                           | PG<br>NC<br>NC<br>FB <sup>‡</sup><br>NC<br>SENSE <sup>†</sup><br>OUT<br>OUT<br>NC<br>NC                                          |
|                                                 | 1<br>2<br>3<br>4<br>W PACH<br>TOP VII<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | 2 7<br>3 6<br>4 5<br><b>W PACKAGE</b><br><b>TOP VIEW</b><br>1 20<br>2 19<br>3 18<br>4 17<br>5 16<br>6 15<br>7 14<br>8 13<br>9 12 |

NC – No internal connection † SENSE – Fixed voltage options only (TPS7133, TPS7148, and TPS7150) ‡ FB – Adjustable version only (TPS7101)

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 32 mV at an output current of 100 mA for the TPS7150) and is directly proportional to the output current (see Figure 1). Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and remains independent of output loading (typically 285  $\mu$ A over the full range of output current, 0 mA to 500 mA). These two key specifications yield a significant improvement in operating life for battery-powered systems. The LDO family also features a sleep mode; applying a TTL high signal to EN (enable) shuts down the regulator, reducing the quiescent current to 0.5  $\mu$ A maximum at T<sub>J</sub> = 25°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

#### description (continued)



Figure 1. Dropout Voltage Versus Output Current

Power good (PG) reports low output voltage and can be used to implement a power-on reset or a low-battery indicator.

The TPS71xx is offered in 3.3-V, 4.85-V, and 5-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges (3% for adjustable version). The TPS71xx family is available in PDIP (8 pin), SO (8 pin), and TSSOP (20-pin) packages. The TSSOP has a maximum height of 1,2 mm.

| AVAILABLE OPTIONS |       |                                     |      |                      |                    |               |           |  |  |  |
|-------------------|-------|-------------------------------------|------|----------------------|--------------------|---------------|-----------|--|--|--|
| Tj                | OUTPI | UT VOLT<br>(V)                      | AGE  | PAC                  | CKAGED DEVICE      | S             | CHIP FORM |  |  |  |
|                   | MIN   | TYP                                 | MAX  | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(P) | TSSOP<br>(PW) | (Y)       |  |  |  |
|                   | 4.9   | 5                                   | 5.1  | TPS7150QD            | TPS7150QP          | TPS7150QPW    | TPS7150Y  |  |  |  |
|                   | 4.75  | 4.85                                | 4.95 | TPS7148QD            | TPS7148QP          | TPS7148QPW    | TPS7148Y  |  |  |  |
| -40°C to 125°C    | 3.23  | 3.3                                 | 3.37 | TPS7133QD            | TPS7133QP          | TPS7133QPW    | TPS7133Y  |  |  |  |
|                   |       | ljustable <sup>1</sup><br>V to 9.75 |      | TPS7101QD            | TPS7101QP          | TPS7101QPW    | TPS7101Y  |  |  |  |

<sup>†</sup>The D and PW packages are available taped and reeled. Add R suffix to device type (e.g., TPS7150QDR). The TPS7101Q is programmable using an external resistor divider (see application information). The chip form is tested at 25°C.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003



TPS7133, TPS7148, TPS7150 (fixed-voltage options)
Capacitor selection is nontrivial. See application information section for details.

#### **Figure 2. Typical Application Configuration**

#### **TPS71xx** chip information

These chips, when properly assembled, display characteristics similar to the TPS71xxQ. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chips may be mounted with conductive epoxy or a gold-silicon preform.





SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

#### functional block diagram



<sup>†</sup> Switch positions are shown with  $\overline{EN}$  low (active).

<sup>‡</sup> For most applications, SENSE should be externally connected to OUT as close as possible to the device. For other implementations, refer to SENSE-pin connection discussion in Applications Information section.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§

| Input voltage range <sup>¶</sup> , V <sub>I</sub> , PG, SENSE, EN                                           | –0.3 V to 11 V                        |
|-------------------------------------------------------------------------------------------------------------|---------------------------------------|
| Output current, I <sub>O</sub>                                                                              |                                       |
| Continuous total power dissipation                                                                          | See Dissipation Rating Tables 1 and 2 |
| Operating virtual junction temperature range, T <sub>J</sub>                                                | –55°C to 150°C                        |
| Storage temperature range, T <sub>sto</sub>                                                                 | –65°C to 150°C                        |
| Storage temperature range, T <sub>stg</sub><br>Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds |                                       |

Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $\P$  All voltage values are with respect to network terminal ground.

#### DISSIPATION RATING TABLE 1 – FREE-AIR TEMPERATURE (see Figure 3)#

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                | 145 mW                                 |
| Р       | 1175 mW                               | 9.4 mW/°C                                      | 752 mW                                | 235 mW                                 |
| PWI     | 700 mW                                | 5.6 mW/°C                                      | 448 mW                                | 140 mW                                 |

#### DISSIPATION RATING TABLE 2 – CASE TEMPERATURE (see Figure 4)#

| PACKAGE | T <sub>C</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>C</sub> = 25°C | T <sub>C</sub> = 70°C<br>POWER RATING | T <sub>C</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| D       | 2188 mW                               | 17.5 mW/°C                                     | 1400 mW                               | 438 mW                                 |
| Р       | 2738 mW                               | 21.9 mW/°C                                     | 1752 mW                               | 548 mW                                 |
| PWII    | 4025 mW                               | 32.2 mW/°C                                     | 2576 mW                               | 805 mW                                 |

<sup>#</sup> Dissipation rating tables and figures are provided for maintenance of junction temperature at or below absolute maximum temperature of 150°C. For guidelines on maintaining junction temperature within recommended operating range, see the Thermal Information section.

Refer to Thermal Information section for detailed power dissipation considerations when using the TSSOP packages.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003



<sup>†</sup> Dissipation rating tables and figures are provided for maintenance of junction temperature at or below absolute maximum temperature of 150°C. For guidelines on maintaining junction temperature within recommended operating range, see the Thermal Information section.

#### recommended operating conditions

|                                                              |          | MIN  | MAX | UNIT |
|--------------------------------------------------------------|----------|------|-----|------|
|                                                              | TPS7101Q | 2.5  | 10  |      |
| Input voltage, VI‡                                           | TPS7133Q | 3.77 | 10  | 0 V  |
|                                                              | TPS7148Q | 5.2  | 10  | v    |
|                                                              | TPS7150Q | 5.33 | 10  |      |
| High-level input voltage at EN, VIH                          |          | 2    |     | V    |
| Low-level input voltage at $\overline{EN}$ , V <sub>IL</sub> |          |      | 0.5 | V    |
| Output current range, IO                                     |          | 0    | 500 | mA   |
| Operating virtual junction temperature rat                   | nge, Tj  | -40  | 125 | °C   |

<sup>‡</sup> Minimum input voltage defined in the recommended operating conditions is the maximum specified output voltage plus dropout voltage at the maximum specified load range. Since dropout voltage is a function of output current, the usable range can be extended for lighter loads. To calculate the minimum input voltage for your maximum output current, use the following equation: V<sub>I(min)</sub> = V<sub>O(max)</sub> + V<sub>DO(max load)</sub> Because the TPS7101 is programmable, r<sub>DS(on)</sub> should be used to calculate V<sub>DO</sub> before applying the above equation. The equation for calculating V<sub>DO</sub> from r<sub>DS(on)</sub> is given in Note 2 in the electrical characteristics table. The minimum value of 2.5 V is the absolute lower limit for the recommended input voltage range for the TPS7101.



## TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

#### electrical characteristics at I<sub>O</sub> = 10 mA, $\overline{EN}$ = 0 V, C<sub>O</sub> = 4.7 $\mu$ F/CSR<sup>†</sup> = 1 $\Omega$ , SENSE/FB shorted to OUT (unless otherwise noted)

| PARAMETER                                      | TEST CON                                          | TEST CONDITIONS <sup>‡</sup>                        |                |      | 1Q, TPS<br>8Q, TPS |     | UNIT   |
|------------------------------------------------|---------------------------------------------------|-----------------------------------------------------|----------------|------|--------------------|-----|--------|
|                                                |                                                   |                                                     | TJ             | MIN  | TYP                | MAX |        |
| Ground current (active mode)                   | $\overline{EN} \le 0.5 \text{ V},$                | V <sub>I</sub> = V <sub>O</sub> + 1 V,              | 25°C           |      | 285                | 350 | μA     |
| Ground current (active mode)                   | $0 \text{ mA} \le I_{O} \le 500 \text{ mA}$ -40   | -40°C to 125°C                                      |                |      | 460                | μΑ  |        |
| Input current (standby mode)                   | $\overline{EN} = V_{I},$                          | 271/21/2401/                                        | 25°C           |      |                    | 0.5 | μA     |
| input current (standby mode)                   | EIN = V,                                          | $2.7 \text{ V} \leq \text{V}_{I} \leq 10 \text{ V}$ | -40°C to 125°C |      |                    | 2   | μΑ     |
|                                                | V <sub>O</sub> = 0,                               | V <b>I</b> = 10 V                                   | 25°C           |      | 1.2                | 2   | A      |
| Output current limit                           | v() = 0, v                                        | v] = 10 v                                           | -40°C to 125°C |      |                    | 2   | A      |
| Pass-element leakage current in standby        |                                                   | 07/////////////////////////////////////             | 25°C           |      |                    | 0.5 | μA     |
| mode                                           | $\overline{EN} = V_{I},$                          | $2.7 \text{ V} \leq \text{V}_{I} \leq 10 \text{ V}$ | -40°C to 125°C |      |                    | 1   | μΑ     |
| PG leakage current                             | Normal operation,                                 | V <sub>PG</sub> = 10 V                              | 25°C           |      | 0.02               | 0.5 |        |
|                                                |                                                   |                                                     | -40°C to 125°C |      |                    | 0.5 | μA     |
| Output voltage temperature coefficient         |                                                   |                                                     | -40°C to 125°C |      | 61                 | 75  | ppm/°C |
| Thermal shutdown junction temperature          |                                                   |                                                     |                |      | 165                |     | °C     |
|                                                | $2.5 V \le V_1 \le 6 V$                           |                                                     | 4000 1- 40500  | 2    |                    |     |        |
| EN logic high (standby mode)                   | $6 \text{ V} \leq \text{V}_{I} \leq 10 \text{ V}$ |                                                     | -40°C to 125°C | 2.7  |                    |     | V      |
|                                                | 071/01/01/01/                                     |                                                     | 25°C           |      |                    | 0.5 | v      |
| EN logic low (active mode)                     | $2.7 \text{ V} \le \text{V}_{I} \le 10 \text{ V}$ |                                                     | -40°C to 125°C |      |                    | 0.5 | v      |
| EN hysteresis voltage                          |                                                   |                                                     | 25°C           |      | 50                 |     | mV     |
|                                                |                                                   | 0.1/ - 1/ 40.1/                                     | 25°C           | -0.5 |                    | 0.5 |        |
| EN input current                               | $0 V \le V_I \le 10 V$                            | $0 \text{ V} \leq \text{V}_{I} \leq 10 \text{ V}$   | -40°C to 125°C | -0.5 |                    | 0.5 | μA     |
|                                                |                                                   |                                                     | 25°C           |      | 2.05               | 2.5 | N      |
| Minimum V <sub>I</sub> for active pass element |                                                   |                                                     | -40°C to 125°C |      |                    | 2.5 | V      |
|                                                |                                                   | L 000 A                                             | 25°C           |      | 1.06               | 1.5 | N      |
| Minimum V <sub>I</sub> for valid PG            | I <sub>PG</sub> = 300 μA                          | IPG = 300 μA                                        | -40°C to 125°C |      |                    | 1.9 | V      |

<sup>†</sup> CSR (compensation series resistance) refers to the total series resistance, including the equivalent series resistance (ESR) of the capacitor, any series resistance added externally, and PWB trace resistance to  $C_{O}$ .

<sup>‡</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

# TPS7101 electrical characteristics at I<sub>O</sub> = 10 mA, V<sub>I</sub> = 3.5 V, $\overline{EN}$ = 0 V, C<sub>O</sub> = 4.7 $\mu$ F/CSR<sup>†</sup> = 1 $\Omega$ , FB shorted to OUT at device leads (unless otherwise noted)

|                                                             | TEST CONDITIONS <sup>‡</sup>                                    |                                                                                                                          | T                                  | TPS7101Q |       |       | UNIT     |
|-------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------|-------|-------|----------|
| PARAMETER                                                   | TEST CO                                                         | NDITIONS+                                                                                                                | Tj                                 | MIN      | TYP   | MAX   |          |
|                                                             | V <sub>I</sub> = 3.5 V,                                         | I <sub>O</sub> = 10 mA                                                                                                   | 25°C                               |          | 1.178 |       | V        |
| Reference voltage (measured at FB with OUT connected to FB) | $2.5 \text{ V} \le \text{V}_I \le 10 \text{ V},$<br>See Note 1  | 5 mA $\leq$ IO $\leq$ 500 mA,                                                                                            | -40°C to 125°C                     | 1.143    |       | 1.213 | V        |
| Reference voltage temperature coefficient                   |                                                                 |                                                                                                                          | -40°C to 125°C                     |          | 61    | 75    | ppm/°C   |
|                                                             | $\lambda = 2.4 \lambda$                                         | $50 \text{ m} \text{ A} \leq 10 \leq 150 \text{ m} \text{ A}$                                                            | 25°C                               |          | 0.7   | 1     |          |
|                                                             | V <sub>I</sub> = 2.4 V,                                         | $50 \ \mu A \le I_O \le 150 \ mA$                                                                                        | -40°C to 125°C                     |          |       | 1     |          |
|                                                             | V <sub>1</sub> = 2.4 V,                                         | $150 \text{ mA} \le I_{O} \le 500$                                                                                       | 25°C                               |          | 0.83  | 1.3   |          |
| Pass-element series resistance                              | $v_{\parallel} = 2.4 v_{,}$                                     | mA                                                                                                                       | $-40^{\circ}$ C to $125^{\circ}$ C |          |       | 1.3   | Ω        |
| (see Note 2)                                                | V <sub>1</sub> = 2.9 V,                                         | $50 \ \mu A \le I_O \le 500 \ mA$                                                                                        | 25°C                               |          | 0.52  | 0.85  | <u> </u> |
|                                                             | $v_1 = 2.9 v_1$                                                 | $50 \ \mu A \ge 10 \ge 500 \ \mu A$                                                                                      | -40°C to 125°C                     |          |       | 0.85  |          |
|                                                             | VI = 3.9 V,                                                     | $50 \ \mu A \le I_O \le 500 \ mA$                                                                                        | 25°C                               |          | 0.32  |       |          |
|                                                             | VI = 5.9 V,                                                     | $50 \ \mu A \le I_O \le 500 \ mA$                                                                                        | 25°C                               |          | 0.23  |       |          |
| Input regulation                                            | V <sub>I</sub> = 2.5 V to 10 V,                                 | 50 µA ≤ $I_{O}$ ≤ 500 mA,                                                                                                | 25°C                               |          |       | 18    | mV       |
| Input regulation                                            | See Note 1                                                      | -40°C to 125°C                                                                                                           |                                    |          | 25    | mv    |          |
|                                                             | I <sub>O</sub> = 5 mA to 500 mA,<br>See Note 1                  | 500 mA, $2.5 \text{ V} \le \text{V}_{I} \le 10 \text{ V},$<br>500 mA, $2.5 \text{ V} \le \text{V}_{I} \le 10 \text{ V},$ | 25°C                               |          |       | 14    | mV       |
|                                                             |                                                                 |                                                                                                                          | -40°C to 125°C                     |          |       | 25    |          |
| Output regulation                                           | $I_{O} = 50 \ \mu A$ to 500 mA,                                 |                                                                                                                          | 25°C                               |          |       | 22    |          |
|                                                             | See Note 1                                                      |                                                                                                                          | -40°C to 125°C                     |          |       | 54    | mV       |
|                                                             |                                                                 |                                                                                                                          | 25°C                               | 48       | 59    |       |          |
| Displa prioritien                                           | 4 400 11-                                                       | I <sub>O</sub> = 50 μA                                                                                                   | -40°C to 125°C                     | 44       |       |       |          |
| Ripple rejection                                            | f = 120 Hz                                                      | I <sub>O</sub> = 500 mA,                                                                                                 | 25°C                               | 45       | 54    |       | dB       |
|                                                             |                                                                 | See Note 1                                                                                                               | -40°C to 125°C                     | 44       |       |       | 1        |
| Output noise-spectral density                               | f = 120 Hz                                                      |                                                                                                                          | 25°C                               |          | 2     |       | μV/√Hz   |
|                                                             |                                                                 | C <sub>O</sub> = 4.7 μF                                                                                                  | 25°C                               |          | 95    |       |          |
| Output noise voltage                                        | 10 Hz $\leq$ f $\leq$ 100 kHz,<br>CSR <sup>†</sup> = 1 $\Omega$ | C <sub>O</sub> = 10 μF                                                                                                   | 25°C                               |          | 89    |       | μVrms    |
|                                                             | C3R1 = 1 52                                                     | C <sub>O</sub> = 100 μF                                                                                                  | 25°C                               |          | 74    |       | 1        |
| PG trip-threshold voltage§                                  | V <sub>FB</sub> voltage decreasing                              | g from above V <sub>PG</sub>                                                                                             | -40°C to 125°C                     | 1.101    |       | 1.145 | V        |
| PG hysteresis voltage§                                      | Measured at V <sub>FB</sub>                                     |                                                                                                                          | 25°C                               |          | 12    |       | mV       |
|                                                             |                                                                 |                                                                                                                          | 25°C                               |          | 0.1   | 0.4   |          |
| PG output low voltage§                                      | IPG = 400 μA,                                                   | V <sub>I</sub> = 2.13 V                                                                                                  | -40°C to 125°C                     |          |       | 0.4   | V        |
|                                                             |                                                                 |                                                                                                                          | 25°C                               | -10      | 0.1   | 10    | <u> </u> |
| FB input current                                            |                                                                 |                                                                                                                          | -40°C to 125°C                     | -20      |       | 20    | nA       |

<sup>†</sup> CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

<sup>‡</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

§ Output voltage programmed to 2.5 V with closed-loop configuration (see application information).

NOTES: 1. When  $V_I < 2.9 V$  and  $I_O > 150 mA$  simultaneously, pass element  $r_{DS(OR)}$  increases (see Figure 27) to a point such that the resulting dropout voltage prevents the regulator from maintaining the specified tolerance range.

2. To calculate dropout voltage, use equation:

 $V_{DO} = I_O \cdot r_{DS(on)}$ 

 $r_{DS(on)}$  is a function of both output current and input voltage. The parametric table lists  $r_{DS(on)}$  for V<sub>I</sub> = 2.4 V, 2.9 V, 3.9 V, and 5.9 V, which corresponds to dropout conditions for programmed output voltages of 2.5 V, 3 V, 4 V, and 6 V, respectively. For other programmed values, refer to Figure 26.



## TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

TPS7133 electrical characteristics at  $I_0 = 10 \text{ mA}$ ,  $V_1 = 4.3 \text{ V}$ ,  $\overline{\text{EN}} = 0 \text{ V}$ ,  $C_0 = 4.7 \mu \text{F/CSR}^{\dagger} = 1 \Omega$ , SENSE shorted to OUT (unless otherwise noted)

|                                |                                                              | TEST CONDITIONS <sup>‡</sup>               |                | TF    | PS71330 | 2    | UNIT   |
|--------------------------------|--------------------------------------------------------------|--------------------------------------------|----------------|-------|---------|------|--------|
| PARAMETER                      | TEST CON                                                     |                                            |                | MIN   | TYP     | MAX  |        |
|                                | V <sub>I</sub> = 4.3 V,                                      | I <sub>O</sub> = 10 mA                     | 25°C           |       | 3.3     |      | v      |
| Output voltage                 | $4.3 \text{ V} \leq \text{V}_I \leq 10 \text{ V},$           | $5 \text{ mA} \le I_O \le 500 \text{ mA}$  | -40°C to 125°C | 3.23  |         | 3.37 | V      |
|                                | I <sub>O</sub> = 10 mA,                                      | VI = 3.23 V                                | 25°C           |       | 4.5     | 7    |        |
|                                |                                                              | v] = 3.23 v                                | -40°C to 125°C |       |         | 8    |        |
| Description                    | $I_{O} = 100 \text{ mA},$                                    | VI. 2.02.V                                 | 25°C           |       | 47      | 60   | mV     |
| Dropout voltage                | IO = 100 MA,                                                 | V <sub>I</sub> = 3.23 V                    | -40°C to 125°C |       |         | 80   | mv     |
|                                | 1a 500 mA                                                    | VI. 2.02.V                                 | 25°C           |       | 235     | 300  |        |
|                                | I <sub>O</sub> = 500 mA,                                     | V <sub>I</sub> = 3.23 V                    | -40°C to 125°C |       |         | 400  |        |
| Pass-element series resistance | (3.23 V – V <sub>O</sub> )/I <sub>O</sub> ,                  | V <sub>I</sub> = 3.23 V,                   | 25°C           |       | 0.47    | 0.6  | Ω      |
| Pass-element series resistance | I <sub>O</sub> = 500 mA                                      |                                            | -40°C to 125°C |       |         | 0.8  | 52     |
| Input regulation               | V <sub>I</sub> = 4.3 V to 10 V,                              | $50 \ \mu A \le I_O \le 500 \ mA$          | 25°C           |       |         | 20   | mV     |
| Input regulation               | v = 4.5 v to 10 v,                                           |                                            | -40°C to 125°C |       |         | 27   | mv     |
|                                | $I_{O} = 5 \text{ mA to } 500 \text{ mA},$                   | , 4.3 V ≤ VI ≤ 10 V $A, 4.3 V ≤ VI ≤ 10 V$ | 25°C           |       | 21      | 38   | mV     |
| Output regulation              |                                                              |                                            | -40°C to 125°C |       |         | 75   | IIIV   |
| Output regulation              | $l_{0} = 50 \text{ m} \text{ A to } 500 \text{ m} \text{ A}$ |                                            | 25°C           |       | 30      | 60   | mV     |
|                                | $10 = 50 \mu A  10  500  \text{mA},$                         |                                            | -40°C to 125°C |       |         | 120  | IIIV   |
|                                |                                                              | L 50 A                                     | 25°C           | 43    | 54      |      |        |
| Ripple rejection               | f = 120 Hz                                                   | I <sub>O</sub> = 50 μA                     | -40°C to 125°C | 40    |         |      | dB     |
| Rippie rejection               | 1 = 120 HZ                                                   | IO = 200 mA                                | 25°C           | 39    | 49      |      | uв     |
|                                |                                                              | IO = 300  mA                               | -40°C to 125°C | 36    |         |      |        |
| Output noise-spectral density  | f = 120 Hz                                                   |                                            | 25°C           |       | 2       |      | μV/√Hz |
|                                |                                                              | C <sub>O</sub> = 4.7 μF                    | 25°C           |       | 274     |      |        |
| Output noise voltage           | 10 Hz ≤ f ≤ 100 kHz,<br>CSR <sup>†</sup> = 1 Ω               | C <sub>O</sub> = 10 μF                     | 25°C           |       | 228     |      | μVrms  |
|                                | CSR1 = 1 52                                                  | C <sub>O</sub> = 100 μF                    | 25°C           |       | 159     |      |        |
| PG trip-threshold voltage      | V <sub>O</sub> voltage decreasing                            | <b>.</b>                                   | -40°C to 125°C | 2.868 |         | 3    | V      |
| PG hysteresis voltage          |                                                              |                                            | 25°C           |       | 35      |      | mV     |
|                                |                                                              |                                            | 25°C           |       | 0.22    | 0.4  | .,     |
| PG output low voltage          | I <sub>PG</sub> = 1 mA,                                      | V <sub>I</sub> = 2.8 V                     | -40°C to 125°C |       |         | 0.4  | V      |

<sup>†</sup>CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to CO.

<sup>‡</sup>Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

# TPS7148 electrical characteristics at $I_0 = 10 \text{ mA}$ , $V_1 = 5.85 \text{ V}$ , $\overline{\text{EN}} = 0 \text{ V}$ , $C_0 = 4.7 \mu \text{F/CSR}^{\dagger} = 1 \Omega$ , SENSE shorted to OUT (unless otherwise noted)

|                                            |                                                         |                                                        | Тj                                 | TF   | PS71480 | 2    | UNIT   |
|--------------------------------------------|---------------------------------------------------------|--------------------------------------------------------|------------------------------------|------|---------|------|--------|
| PARAMETER                                  | TEST CON                                                | TEST CONDITIONS <sup>‡</sup>                           |                                    | MIN  | TYP     | MAX  |        |
| Outrout velta an                           | V <sub>I</sub> = 5.85 V,                                | I <sub>O</sub> = 10 mA                                 | 25°C                               |      | 4.85    |      | v      |
| Output voltage                             | $5.85 \text{ V} \le \text{V}_{I} \le 10 \text{ V},$     | $5 \text{ mA} \le \text{IO} \le 500 \text{ mA}$        | -40°C to 125°C                     | 4.75 |         | 4.95 |        |
|                                            | I <sub>O</sub> = 10 mA,                                 | \/. 47E\/                                              | 25°C                               |      | 2.9     | 6    |        |
|                                            |                                                         | V <sub>I</sub> = 4.75 V                                | -40°C to 125°C                     |      |         | 8    |        |
| Description                                | 10                                                      | \/. A 7E \/                                            | 25°C                               |      | 30      | 37   | mV     |
| Dropout voltage                            | I <sub>O</sub> = 100 mA,                                | V <sub>I</sub> = 4.75 V                                | -40°C to 125°C                     |      |         | 54   | mv     |
|                                            | 1a 500 mA                                               |                                                        | 25°C                               |      | 150     | 180  |        |
|                                            | I <sub>O</sub> = 500 mA,                                | V <sub>I</sub> = 4.75 V                                | $-40^{\circ}$ C to $125^{\circ}$ C |      |         | 250  |        |
| Pass-element series resistance             | (4.75 V − V <sub>O</sub> )/I <sub>O</sub> ,             | V <sub>I</sub> = 4.75 V,                               | 25°C                               |      | 0.32    | 0.35 | Ω      |
| Pass-element series resistance             | I <sub>O</sub> = 500 mA                                 |                                                        | -40°C to 125°C                     |      |         | 0.52 | 52     |
|                                            |                                                         | 50 $\mu$ A $\leq$ I <sub>O</sub> $\leq$ 500 mA $\cdot$ | 25°C                               |      |         | 27   | mV     |
| Input regulation                           | $V_{I} = 5.85 V \text{ to } 10 V,$                      |                                                        | -40°C to 125°C                     |      |         | 37   | mv     |
| $I_{O} = 5 \text{ mA to } 500 \text{ mA},$ | $l_{0} = 5 \text{ m}^{1} \text{ to } 500 \text{ m}^{1}$ | 5 95 V/ < V/ < 10 V/                                   | 25°C                               |      | 12      | 42   | mV     |
|                                            | $5.05 V \leq V \leq 10 V$                               | -40°C to 125°C                                         |                                    |      | 80      | mv   |        |
| Output regulation                          | $h_{\rm c} = 50 \pm 4$ to $500 \pm 4$                   | ., 5.85 V ≤ VI ≤ 10 V                                  | 25°C                               |      | 42      | 60   | mV     |
|                                            | $10 = 50 \mu A  10  500  \text{mA},$                    |                                                        | $-40^{\circ}$ C to $125^{\circ}$ C |      |         | 130  | mv     |
|                                            |                                                         | L 50.0A                                                | 25°C                               | 42   | 53      |      |        |
| Ripple rejection                           | f = 120 Hz                                              | I <sub>O</sub> = 50 μA                                 | $-40^{\circ}$ C to $125^{\circ}$ C | 39   |         |      | dB     |
| Ripple rejection                           | 1 = 120 HZ                                              | IO = 500 mA                                            | 25°C                               | 39   | 50      |      | uв     |
|                                            |                                                         | IO = 300  mA                                           | $-40^{\circ}$ C to $125^{\circ}$ C | 35   |         |      |        |
| Output noise-spectral density              | f = 120 Hz                                              |                                                        | 25°C                               |      | 2       |      | μV/√Hz |
|                                            |                                                         | C <sub>O</sub> = 4.7 μF                                | 25°C                               |      | 410     |      |        |
| Output noise voltage                       | 10 Hz ≤ f ≤ 100 kHz,<br>CSR <sup>†</sup> = 1 Ω          | C <sub>O</sub> = 10 μF                                 | 25°C                               |      | 328     |      | μVrms  |
|                                            |                                                         | C <sub>O</sub> = 100 μF                                | 25°C                               |      | 212     |      |        |
| PG trip-threshold voltage                  | VO voltage decreasing                                   | <b>.</b>                                               | -40°C to 125°C                     | 4.5  |         | 4.7  | V      |
| PG hysteresis voltage                      |                                                         |                                                        | 25°C                               |      | 50      |      | mV     |
|                                            |                                                         | V 440.V                                                | 25°C                               |      | 0.2     | 0.4  |        |
| PG output low voltage                      | IPG = 1.2 mA,                                           | V <sub>I</sub> = 4.12 V                                | -40°C to 125°C                     |      |         | 0.4  | V      |

<sup>†</sup> CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

<sup>‡</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.



SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

# TPS7150 electrical characteristics at I<sub>O</sub> = 10 mA, V<sub>I</sub> = 6 V, $\overline{EN}$ = 0 V, C<sub>O</sub> = 4.7 $\mu$ F/CSR<sup>†</sup> = 1 $\Omega$ , SENSE shorted to OUT (unless otherwise noted)

|                                |                                                               |                                                                                                                                  | Тј                                 | TPS7150Q |      |      |        |
|--------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------|------|------|--------|
| PARAMETER                      | TEST CON                                                      | TEST CONDITIONS <sup>‡</sup>                                                                                                     |                                    | MIN      | TYP  | MAX  | UNIT   |
| Outrout velta an               | V <sub>I</sub> = 6 V,                                         | I <sub>O</sub> = 10 mA                                                                                                           | 25°C                               |          | 5    |      | v      |
| Output voltage                 | $6 V \le V_I \le 10 V$ ,                                      | $5 \text{ mA} \le I_{O} \le 500 \text{ mA}$                                                                                      | -40°C to 125°C                     | 4.9      |      | 5.1  | v      |
|                                | 10                                                            | V/- 4 99 V/                                                                                                                      | 25°C                               |          | 2.9  | 6    |        |
|                                | I <sub>O</sub> = 10 mA,                                       | V <sub>I</sub> = 4.88 V                                                                                                          | -40°C to 125°C                     |          |      | 8    |        |
| Description                    | 10                                                            | V/- 4 99 V/                                                                                                                      | 25°C                               |          | 27   | 32   | mV     |
| Dropout voltage                | I <sub>O</sub> = 100 mA,                                      | VI = 4.88 V                                                                                                                      | -40°C to 125°C                     |          |      | 47   | mv     |
|                                | 1a 500 mA                                                     | V/- 4 99 V/                                                                                                                      | 25°C                               |          | 146  | 170  |        |
|                                | I <sub>O</sub> = 500 mA,                                      | V <b>I</b> = 4.88 V                                                                                                              | -40°C to 125°C                     |          |      | 230  |        |
| Pass-element series resistance | $(4.88 \text{ V} - \text{V}_{O})/\text{I}_{O},$               | V <sub>I</sub> = 4.88 V,                                                                                                         | 25°C                               |          | 0.29 | 0.32 | Ω      |
| Pass-element series resistance | I <sub>O</sub> = 500 mA                                       | •                                                                                                                                | -40°C to 125°C                     |          |      | 0.47 |        |
|                                |                                                               | $50 \ \mu A \le I_O \le 500 \ mA$                                                                                                | 25°C                               |          |      | 25   | mV     |
| Input regulation               | $V_{I} = 6 V \text{ to } 10 V,$                               |                                                                                                                                  | -40°C to 125°C                     |          |      | 32   | mv     |
|                                | $I_{O} = 5 \text{ mA to } 500 \text{ mA},$                    | $0 \text{ mA},  6 \text{ V} \le \text{V}_{I} \le 10 \text{ V}$<br>$0 \text{ mA},  6 \text{ V} \le \text{V}_{I} \le 10 \text{ V}$ | 25°C                               |          | 30   | 45   | mV     |
|                                |                                                               |                                                                                                                                  | -40°C to 125°C                     |          |      | 86   | mv     |
| Output regulation              | $h_{0} = 50 \text{ m} \text{ A}$ to $500 \text{ m} \text{ A}$ |                                                                                                                                  | 25°C                               |          | 45   | 65   | mV     |
|                                | $10 = 50 \mu A  10  500  \text{mA},$                          |                                                                                                                                  | -40°C to 125°C                     |          |      | 140  | mv     |
|                                |                                                               | 504                                                                                                                              | 25°C                               | 45       | 55   |      |        |
| Ripple rejection               | f = 120 Hz                                                    | I <sub>O</sub> = 50 μA                                                                                                           | $-40^{\circ}$ C to $125^{\circ}$ C | 40       |      |      | dB     |
| Rippie rejection               | 1 = 120 HZ                                                    | $l_{0} = 500 \text{ mA}$                                                                                                         | 25°C                               | 42       | 52   |      | uв     |
|                                |                                                               | I <sub>O</sub> = 500 mA                                                                                                          | -40°C to 125°C                     | 36       |      |      |        |
| Output noise-spectral density  | f = 120 Hz                                                    |                                                                                                                                  | 25°C                               |          | 2    |      | μV/√Hz |
|                                |                                                               | C <sub>O</sub> = 4.7 μF                                                                                                          | 25°C                               |          | 430  |      |        |
| Output noise voltage           | 10 Hz ≤ f ≤ 100 kHz,<br>CSR <sup>†</sup> = 1 Ω                | C <sub>O</sub> = 10 μF                                                                                                           | 25°C                               |          | 345  |      | μVrms  |
|                                | 001() = 1 22                                                  | C <sub>O</sub> = 100 μF                                                                                                          | 25°C                               |          | 220  |      | 1      |
| PG trip-threshold voltage      | VO voltage decreasing                                         | from above V <sub>PG</sub>                                                                                                       | -40°C to 125°C                     | 4.55     |      | 4.75 | V      |
| PG hysteresis voltage          |                                                               | -                                                                                                                                | 25°C                               |          | 53   |      | mV     |
|                                |                                                               |                                                                                                                                  | 25°C                               |          | 0.2  | 0.4  |        |
| PG output low voltage          | IPG = 1.2 mA,                                                 | Vj = 4.25 V                                                                                                                      | -40°C to 125°C                     |          |      | 0.4  | V      |

<sup>†</sup> CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

<sup>‡</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

# electrical characteristics at I<sub>O</sub> = 10 mA, $\overline{EN}$ = 0 V, C<sub>O</sub> = 4.7 $\mu$ F/CSR<sup>†</sup> = 1 $\Omega$ , T<sub>J</sub> = 25°C, SENSE/FB shorted to OUT (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS <sup>‡</sup>                                                                                                                                                              | TPS7101Y, TPS7133Y<br>TPS7148Y, TPS7150Y | UNIT |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|
|                                       |                                                                                                                                                                                           | MIN TYP MAX                              |      |
| Ground current (active mode)          | $\label{eq:loss} \begin{split} \overline{\text{EN}} &\leq 0.5 \text{ V}, & \text{V}_{I} = \text{V}_{O} + 1 \text{ V}, \\ 0 \text{ mA} &\leq \text{I}_{O} \leq 500 \text{ mA} \end{split}$ | 285                                      | μA   |
| Output current limit                  | $V_{O} = 0,$ $V_{I} = 10 V$                                                                                                                                                               | 1.2                                      | А    |
| PG leakage current                    | Normal operation, $V_{PG} = 10 V$                                                                                                                                                         | 0.02                                     | μA   |
| Thermal shutdown junction temperature |                                                                                                                                                                                           | 165                                      | °C   |
| EN hysteresis voltage                 |                                                                                                                                                                                           | 50                                       | mV   |
| Minimum VI for active pass element    |                                                                                                                                                                                           | 2.05                                     | V    |
| Minimum VI for valid PG               | I <sub>PG</sub> = 300 μA                                                                                                                                                                  | 1.06                                     | V    |

| PARAMETER                                                   | TEAT OF                                                        | TEST CONDITIONS <sup>†</sup>               |  |       |     |        |
|-------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------|--|-------|-----|--------|
| FARAMETER                                                   | TEST CC                                                        | TEST CONDITIONS <sup>‡</sup>               |  |       | MAX | UNIT   |
| Reference voltage (measured at FB with OUT connected to FB) | V <sub>I</sub> = 3.5 V,                                        | I <sub>O</sub> = 10 mA                     |  | 1.178 |     | V      |
|                                                             | VI = 2.4 V,                                                    | $50 \ \mu A \le I_O \le 150 \ mA$          |  | 0.7   |     |        |
|                                                             | V <sub>I</sub> = 2.4 V,                                        | $150~mA \le I_{O} \le 500~mA$              |  | 0.83  |     |        |
| Pass-element series resistance (see Note 2)                 | V <sub>I</sub> = 2.9 V,                                        | $50 \ \mu A \leq I_O \leq 500 \ mA$        |  | 0.52  |     | Ω      |
|                                                             | V <sub>I</sub> = 3.9 V,                                        | $50 \ \mu A \leq I_O \leq 500 \ mA$        |  | 0.32  |     |        |
|                                                             | V <sub>I</sub> = 5.9 V,                                        | $50 \ \mu A \leq I_O \leq 500 \ mA$        |  | 0.23  |     |        |
| Input regulation                                            | V <sub>I</sub> = 2.5 V to 10 V,<br>See Note 1                  | 50 $\mu A \leq I_{O} \leq$ 500 mA,         |  |       | 18  | mV     |
|                                                             | $2.5 \text{ V} \le \text{V}_I \le 10 \text{ V},$<br>See Note 1 | $I_{O} = 5 \text{ mA to } 500 \text{ mA},$ |  |       | 14  | mV     |
| Output regulation                                           | $2.5 V \le V_I \le 10 V$ ,<br>See Note 1                       | $I_{O}$ = 50 $\mu$ A to 500 mA,            |  |       | 22  | mV     |
| Ripple rejection                                            | $V_{I} = 3.5 V,$<br>$I_{O} = 50 \mu A$                         | f = 120 Hz,                                |  | 59    |     | dB     |
| Output noise-spectral density                               | V <sub>I</sub> = 3.5 V,                                        | f = 120 Hz                                 |  | 2     |     | μV/√Hz |
|                                                             | VI = 3.5 V,                                                    | C <sub>O</sub> = 4.7 μF                    |  | 95    |     |        |
| Output noise voltage                                        | 10 Hz $\leq$ f $\leq$ 100 kHz,                                 | C <sub>O</sub> = 10 μF                     |  | 89    |     | μVrms  |
|                                                             | $CSR^{\dagger} = 1 \Omega$                                     | C <sub>O</sub> = 100 μF                    |  | 74    |     |        |
| PG hysteresis voltage§                                      | V <sub>I</sub> = 3.5 V,                                        | Measured at V <sub>FB</sub>                |  | 12    |     | mV     |
| PG output low voltage§                                      | V <sub>I</sub> = 2.13 V,                                       | I <sub>PG</sub> = 400 μA                   |  | 0.1   |     | V      |
| FB input current                                            | V <sub>I</sub> = 3.5 V                                         | V <sub>I</sub> = 3.5 V                     |  | 0.1   |     | nA     |

† CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to CO.

<sup>‡</sup>Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.

§ Output voltage programmed to 2.5 V with closed-loop configuration (see application information).

NOTES: 1. When  $V_I < 2.9 V$  and  $I_O > 150 mA$  simultaneously, pass element  $r_{DS(on)}$  increases (see Figure 27) to a point such that the resulting dropout voltage prevents the regulator from maintaining the specified tolerance range.

2. To calculate dropout voltage, use equation:

 $V_{DO} = I_O \cdot r_{DS(on)}$ 

 $r_{DS(on)}$  is a function of both output current and input voltage. The parametric table lists  $r_{DS(on)}$  for V<sub>I</sub> = 2.4 V, 2.9 V, 3.9 V, and 5.9 V, which corresponds to dropout conditions for programmed output voltages of 2.5 V, 3 V, 4 V, and 6 V, respectively. For other programmed values, refer to Figure 26.



## TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

electrical characteristics at I<sub>O</sub> = 10 mA,  $\overline{EN}$  = 0 V, C<sub>O</sub> = 4.7  $\mu$ F/CSR<sup>†</sup> = 1  $\Omega$ , T<sub>J</sub> = 25°C, SENSE shorted to OUT (unless otherwise noted) (continued)

|                                | TEAT OF                                               | TEST CONDITIONS <sup>‡</sup>              |  |      |     |        |
|--------------------------------|-------------------------------------------------------|-------------------------------------------|--|------|-----|--------|
| PARAMETER                      | TEST CC                                               | TEST CONDITIONS+                          |  |      | MAX | UNIT   |
| Output voltage                 | V <sub>I</sub> = 4.3 V,                               | l <sub>O</sub> = 10 mA                    |  | 3.3  |     | V      |
|                                | V <sub>I</sub> = 3.23 V,                              | I <sub>O</sub> = 10 mA                    |  | 0.02 |     |        |
| Dropout voltage                | V <sub>I</sub> = 3.23 V,                              | I <sub>O</sub> = 100 mA                   |  | 47   |     | mV     |
|                                | V <sub>I</sub> = 3.23 V,                              | I <sub>O</sub> = 500 mA                   |  | 235  |     |        |
| Pass-element series resistance | $(3.23 V - V_{O})/I_{O},$<br>$I_{O} = 500 \text{ mA}$ | V <sub>I</sub> = 3.23 V,                  |  | 0.47 |     | Ω      |
|                                | $4.3 \text{ V} \le \text{V}_{I} \le 10 \text{ V},$    | $I_{O} = 5 \text{ mA to } 500 \text{ mA}$ |  | 21   |     | mV     |
| Output regulation              | 4.3 V $\leq$ V <sub>I</sub> $\leq$ 10 V,              | $I_{O}$ = 50 $\mu$ A to 500 mA            |  | 30   |     | mV     |
| Displa rejection               | V <sub>I</sub> = 4.3 V,<br>f = 120 Hz                 | I <sub>O</sub> = 50 μA                    |  | 54   | dB  | ٩D     |
| Ripple rejection               |                                                       | I <sub>O</sub> = 500 mA                   |  | 49   |     |        |
| Output noise-spectral density  | V <sub>I</sub> = 4.3 V,                               | f = 120 Hz                                |  | 2    |     | μV/√Hz |
|                                | VI = 4.3 V,                                           | C <sub>O</sub> = 4.7 μF                   |  | 274  |     |        |
| Output noise voltage           | 10 Hz $\leq$ f $\leq$ 100 kHz,                        | C <sub>O</sub> = 10 μF                    |  | 228  |     | μVrms  |
|                                | $CSR^{\dagger} = 1 \Omega$                            | C <sub>O</sub> = 100 μF                   |  | 159  |     |        |
| PG hysteresis voltage          | VI = 4.3 V                                            | -                                         |  | 35   |     | mV     |
| PG output low voltage          | V <sub>I</sub> = 2.8 V,                               | IPG = 1 mA                                |  | 0.22 |     | V      |

|                                | TEAT OF                                               | TEST CONDITIONS <sup>‡</sup>              |  |      | TPS7148Y |                    |  |
|--------------------------------|-------------------------------------------------------|-------------------------------------------|--|------|----------|--------------------|--|
| PARAMETER                      | TEST CC                                               |                                           |  |      | MAX      | UNIT               |  |
| Output voltage                 | VI = 5.85 V,                                          | I <sub>O</sub> = 10 mA                    |  | 4.85 |          | V                  |  |
|                                | V <sub>I</sub> = 4.75 V,                              | I <sub>O</sub> = 10 mA                    |  | 0.08 |          |                    |  |
| Dropout voltage                | VI = 4.75 V,                                          | I <sub>O</sub> = 100 mA                   |  | 30   |          | mV                 |  |
|                                | V <sub>I</sub> = 4.75 V,                              | I <sub>O</sub> = 500 mA                   |  | 150  |          |                    |  |
| Pass-element series resistance | $(4.75 V - V_{O})/I_{O},$<br>$I_{O} = 500 \text{ mA}$ | V <sub>I</sub> = 4.75 V,                  |  | 0.32 |          | Ω                  |  |
|                                | 5.85 V ≤ VI ≤ 10 V,                                   | $I_{O} = 5 \text{ mA to } 500 \text{ mA}$ |  | 12   |          | mV                 |  |
| Output regulation              | 5.85 V ≤ VI ≤ 10 V,                                   | $I_{O} = 50 \ \mu A$ to 500 mA            |  | 42   |          | mV                 |  |
| Pipple rejection               | V <sub>I</sub> = 5.85 V,<br>f = 120 Hz                | I <sub>O</sub> = 50 μA                    |  | 53   | dB       |                    |  |
| Ripple rejection               |                                                       | I <sub>O</sub> = 500 mA                   |  | 50   |          |                    |  |
| Output noise-spectral density  | V <sub>I</sub> = 5.85 V,                              | f = 120 Hz                                |  | 2    |          | μV/√ <del>Hz</del> |  |
|                                | VI = 5.85 V,                                          | $C_{O} = 4.7  \mu F$                      |  | 410  |          |                    |  |
| Output noise voltage           | 10 Hz $\leq$ f $\leq$ 100 kHz,                        | C <sub>O</sub> = 10 μF                    |  | 328  | μVrm     |                    |  |
|                                | $CSR^{\dagger} = 1 \Omega$                            | C <sub>O</sub> = 100 μF                   |  | 212  |          | 1                  |  |
| PG hysteresis voltage          | V <sub>I</sub> = 5.85 V                               | •                                         |  | 50   |          | mV                 |  |
| PG output low voltage          | V <sub>I</sub> = 4.12 V,                              | I <sub>PG</sub> = 1.2 mA                  |  | 0.2  | 0.4      | V                  |  |

<sup>†</sup>CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

<sup>‡</sup>Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

# electrical characteristics at I<sub>O</sub> = 10 mA, $\overline{EN}$ = 0 V, C<sub>O</sub> = 4.7 $\mu$ F/CSR<sup>†</sup> = 1 $\Omega$ , T<sub>J</sub> = 25°C, SENSE shorted to OUT (unless otherwise noted) (continued)

| DADAMETER                      |                                                       | TEST CONDITIONS <sup>‡</sup>   |  |      | TPS7150Y |        |  |
|--------------------------------|-------------------------------------------------------|--------------------------------|--|------|----------|--------|--|
| PARAMETER                      | IESICO                                                |                                |  |      | MAX      | UNIT   |  |
| Output voltage                 | V <sub>I</sub> = 6 V,                                 | I <sub>O</sub> = 10 mA         |  | 5    |          | V      |  |
|                                | V <sub>I</sub> = 4.88 V,                              | I <sub>O</sub> = 10 mA         |  | 0.13 |          |        |  |
| Dropout voltage                | V <sub>I</sub> = 4.88 V,                              | I <sub>O</sub> = 100 mA        |  | 27   |          | mV     |  |
|                                | V <sub>I</sub> = 4.88 V,                              | I <sub>O</sub> = 500 μA        |  | 146  |          |        |  |
| Pass-element series resistance | $(4.88 V - V_{O})/I_{O},$<br>$I_{O} = 500 \text{ mA}$ | V <sub>I</sub> = 4.88 V,       |  | 0.29 |          | Ω      |  |
| Output regulation              | $6 \text{ V} \leq \text{V}_{I} \leq 10 \text{ V},$    | IO = 5 mA to 500 mA            |  | 30   |          | mV     |  |
|                                | $6 V \le V_I \le 10 V$ ,                              | $I_{O}$ = 50 $\mu$ A to 500 mA |  | 45   |          | mV     |  |
| Disada astrotica               | $V_{I} = 6 V_{,}$                                     | IO = 50 μA                     |  | 55   | dE       | dB     |  |
| Ripple rejection               | f = 120 Hz                                            | I <sub>O</sub> = 500 mA        |  | 52   |          | αв     |  |
| Output noise-spectral density  | V <sub>I</sub> = 6 V,                                 | f = 120 Hz                     |  | 2    |          | μV/√Hz |  |
|                                | V <sub>I</sub> = 6 V,                                 | C <sub>O</sub> = 4.7 μF        |  | 430  |          |        |  |
| Output noise voltage           | $10 \text{ Hz} \le \text{f} \le 100 \text{ kHz},$     | C <sub>O</sub> = 10 μF         |  | 345  |          | μVrms  |  |
|                                | $CSR^{\dagger} = 1 \Omega$                            | C <sub>O</sub> = 100 μF        |  | 220  |          |        |  |
| PG hysteresis voltage          | V <sub>I</sub> = 6 V                                  | -                              |  | 53   |          | mV     |  |
| PG output low voltage          | V <sub>I</sub> = 4.25 V,                              | PG = 1.2 mA                    |  | 0.2  |          | V      |  |

<sup>†</sup> CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

<sup>‡</sup> Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must be taken into account separately.



**TYPICAL CHARACTERISTICS** 

|                     |                                               |                              | FIGURE |
|---------------------|-----------------------------------------------|------------------------------|--------|
|                     |                                               | vs Output current            | 5      |
| lQ                  | Quiescent current                             | vs Input voltage             | 6      |
|                     |                                               | vs Free-air temperature      | 7      |
| VDO                 | Dropout voltage                               | vs Output current            | 8      |
| $\Delta V_{DO}$     | Change in dropout voltage                     | vs Free-air temperature      | 9      |
| ΔVO                 | Change in output voltage                      | vs Free-air temperature      | 10     |
| VO                  | Output voltage                                | vs Input voltage             | 11     |
| ΔVO                 | Change in output voltage                      | vs Input voltage             | 12     |
|                     |                                               |                              | 13     |
|                     |                                               |                              | 14     |
| VO                  | Output voltage                                | vs Output current            | 15     |
|                     |                                               |                              | 16     |
|                     |                                               |                              | 17     |
|                     |                                               | _                            | 18     |
|                     | Ripple rejection                              | vs Frequency                 | 19     |
|                     |                                               |                              | 20     |
|                     |                                               |                              | 21     |
|                     |                                               | _                            | 22     |
|                     | Output spectral noise density                 | vs Frequency                 | 23     |
|                     |                                               |                              | 24     |
| <sup>r</sup> DS(on) | Pass-element resistance                       | vs Input voltage             | 25     |
| R                   | Divider resistance                            | vs Free-air temperature      | 26     |
| I(SENSE)            | SENSE pin current                             | vs Free-air temperature      | 27     |
|                     | FB leakage current                            | vs Free-air temperature      | 28     |
|                     | Minimum input voltage for active-pass element | vs Free-air temperature      | 29     |
| VI                  | Minimum input voltage for valid PG            | vs Free-air temperature      | 30     |
| li(EN)              | Input current (EN)                            | vs Free-air temperature      | 31     |
|                     | Output voltage response from Enable (EN)      |                              | 32     |
| Vpg                 | Power-good (PG) voltage                       | vs Output voltage            | 33     |
|                     |                                               | _                            | 34     |
| CSR                 | Compensation series resistance                | vs Output current            | 35     |
|                     |                                               |                              | 36     |
| CSR                 | Compensation series resistance                | vs Added ceramic capacitance | 37     |
|                     |                                               |                              | 38     |
| CSR                 | Compensation series resistance                | vs Output current            | 39     |
|                     |                                               |                              | 40     |
| CSR                 | Compensation series resistance                | vs Added ceramic capacitance | 41     |

#### Table of Graphs



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003



#### **TYPICAL CHARACTERISTICS**



#### TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

Change in Dropout Voltage – mV

6

**TYPICAL CHARACTERISTICS CHANGE IN DROPOUT VOLTAGE** CHANGE IN OUTPUT VOLTAGE vs vs FREE-AIR TEMPERATURE FREE-AIR TEMPERATURE 10 20 I<sub>O</sub> = 100 mA  $V_I = V_{O(nom)} + 1 V$ 8  $I_0 = 10 \text{ mA}$ 15  $\Delta V_O$  – Change in Output Voltage – mV 6 10 4 5 2 0 0 -2 -5 -4 -10 -6 -15 -8 -10 -20 , -50 25 100 -25 0 50 75 125 -50 -25 25 0 T<sub>A</sub> – Free-Air Temperature – °C Figure 9 Figure 10 **OUTPUT VOLTAGE** vs







SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003



#### **TYPICAL CHARACTERISTICS**



#### TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003



#### **TYPICAL CHARACTERISTICS**



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

#### **TYPICAL CHARACTERISTICS TPS7101Q OUTPUT SPECTRAL NOISE DENSITY** vs FREQUENCY 10 T<sub>A</sub> = 25°C **No Input Capacitance** Output Spectral Noise Density – $\mu$ V/ $\sqrt{Hz}$ VI = 3.5 V Vo Programmed to 2.5 V CO = 4.7 μF (CSR = 1 Ω 1 $C_0 = 10 \ \mu F (CSR = 1 \ \Omega)$ 0.1 $C_0 = 100 \ \mu F (CSR = 1 \ \Omega)$ 0.01 10 102 103 104 105 f - Frequency - Hz Figure 21

**TPS7133Q OUTPUT SPECTRAL NOISE DENSITY** vs FREQUENCY T<sub>A</sub> = 25°C

10

10

1

0.1

10









 $C_0 = 10 \ \mu F (CSR = 1 \ \Omega)$ 

\_\_\_\_

T<sub>A</sub> = 25°C

 $V_{I} = 6 V$ 

 $C_0 = 4.7 \ \mu F (CSR = 1 \ \Omega)$ 

No Input Capacitance

10 k

100 k



Figure 24

1.1.1.111

1 k

f - Frequency - Hz

 $C_0 = 100 \ \mu F (CSR = 1 \ \Omega)$ 

100



#### TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003



**TYPICAL CHARACTERISTICS** 



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003



**TYPICAL CHARACTERISTICS** 







#### TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

OUTPUT VOLTAGE RESPONSE FROM ENABLE (EN) V<sub>O</sub> – Output Voltage – V VO(nom) T<sub>A</sub> = 25°C 6 **R**<sub>L</sub> = **500** Ω  $C_0 = 4.7 \ \mu F (ESR = 1\Omega)$ EN Voltage – V No Input Capacitance 4 2 0 -2 0 20 40 60 80 100 120 140 Time –  $\mu$ s Figure 32 **POWER-GOOD (PG) VOLTAGE** vs OUTPUT VOLTAGE 6  $T_A = 25^{\circ}C$ PG Pulled Up to 5 V With 5 k $\Omega$ V<sub>PG</sub> – Power-Good (PG) Voltage – V 5 4 3 2 1

#### **TYPICAL CHARACTERISTICS**



96

97

98

95

0 ⊑ 93

94

SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003







C

ī

**CSR – Compensation Series Resistance** 

CSR – Compensation Series Resistance –  $\Omega$ 

10

1

0.2 0.1

0





 $\dagger$ CSR values below 0.1  $\Omega$  are not recommended.

I<sub>O</sub> = 100 mA

T<sub>A</sub> = 25°C

TEXAS

SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

### **TYPICAL CHARACTERISTICS**



<sup>†</sup>Ceramic capacitor

Figure 42. Test Circuit for Typical Regions of Stability (Figures 34 through 41)



SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

#### **APPLICATION INFORMATION**

The TPS71xx series of low-dropout (LDO) regulators is designed to overcome many of the shortcomings of earlier-generation LDOs, while adding features such as a power-saving shutdown mode and a power-good indicator. The TPS71xx family includes three fixed-output voltage regulators: the TPS7133 (3.3 V), the TPS7148 (4.85 V), and the TPS7150 (5 V). The family also offers an adjustable device, the TPS7101 (adjustable from 1.2 V to 9.75 V).

#### device operation

The TPS71xx, unlike many other LDOs, features very low quiescent currents that remain virtually constant even with varying loads. Conventional LDO regulators use a pnp-pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). Close examination of the data sheets reveals that those devices are typically specified under near no-load conditions; actual operating currents are much higher as evidenced by typical quiescent current versus load current curves. The TPS71xx uses a PMOS transistor to pass current; because the gate of the PMOS element is voltage driven, operating currents are low and invariable over the full load range. The TPS71xx specifications reflect actual performance under load.

Another pitfall associated with the pnp-pass element is its tendency to saturate when the device goes into dropout. The resulting drop in  $\beta$  forces an increase in I<sub>B</sub> to maintain the load. During power up, this translates to large start-up currents. Systems with limited supply current may fail to start up. In battery-powered systems, it means rapid battery discharge when the voltage decays below the minimum required for regulation. The TPS71xx quiescent current remains low even when the regulator drops out, eliminating both problems.

Included in the TPS71xx family is a 4.85-V regulator, the TPS7148. Designed specifically for 5-V cellular systems, its 4.85-V output, regulated to within  $\pm 2\%$ , allows for operation within the low-end limit of 5-V systems specified to  $\pm 5\%$  tolerance; therefore, maximum regulated operating lifetime is obtained from a battery pack before the device drops out, adding crucial talk minutes between charges.

The TPS71xx family also features a shutdown mode that places the output in the high-impedance state (essentially equal to the feedback-divider resistance) and reduces quiescent current to under 2  $\mu$ A. If the shutdown feature is not used, EN should be tied to ground. Response to an enable transition is quick; regulated output voltage is reestablished in typically 120  $\mu$ s.

#### minimum load requirements

The TPS71xx family is stable even at zero load; no minimum load is required for operation.

#### **SENSE-pin connection**

The SENSE pin of fixed-output devices must be connected to the regulator output for proper functioning of the regulator. Normally, this connection should be as short as possible; however, the connection can be made near a critical circuit (remote sense) to improve performance at that point. Internally, SENSE connects to a high-impedance wide-bandwidth amplifier through a resistor-divider network and noise pickup feeds through to the regulator output. Routing the SENSE connection to minimize/avoid noise pickup is essential. Adding an RC network between SENSE and OUT to filter noise is not recommended because it can cause the regulator to oscillate.

#### external capacitor requirements

An input capacitor is not required; however, a ceramic bypass capacitor (0.047 pF to 0.1  $\mu$ F) improves load transient response and noise rejection if the TPS71xx is located more than a few inches from the power supply. A higher-capacitance electrolytic capacitor may be necessary if large (hundreds of milliamps) load transients with fast rise times are anticipated.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

#### **APPLICATION INFORMATION**

#### external capacitor requirements (continued)

As with most LDO regulators, the TPS71xx family requires an output capacitor for stability. A 10- $\mu$ F solid-tantalum capacitor connected from the regulator output to ground is sufficient to ensure stability over the full load range (see Figure 43). Adding high-frequency ceramic or film capacitors (such as power-supply bypass capacitors for digital or analog ICs) can cause the regulator to become unstable unless the ESR of the tantalum capacitor is less than 1.2  $\Omega$  over temperature. Where component height and/or mounting area is a problem, physically smaller, 10-μF devices can be screened for ESR. Figures 34 through 41 show the stable regions of operation using different values of output capacitance with various values of ceramic load capacitance.

In applications with little or no high-frequency bypass capacitance (< 0.2  $\mu$ F), the output capacitance can be reduced to 4.7 μF, provided ESR is maintained between the values shown in figures 34 through 41. Because minimum capacitor ESR is seldom if ever specified, it may be necessary to add a  $0.5-\Omega$  to  $1-\Omega$  resistor in series with the capacitor and limit ESR to 1.5  $\Omega$  maximum.



<sup>†</sup>TPS7133, TPS7148, TPS7150 (fixed-voltage options)

Figure 43. Typical Application Circuit

#### programming the TPS7101 adjustable LDO regulator

Programming the adjustable regulators is accomplished using an external resistor divider as shown in Figure 44. The equation governing the output voltage is:

$$V_{O} = V_{ref} \cdot \left(1 + \frac{R1}{R2}\right)$$

where

V<sub>ref</sub> = reference voltage, 1.178 V typ



SLVS092G – NOVEMBER 1994 – REVISED JANUARY 2003

#### **APPLICATION INFORMATION**

#### programming the TPS7101 adjustable LDO regulator (continued)

Resistors R1 and R2 should be chosen for approximately 7- $\mu$ A divider current. A recommended value for R2 is 169 k $\Omega$  with R1 adjusted for the desired output voltage. Smaller resistors can be used, but offer no inherent advantage and consume more power. Larger values of R1 and R2 should be avoided as leakage currents at FB introduce an error. Solving equation 1 for R1 yields a more useful equation for choosing the appropriate resistance:

$$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \cdot R2$$



| PROGRAMMING GUIDE |     |     |      |  |  |  |  |
|-------------------|-----|-----|------|--|--|--|--|
| OUTPUT<br>VOLTAGE | R1  | R2  | UNIT |  |  |  |  |
| 2.5 V             | 191 | 169 | kΩ   |  |  |  |  |
| 3.3 V             | 309 | 169 | kΩ   |  |  |  |  |
| 3.6 V             | 348 | 169 | kΩ   |  |  |  |  |
| 4 V               | 402 | 169 | kΩ   |  |  |  |  |
| 5 V               | 549 | 169 | kΩ   |  |  |  |  |
| 6.4 V             | 750 | 169 | kΩ   |  |  |  |  |

Figure 44. TPS7101 Adjustable LDO Regulator Programming

#### power-good indicator

The TPS71xx features a power-good (PG) output that can be used to monitor the status of the regulator. The internal comparator monitors the output voltage: when the output drops to between 92% and 98% of its nominal regulated value, the PG output transistor turns on, taking the signal low. The open-drain output requires a pullup resistor. If not used, it can be left floating. PG can be used to drive power-on reset circuitry or as a low-battery indicator. PG does not assert itself when the regulated output voltage falls outside the specified 2% tolerance, but instead reports an output voltage low, relative to its nominal regulated value.

#### regulator protection

The TPS71xx PMOS-pass transistor has a built-in back diode that safely conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS71xx also features internal current limiting and thermal protection. During normal operation, the TPS71xx limits output current to approximately 1 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 165°C, thermal-protection circuitry shuts it down. Once the device has cooled, regulator operation resumes.



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

#### **MECHANICAL DATA**

## D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: B. All linear dimensions are in inches (millimeters).

- C. This drawing is subject to change without notice.
  - D. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
  - E. Four center pins are connected to die mount pad.
  - F. Falls within JEDEC MS-012



#### TPS7101Q, TPS7133Q, TPS7148Q, TPS7150Q TPS7101Y, TPS7133Y, TPS7148Y, TPS7150Y LOW-DROPOUT VOLTAGE REGULATORS SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

P (R-PDIP-T8)

#### **MECHANICAL DATA**

PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-001



SLVS092G - NOVEMBER 1994 - REVISED JANUARY 2003

#### **MECHANICAL DATA**

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153





# PACKAGE OPTION ADDENDUM

19-Jun-2007

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS7101QD        | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QDG4      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QDR       | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QDRG4     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QP        | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7101QPE4      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7101QPW       | ACTIVE                | TSSOP           | PW                 | 20   | 70             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QPWG4     | ACTIVE                | TSSOP           | PW                 | 20   | 70             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QPWLE     | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| TPS7101QPWR      | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7101QPWRG4    | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QD        | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QDG4      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QDR       | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QDRG4     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QP        | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7133QPE4      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7133QPW       | ACTIVE                | TSSOP           | PW                 | 20   | 70             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QPWG4     | ACTIVE                | TSSOP           | PW                 | 20   | 70             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QPWLE     | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| TPS7133QPWPLE    | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| TPS7133QPWR      | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7133QPWRG4    | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7148QD        | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7148QDG4      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7148QDR       | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |



# PACKAGE OPTION ADDENDUM

19-Jun-2007

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| TPS7148QDRG4     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7148QP        | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7148QPE4      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7148QPWLE     | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| TPS7148QPWRG4    | ACTIVE                | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| TPS7150QD        | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QDG4      | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QDR       | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QDRG4     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QP        | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7150QPE4      | ACTIVE                | PDIP            | Ρ                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| TPS7150QPW       | ACTIVE                | TSSOP           | PW                 | 20   | 70             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QPWG4     | ACTIVE                | TSSOP           | PW                 | 20   | 70             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QPWLE     | OBSOLETE              | TSSOP           | PW                 | 20   |                | TBD                       | Call TI          | Call TI                      |
| TPS7150QPWR      | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| TPS7150QPWRG4    | ACTIVE                | TSSOP           | PW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD**: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is



# PACKAGE OPTION ADDENDUM

19-Jun-2007

provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE MATERIALS INFORMATION

5-Oct-2007

#### TAPE AND REEL BOX INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Device Package Pins Site Reel Reel A0 (mm) B0 (mm) K0 (mm) **P1** w Pin1 Diameter Width Quadrant (mm) (mm) (mm) (mm) TPS7101QDR D 8 SITE 60 6.4 5.2 2.1 8 12 Q1 330 12 TPS7101QPWR PW 20 SITE 41 330 16 6.95 7.1 1.6 8 16 Q1 TPS7133QDR SITE 60 5.2 D 8 330 12 6.4 2.1 8 12 Q1 TPS7133QPWR PW 20 SITE 41 330 16 6.95 7.1 1.6 8 16 Q1 TPS7148QDR SITE 60 5.2 2.1 D 8 330 12 6.4 8 12 Q1 TPS7150QDR D 8 SITE 60 330 12 6.4 5.2 2.1 8 12 Q1 TPS7150QPWR PW 20 SITE 41 330 16 6.95 7.1 1.6 8 16 Q1



## PACKAGE MATERIALS INFORMATION

5-Oct-2007



| Device      | Package | Pins | Site    | Length (mm) | Width (mm) | Height (mm) |
|-------------|---------|------|---------|-------------|------------|-------------|
| TPS7101QDR  | D       | 8    | SITE 60 | 346.0       | 346.0      | 29.0        |
| TPS7101QPWR | PW      | 20   | SITE 41 | 346.0       | 346.0      | 33.0        |
| TPS7133QDR  | D       | 8    | SITE 60 | 346.0       | 346.0      | 29.0        |
| TPS7133QPWR | PW      | 20   | SITE 41 | 346.0       | 346.0      | 33.0        |
| TPS7148QDR  | D       | 8    | SITE 60 | 346.0       | 346.0      | 29.0        |
| TPS7150QDR  | D       | 8    | SITE 60 | 346.0       | 346.0      | 29.0        |
| TPS7150QPWR | PW      | 20   | SITE 41 | 346.0       | 346.0      | 33.0        |

## **MECHANICAL DATA**

MPDI001A - JANUARY 1995 - REVISED JUNE 1999



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-001

For the latest package information, go to http://www.ti.com/sc/docs/package/pkg\_info.htm



D (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE





## **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated