## Freescale Semiconductor

Advance Information

Document Number: MC33289

Rev. 4.0, 6/2006

# Dual High-Side Switch 40 m $\Omega$

The 33289 is a Dual High Side Switch (DHSS) dedicated for use in automotive applications. It is designed to drive typical inductive loads such as solenoid valves.

This device consists of two independent 40 m $\Omega$  R<sub>DSON</sub> MOSFET channels plus corresponding control circuitry in a surface mount package. The 33289 can be interfaced directly to a microcontroller for input control and monitoring of diagnostic output.

Each switch offers independent protection and diagnosis during overcurrent, overvoltage, and undervoltage conditions, as well as an overtemperature shutdown feature.

A logic low on the Open Load Detect Enable pin (OLDE) minimizes bias current drain by disabling the open load circuitry current source. The device also has a very low quiescent current in standby mode.

### **FEATURES**

- Designed to drive Automotive Inductive loads
- Operating Voltage Range from 6.0 V to 27 V
- Maximum Breakdown Voltage greater than 40 V
- 40 m $\Omega$  R<sub>DSON</sub> at 25°C
- Overtemperature Protection with Hysteresis
- Overcurrent protection
- Under Voltage Shutdown
- Over Voltage Shutdown
- Open Load Detection in Off-State
- Independent Diagnostic Output
- ESD Protection 2.0 kV
- Standby Current less than 5.0 μA at V<sub>BAT</sub> below 14 V

33289

**DUAL HIGH-SIDE SWITCH** 



| ORDERING INFORMATION |                                        |          |  |  |  |
|----------------------|----------------------------------------|----------|--|--|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package  |  |  |  |
| MC33289DW/R2         | -40°C to 125°C                         | 20 SOICW |  |  |  |



Figure 1. 33289 Simplified Application Diagram



# **PIN CONNECTIONS**



Figure 2. 33289 Pin Connections

**Table 1. Pin Function Description** 

| Pin Number                    | Pin Name     | Pin Function                                 | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------|--------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 5, 6, 15, 16,<br>19, 20 | VBAT         | Supply Voltage                               | These are the power supply pins of the device. These pins are directly connected with the lead frame of the package and are tied to the drain of the switching MOSFET. These pins can be directly connected to the battery voltage. In addition to their supply function, these pins participate to the thermal behavior of the device in conducting the heat from the switching MOSFET to the printed circuit board.                                            |
| 3, 4, 18, 17                  | OUT1<br>OUT2 | OUTPUT Channel 1<br>OUTPUT Channel 2         | Pins 3 and 4 are the output 1 pins. Pins 17 and 18 are the output 2 pins. They are directly connected to the source of the power MOSFET. These pins are used by the control circuitry to sense the device output voltage. The $R_{DSON}$ is 40 m $\Omega$ max per output at 25°C and will increase to a maximum of 75 m $\Omega$ at 150°C junction temperature.                                                                                                  |
| 8, 13                         | IN1<br>IN2   | INPUT Channel 1<br>INPUT Channel 2           | These are the device input pins which directly control their associated outputs. The levels are CMOS compatible. When the input is a logic low, the associated output MOSFET is in the off state. When input is high, the MOSFET is turned on and the load is activated.  When both inputs are low, the device is in standby mode and its supply current is reduced. Each input pin has an internal active pull down, so that it will not float if disconnected. |
| 9, 12                         | ST1<br>ST2   | Status for Channel 1<br>Status for Channel 2 | These pins are the channel 1 and channel 2 fault detection flags. Their internal structure is an open drain architecture with an internal clamp at 6.0 V. An external pull up resistor connected to $V_{\rm DD}$ (5.0 V) is needed. This is an active low output. If the device is in its normal condition the status lines will be high. If open load or other fault occurs, the associated channel status flag will be pulled low. See Functional Truth Table. |
| 10                            | OLDE         | Open Load Detection<br>Enable                | This pin is a digital input which enables the open load current diagnostic circuitry. When OLDE is a logic low, the open load circuitry is not powered and the device's bias current draw is at a minimum. If OLDE is a logic high, the open load circuitry is functional at the price of a higher bias current draw. OLDE pin has a pull down resistor.                                                                                                         |
| 11                            | GND          | GROUND                                       | This is the GND pin of the device.                                                                                                                                                                                                                                                                                                                                                                                                                               |



Figure 3. Simplified Internal Block Diagram

# **ELECTRICAL CHARACTERISTICS**

### **MAXIMUM RATINGS**

### **Table 2. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                          | Symbol             | Value       | Unit |
|------------------------------------------------------------------|--------------------|-------------|------|
| ELECTRICAL RATINGS                                               | 1                  | -           |      |
| V <sub>BAT</sub> and V <sub>BATC</sub> Voltage: Continuous/Pulse | $V_{BAT}$          | -0.3 to 41  | V    |
| OUT1, OUT2 Voltage with Respect to GND: Continuous/Pulse         | V <sub>OUT</sub>   | -4.0 to 41  | V    |
| OUT1, OUT2 to V <sub>BTAP</sub> Voltage: Continuous              | V <sub>OUT</sub>   | 41          | V    |
| ST1, ST2 Voltage: Continuous/Pulse                               | V <sub>ST</sub>    | -0.3 to 7.0 | V    |
| IN1, IN2 Voltage: Continuous                                     | V <sub>IN</sub>    | -0.3 to 7.0 | V    |
| IN1, IN2, ST1, ST2, OLDE Current                                 | I <sub>IN</sub>    | +/-4.0      | mA   |
| ESD all Pins                                                     |                    |             |      |
| Human Body Model (1)                                             | V <sub>ESD1</sub>  | +/-2000     | V    |
| Machine Model (1)                                                | V <sub>ESD2</sub>  | +/-200      | V    |
| HERMAL RATINGS                                                   | ,                  |             |      |
| Operating Junction Temperature                                   | TJ                 | -40 to 150  | °C   |
| Storage Temperature                                              | T <sub>ST</sub>    | -55 to 150  | °C   |
| Thermal Resistance Junction to Ambient (2)                       | R <sub>THJA</sub>  | 70          | °C/W |
| Thermal Resistance Junction to lead: Both Channel on             | R <sub>THJL1</sub> | 15          | °C/W |
| Thermal Resistance Junction to lead: One Channel on              | R <sub>THJL2</sub> | 15          | °C/W |
| Thermal Resistance Junction to lead: Logic Die                   | R <sub>THJL3</sub> | 30          | °C/W |

### Notes

- 1. EDS1 testing is performed in accordance with the Human Body Model (Czap = 100 pF, Rzap = 1500  $\Omega$ ) EDS2 testing is performed in accordance with the Machine Model (Czap = 100 pF, Rzap = 0  $\Omega$ )
- 2. With minimum PCB dimensions.

## STATIC ELECTRICAL CHARACTERISTICS

### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 7.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                              | Symbol               | Min  | Тур | Max             | Unit |
|-----------------------------------------------------------------------------|----------------------|------|-----|-----------------|------|
| POWER INPUT                                                                 | 1                    |      |     |                 |      |
| Operating Voltage                                                           | $V_{BAT}$            | 6.0  |     | V <sub>OV</sub> | V    |
| Supply Current: Both Channels On                                            | I <sub>BAT1</sub>    |      |     |                 | mA   |
| V <sub>BAT</sub> = 13.5 V; OLDE High                                        |                      |      | 6.0 | 16              |      |
| Supply Current: One Channel On                                              | I <sub>BAT2</sub>    |      | 5.0 |                 | mA   |
| V <sub>BAT</sub> = 13.5 V; OLDE High                                        |                      |      |     | 10              |      |
| Supply Current: Both Channels Off                                           | I <sub>BAT3</sub>    |      |     |                 | μА   |
| $V_{BAT} = 12.6 \text{ V}$ ; OLDE Low, $T_J < 125^{\circ}\text{C}$          |                      |      |     | 5.0             |      |
| Supply Current: Any State                                                   | I <sub>BAT_MAX</sub> |      |     |                 | mA   |
| V <sub>BAT</sub> = 13.5 V                                                   |                      |      |     | 30              |      |
| Output Off state leakage current per channel                                | I <sub>DSS</sub>     |      |     |                 | μΑ   |
| $V_{BAT}$ = 13.5 V; IN1, 2, OLDE low, Both output grounded, $T_{J}$ < 125°C |                      |      | 0.1 | 5.0             |      |
| Drain-Source On Resistance                                                  | R <sub>DSON1</sub>   |      |     |                 | mΩ   |
| $V_{BAT} > 10 \text{ V}, T_{AMB} = 25^{\circ}\text{C}$                      |                      |      |     | 40              |      |
| Drain-Source On Resistance                                                  | R <sub>DSON2</sub>   |      |     |                 | mΩ   |
| $V_{BAT} > 10 \text{ V}, T_{AMB} = 150^{\circ}\text{C}$                     |                      |      |     | 75              |      |
| Negative Inductive Clamp Voltage                                            | V <sub>CLAMP</sub>   |      |     |                 | V    |
| I <sub>OUT</sub> = 1 A                                                      |                      | -4.0 |     | -1.0            |      |
| NPUT CHARACTERISTICS                                                        |                      |      |     |                 |      |
| High Input Voltage (IN1, IN2)                                               | V <sub>IH</sub>      | 3.25 |     |                 | V    |
| High Input Voltage (OLDE)                                                   | V <sub>OLDEH</sub>   | 3.5  |     |                 | V    |
| Low Input Voltage (IN1, IN2, OLDE)                                          | V <sub>IL</sub>      |      |     | 1.5             | V    |
| Logic Input Hysteresis IN1, IN2                                             | V <sub>HYST</sub>    | 0.4  | 0.6 | 0.8             | V    |
| Logic Input Current                                                         | I <sub>IN</sub>      |      |     |                 | μА   |
| V <sub>IN</sub> = 1.5 V                                                     |                      | 3.0  |     |                 |      |
| Logic Input Current                                                         | I <sub>IN</sub>      |      |     |                 | μА   |
| $V_{IN} = 3.25 \text{ V}$                                                   |                      |      |     | 32.5            |      |
| Logic Input Clamp Voltage                                                   | $V_{CLMP}$           |      |     |                 | V    |
| At I <sub>IN</sub> = 1 mA                                                   |                      | 5.5  |     | 7.0             |      |
| Input Capacitance IN1, IN2                                                  | C <sub>IN</sub>      |      |     |                 | pF   |
| $R_{IN} = 47 \text{ k}\Omega$ @ 100 kHz                                     |                      |      |     | 80              |      |
| STATUS CHARACTERISTICS                                                      |                      |      | 1   | T.              | _    |
| Status Voltage                                                              | V <sub>ST</sub>      |      |     |                 | V    |
| I <sub>ST</sub> = 1 mA; Output in fault                                     |                      |      |     | 0.5             |      |
| Status Leakage Current                                                      | I <sub>STLK</sub>    |      |     |                 | μΑ   |
| $V_{ST} = 5 V$                                                              |                      |      |     | 10              |      |

### **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 7.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                          | Symbol              | Min  | Тур | Max | Unit |
|---------------------------------------------------------|---------------------|------|-----|-----|------|
| Status Pin Capacitance                                  | C <sub>ST</sub>     |      |     |     | pF   |
| $V_{ST} = 5 V$                                          |                     |      |     | 80  |      |
| OVERLOAD PROTECTION CHARACTERISTICS                     | 1                   |      | l   |     | 1    |
| Overcurrent latchoff threshold                          | I <sub>OCT</sub>    |      |     |     | А    |
| $V_{BAT} = 13.5 \text{ V}$                              |                     | 4.0  |     | 9.0 |      |
| Thermal Shutdown                                        | T <sub>SHUT</sub>   | 150  | 165 | 175 | °C   |
| Thermal Shutdown Hysteresis                             | T <sub>HYST</sub>   |      |     | 10  | °C   |
| Overvoltage Shutdown Threshold                          | V <sub>OV</sub>     |      |     |     | V    |
| Both IN1, IN2 logic high                                |                     | 27   |     | 38  |      |
| Overvoltage Shutdown Hysteresis                         | V <sub>OVHYST</sub> |      |     |     | V    |
| Both IN1, IN2 logic high                                |                     | 0.1  |     | 2.0 |      |
| Undervoltage Shutdown Threshold                         | V <sub>UV</sub>     |      |     |     | V    |
| Both IN1, IN2 logic high                                |                     | 4.75 |     | 6.0 |      |
| Undervoltage Shutdown Hysteresis                        | V <sub>UVHYST</sub> |      |     |     | V    |
| Both IN1, IN2 logic high                                |                     | 0.3  | 0.6 | 1.0 |      |
| OPEN CIRCUIT DETECTION CHARACTERISTICS                  |                     |      |     |     |      |
| Open Load Detect Current                                | I <sub>OL</sub>     |      |     |     | μА   |
| $V_{OUT} = 3.5 \text{ V}, \text{ OLDE} = 4.0 \text{ V}$ |                     | 200  | 290 | 400 |      |
| Open Load Threshold Voltage                             | V <sub>OL</sub>     | 1.5  | 2.4 | 3.5 | V    |
| Openload threshold voltage                              | V <sub>INOL</sub>   | 1.5  | 2.5 | 3.5 | V    |

## **DYNAMIC ELECTRICAL CHARACTERISTICS**

### **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 7.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  18 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, GND = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Description                                                                                              | Symbol                | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| OVERLOAD PROTECTION CHARACTERISTICS                                                                      | <u>l</u>              |     | II. |     |      |
| Overcurrent latchoff delay  From OverCurrent Treshold achieved to Output  Voltage = 10% V <sub>BAT</sub> | T <sub>OCTDLY</sub>   |     |     | 30  | μs   |
| Overcurrent latchoff status delay From Output Voltage = 10% V <sub>BAT</sub> to Status Flag <1 V         | T <sub>OCTSTDLY</sub> |     |     | 50  | μs   |
| OPEN CIRCUIT DETECTION CHARACTERISTICS                                                                   |                       |     |     |     |      |
| Open Load to Status Low Delay Time From IN = 1.5 to Status Flag <1.5 V                                   | T <sub>OLSTDT</sub>   |     |     | 100 | μs   |
| Open Load Detect BlankingTime  From IN = 1.5 to Openload  circuitry enable                               | T <sub>OLDBT</sub>    | 3.0 | 10  | 50  | μs   |
| SWITCHING CHARACTERISTICS (3)                                                                            | ,                     |     | •   | •   | •    |
| Turn-on Slew Rate<br>From 10% to V <sub>BAT</sub> -3.0 V                                                 | S <sub>RPOUT1</sub>   | 1.0 |     | 20  | V/µs |
| Turn-on Slew Rate<br>From V <sub>BAT</sub> -3.0 V to 90%                                                 | S <sub>RPOUT2</sub>   | 0.1 |     | 3.0 | V/µs |
| Turn-off Slew Rate<br>From 90% to 10%                                                                    | S <sub>RNOUT</sub>    | 1.0 |     | 20  | V/µs |
| Turn-on Delay Time<br>From V <sub>IN</sub> /2 to 10% V <sub>BAT</sub>                                    | t <sub>DON</sub>      | 1.0 | 2.5 | 15  | μs   |
| Turn-off Delay Time<br>From V <sub>IN</sub> /2 to 90% V <sub>BAT</sub>                                   | t <sub>DOFF</sub>     | 1.0 | 5.0 | 15  | μs   |

# **TYPICAL APPLICATIONS**



Figure 4. MC33289 Typical Application

Table 5. Functional Truth Table

| L<br>H<br>L<br>H | L<br>L<br>H           | L<br>H<br>L<br>H | L<br>L<br>H                              | H<br>H<br>H                                                          | H<br>H<br>H                                                                      |
|------------------|-----------------------|------------------|------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------|
| L<br>H           | Н                     | L                |                                          | Н                                                                    | Н                                                                                |
|                  | Н                     | L<br>H           |                                          |                                                                      |                                                                                  |
|                  |                       | Н                | Н                                        | Н                                                                    | Н                                                                                |
| Н                |                       |                  |                                          |                                                                      |                                                                                  |
|                  | X                     | L                | Х                                        | L                                                                    | Н                                                                                |
| Χ                | Н                     | X                | L                                        | Н                                                                    | L                                                                                |
| Н                | Н                     | L                | L                                        | L                                                                    | L                                                                                |
| L                | Х                     | Н                | Х                                        | L                                                                    | Н                                                                                |
| Χ                | L                     | Х                | Н                                        | Н                                                                    | L                                                                                |
| Н                | Х                     | L                | Х                                        | L                                                                    | Н                                                                                |
| Χ                | Н                     | Х                | L                                        | Н                                                                    | L                                                                                |
| Х                | Х                     | L                | L                                        | Н                                                                    | Н                                                                                |
| Х                | Х                     | L                | L                                        | Н                                                                    | Н                                                                                |
|                  | H<br>L<br>X<br>H<br>X | H H X X X H X X  | H H L  L X H  X L X  H X L  X X L  X X L | H H L L  L X H X  X L X H  H X L X  X X L L  X X L L  X X L L  X L L | H H L L L  L X H X L  X L X H H  H X L X L  X H H  H X L X L  X H X L H  X X L H |

# **PACKAGING**

### **PACKAGE DIMENSIONS**

For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE     | PRINT VERSION NO | OT TO SCALE |
|---------------------------------------------------------|--------------|---------------|------------------|-------------|
| TITLE:                                                  | 07 DITOU     |               | ): 98ASB42343B   | REV: J      |
| 20LD SOIC W/B, 1.27 PIT                                 |              | CASE NUMBER   | R: 751D-07       | 23 MAR 2005 |
| CASE OUTE1                                              | STANDARD: JE | EDEC MS-013AC |                  |             |

**DW SUFFIX** 20-PIN PLASTIC PACKAGE 98ASB42343B

ISSUE J

33289

# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                   |  |
|----------|--------|------------------------------------------|--|
| 4.0      | 6/2006 | Implemented Revision History page        |  |
|          |        | Converted to Freescale format            |  |
|          |        | Updated to the prevailing form and style |  |

### How to Reach Us:

### Home Page:

www.freescale.com

#### E-mail:

support@freescale.com

# **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

## For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2006. All rights reserved.

