# DATA SHEET

74ALS646/74ALS646-1 74ALS648/74ALS648-1

Transceiver/register

Product specification
IC05 Data Handbook

1991 Feb 08







# Transceiver/register

74ALS646/74ALS646-1 74ALS648/74ALS648-1

74ALS646/646-1 74ALS648/648-1 Octal transceiver/register, non-inverting (3-State)
Octal transceiver/register, inverting (3-State)

### **FEATURES**

- Combines 74ALS245 and two 74ALS374 type functions in one chip
- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Choice of non-inverting and inverting data paths
- 3-State outputs
- $\bullet$  The -1 version sink 48mA  $I_{OL}$  within the  $\pm 5\%~V_{CC}$  range

### **DESCRIPTION**

The 74ALS646/74ALS646-1 and 74ALS648/74ALS648-1 transceivers/registers consist of bus transceiver circuits with 3-State outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes High. Output enable ( $\overline{OE}$ ) and direction (DIR) and select (SAB, SBA) pins are provided for bus management.

The 74ALS646-1 and 74ALS648-1 will sink 48mA if the  $V_{CC}$  is limited to 5.0V  $\pm 0.25 V.$ 

| TYPE           | TYPICAL f <sub>MAX</sub> | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) |  |
|----------------|--------------------------|--------------------------------------|--|
| 74ALS646/646-1 | 140MHz                   | 48mA                                 |  |
| 74ALS648/648-1 | 140MHz                   | 54mA                                 |  |

### ORDERING INFORMATION

| ORDER CODE         |                                                                      |                   |  |
|--------------------|----------------------------------------------------------------------|-------------------|--|
| DESCRIPTION        | COMMERCIAL RANGE $V_{CC}$ = 5V $\pm 10\%$ , $T_{amb}$ = 0°C to +70°C | DRAWING<br>NUMBER |  |
| 24-pin plastic DIP | 74ALS646N, 74ALS646-1N,<br>74ALS648N, 74ALS648-1N                    | SOT222-1          |  |
| 24-pin plastic SOL | 74ALS646D, 74ALS646-1D,<br>74ALS648D, 74ALS648-1D                    | SOT137-1          |  |

### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS             | DESCRIPTION                         | 74ALS (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|------------------|-------------------------------------|--------------------------|------------------------|
| A0 – A7          | A inputs                            | 1.0/1.0                  | 20μA/0.1mA             |
| B0 – B7          | B inputs                            | 1.0/1.0                  | 20μA/0.1mA             |
| CPAB             | A-to-B clock input                  | 1.0/1.0                  | 20μA/0.1mA             |
| СРВА             | B-to-A clock input                  | 1.0/1.0                  | 20μA/0.1mA             |
| SAB              | A-to-B select input                 | 1.0/1.0                  | 20μA/0.1mA             |
| SBA              | B-to-A select input                 | 1.0/1.0                  | 20μA/0.1mA             |
| DIR              | Data flow directional control input | 1.0/1.0                  | 20μA/0.1mA             |
| ŌĒ               | Output enable input                 | 1.0/1.0                  | 20μA/0.1mA             |
| A0 – A7, B0 – B7 | A0 – A7, B0 – B7 Data outputs       |                          | 15mA/24mA              |
| A0 – A7, B0 – B7 | Data outputs (-1 version)           | 750/480                  | 15mA/48mA              |

**NOTE:** One (1.0) ALS unit load is defined as: 20μA in the High state and 0.1mA in the Low state.

# Transceiver/register

## 74ALS646/74ALS646-1 74ALS648/74ALS648-1

### PIN CONFIGURATION - 74ALS646/646-1



### PIN CONFIGURATION - 74ALS648/648-1



### **LOGIC SYMBOL - 74ALS646/646-1**



### **LOGIC SYMBOL - 74ALS648/648-1**



### IEC/IEEE SYMBOL - 74ALS646/646-1



### IEC/IEEE SYMBOL - 74ALS648/648-1



# Transceiver/register

74ALS646/74ALS646-1 74ALS648/74ALS648-1

### **BUS MANAGEMENT FUNCTIONS**

The following examples demonstrate the four fundamental bus-management functions that can be performed with the 74ALS646/646-1 and 74ALS648/648-1.

The select pins determine whether data is stored or transferred through the device in real time.

The DIR determines which bus will receive data when the OE pin is Low.



# Transceiver/register

74ALS646/74ALS646-1 74ALS648/74ALS648-1

### **LOGIC SYMBOL - 74ALS646/646-1**



### **LOGIC SYMBOL - 74ALS648/648-1**



### **FUNCTION TABLE**

|    | INPUTS |        |          | DATA I/O |     | OPERATING MODE |              |                           |                           |
|----|--------|--------|----------|----------|-----|----------------|--------------|---------------------------|---------------------------|
| ŌĒ | DIR    | CPAB   | СРВА     | SAB      | SBA | An             | Bn           | 74ALS646/74ALS646-1       | 74ALS648/74ALS648-1       |
| Х  | Х      | 1      | Х        | Х        | Х   | Input          | Unspecified* | Store A, B unspecified*   | Store A, B unspecified*   |
| Х  | Х      | Х      | <b>↑</b> | Х        | Х   | Unspecified*   | Input        | Store B, A unspecified*   | Store B, A unspecified*   |
| Н  | Х      | 1      | <b>↑</b> | Х        | Х   | Input          | Input        | Store A and B data        | Store A and B data        |
| Н  | Х      | H or L | H or L   | Х        | Х   | Input          | Input        | Isolation, hold storage   | Isolation, hold storage   |
| L  | L      | Х      | Х        | Х        | L   | Output         | Input        | Real time B data to A bus | Real time B data to A bus |
| L  | L      | Х      | H or L   | Х        | Н   | Output         | Input        | Stored B data to A bus    | Stored B data to A bus    |
| L  | Н      | Х      | Х        | L        | Х   | Input          | Output       | Real time A data to B bus | Real time A data to B bus |
| L  | Н      | H or L | Х        | Н        | Х   | Input          | Output       | Stored A data to B bus    | Stored A data to B bus    |

### NOTES:

H = High voltage level

L = Low voltage level

X = Don't care

The data output function may be enabled or disabled by various signals at the  $\overline{OE}$  and DIR inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every Low-to-High transition of the clock.

↑ = Low-to-High clock transition

# Transceiver/register

74ALS646/74ALS646-1 74ALS648/74ALS648-1

### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING        | UNIT                    |    |
|------------------|------------------------------------------------|---------------|-------------------------|----|
| V <sub>CC</sub>  | Supply voltage                                 |               | -0.5 to +7.0            | V  |
| V <sub>IN</sub>  | Input voltage                                  | Input voltage |                         |    |
| I <sub>IN</sub>  | Input current                                  | −30 to +5     | mA                      |    |
| V <sub>OUT</sub> | Voltage applied to output in High output state |               | −0.5 to V <sub>CC</sub> | V  |
|                  |                                                | All versions  | 48                      | mA |
| I <sub>OUT</sub> | Current applied to output in Low output state  | -1 version    | 96                      | mA |
| T <sub>amb</sub> | Operating free-air temperature range           |               | 0 to +70                | °C |
| T <sub>stg</sub> | Storage temperature range                      |               | -65 to +150             | °C |

### **RECOMMENDED OPERATING CONDITIONS**

| CVMDOL           | PARAMETER                            |              |     |     |                 |      |
|------------------|--------------------------------------|--------------|-----|-----|-----------------|------|
| SYMBOL           |                                      |              | MIN | NOM | MAX             | UNIT |
| V <sub>CC</sub>  | Supply voltage                       |              | 4.5 | 5.0 | 5.5             | V    |
| $V_{IH}$         | High-level input voltage             |              |     |     |                 | V    |
| V <sub>IL</sub>  | Low-level input voltage              |              |     |     | 0.8             | V    |
| I <sub>IK</sub>  | Input clamp current                  |              |     |     | -18             | mA   |
| I <sub>OH</sub>  | High-level output current            |              |     |     | -15             | mA   |
|                  | Low lovel output ourrest             | All versions |     |     | 24              | mA   |
| I <sub>OL</sub>  | Low-level output current             | -1 version   |     |     | 48 <sup>1</sup> | mA   |
| T <sub>amb</sub> | Operating free-air temperature range | -            | 0   |     | +70             | °C   |

### NOTE:

<sup>1.</sup> The 48mA limit applies only under the condition of  $V_{CC}$  = 5.0V  $\pm$ 5%.

74ALS646/74ALS646-1 74ALS648/74ALS648-1

### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| OVMDOL          | PARAMETER                             |                  | TEGT CONDITI                                       | LIMITS                  |                     |                  |      |      |
|-----------------|---------------------------------------|------------------|----------------------------------------------------|-------------------------|---------------------|------------------|------|------|
| SYMBOL          |                                       |                  | TEST CONDITIONS <sup>1</sup>                       |                         | MIN                 | TYP <sup>2</sup> | MAX  | UNIT |
|                 |                                       |                  | $V_{CC}\pm 10\%$ , $V_{IL} = MAX$ ,                | $I_{OH} = -0.4$ mA      | V <sub>CC</sub> - 2 |                  |      | V    |
| $V_{OH}$        | High-level output voltage             |                  | V <sub>IH</sub> = MIN                              | $I_{OH} = -3mA$         | 2.4                 | 3.2              |      | V    |
| · OH            | Thigh level carpar remage             |                  | $V_{CC} = MIN, V_{IL} = MAX, V_{IH} = MIN$         | I <sub>OH</sub> = -15mA | 2.0                 |                  |      | V    |
|                 |                                       | All versions     | $V_{CC} = MIN, V_{IL} = MAX,$                      | I <sub>OL</sub> = 12mA  |                     | 0.25             | 0.40 | V    |
| $V_{OL}$        | Low-level output voltage              | All versions     | V <sub>IH</sub> = MIN                              | I <sub>OL</sub> = 24mA  |                     | 0.35             | 0.50 | V    |
| OL              |                                       | -1 versions      | $V_{CC} = 4.75V$ , $V_{IL} = MAX$ , $V_{IH} = MIN$ | I <sub>OL</sub> = 48mA  |                     | 0.35             | 0.50 | V    |
| V <sub>IK</sub> | Input clamp voltage                   |                  | $V_{CC} = MIN, I_I = I_{IK}$                       |                         |                     | -0.73            | -1.5 | V    |
|                 | Input current at maxi-                | control inputs   | $V_{CC} = MAX, V_I = 7.0V$                         |                         |                     |                  | 0.1  | mA   |
| l <sub>l</sub>  | mum input voltage                     | A or B ports     | $V_{CC} = MAX, V_I = 5.5V$                         |                         |                     |                  | 0.1  | mA   |
| I <sub>IH</sub> | High-level input current <sup>3</sup> |                  | $V_{CC} = MAX, V_I = 2.7V$                         |                         |                     |                  | 20   | μΑ   |
| I <sub>IL</sub> | Low-level input current <sup>3</sup>  |                  | $V_{CC} = MAX, V_I = 0.4V$                         |                         |                     |                  | -0.1 | mA   |
| ΙO              | Output current <sup>4</sup>           |                  | $V_{CC} = MAX, V_O = 2.25V$                        |                         | -30                 |                  | -112 | mA   |
|                 |                                       | Іссн             |                                                    |                         |                     | 40               | 57   | mA   |
| $I_{CC}$        | Supply current (total)                | I <sub>CCL</sub> | $V_{CC} = MAX$                                     |                         |                     | 53               | 78   | mA   |
|                 |                                       | I <sub>CCZ</sub> |                                                    |                         |                     | 51               | 72   | mA   |

- For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
   All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C.
   For I/O ports, the parameter I<sub>IH</sub> and I<sub>IL</sub> include the off-state current.
   The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.

### AC ELECTRICAL CHARACTERISTICS FOR 74ALS646/74ALS646-1

|                                      |                                                           |                          | LIM                                                                       | UNIT         |     |
|--------------------------------------|-----------------------------------------------------------|--------------------------|---------------------------------------------------------------------------|--------------|-----|
| SYMBOL                               | PARAMETER                                                 | TEST CONDITION           | T <sub>amb</sub> = 0°0<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, |              |     |
|                                      |                                                           |                          | MIN                                                                       | MAX          |     |
| f <sub>max</sub>                     | Maximum clock frequency                                   | Waveform 1               | 100                                                                       |              | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPBA to An, CPAB to Bn               | Waveform 1               | 5.0<br>6.0                                                                | 13.0<br>13.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An                 | Waveform 2, 3            | 2.0<br>3.0                                                                | 8.0<br>9.0   | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SBA to An or SAB to Bn (A or B Low)  | Waveform 2, 3            | 5.0<br>5.0                                                                | 13.0<br>11.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SBA to An or SAB to Bn (A or B High) | Waveform 2, 3            | 5.0<br>5.0                                                                | 11.0<br>11.0 | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>OE to An or Bn                      | Waveform 5<br>Waveform 6 | 3.0<br>5.0                                                                | 9.0<br>11.0  | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time  OE to An or Bn                       | Waveform 5<br>Waveform 6 | 2.0<br>3.0                                                                | 8.0<br>10.0  | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>DIR to An or Bn                     | Waveform 5<br>Waveform 6 | 2.0<br>5.0                                                                | 10.0<br>12.0 | ns  |
| t <sub>PHZ</sub>                     | Output disable time<br>DIR to An or Bn                    | Waveform 5<br>Waveform 6 | 2.0<br>3.0                                                                | 10.0<br>13.0 | ns  |

74ALS646/74ALS646-1 74ALS648/74ALS648-1

# AC ELECTRICAL CHARACTERISTICS FOR 74ALS648/74ALS648-1

|                                      |                                                           |                          | LIM                                                                       | UNIT         |     |
|--------------------------------------|-----------------------------------------------------------|--------------------------|---------------------------------------------------------------------------|--------------|-----|
| SYMBOL                               | PARAMETER                                                 | TEST CONDITION           | T <sub>amb</sub> = 0°0<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, |              |     |
|                                      |                                                           |                          | MIN                                                                       | MAX          | 1   |
| f <sub>max</sub>                     | Maximum clock frequency                                   | Waveform 1               | 100                                                                       |              | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPBA to An, CPAB to Bn               | Waveform 1               | 5.0<br>6.0                                                                | 13.0<br>13.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An                 | Waveform 2, 3            | 1.0<br>3.0                                                                | 7.0<br>9.0   | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SBA to An or SAB to Bn (A or B Low)  | Waveform 2, 3            | 5.0<br>5.0                                                                | 13.0<br>11.0 | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SBA to An or SAB to Bn (A or B High) | Waveform 2, 3            | 4.0<br>5.0                                                                | 11.0<br>11.0 | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time  OE to An or Bn                        | Waveform 5<br>Waveform 6 | 2.0<br>4.0                                                                | 8.0<br>13.0  | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time  OE to An or Bn                       | Waveform 5<br>Waveform 6 | 1.0<br>2.0                                                                | 8.0<br>10.0  | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>DIR to An or Bn                     | Waveform 5<br>Waveform 6 | 3.0<br>5.0                                                                | 10.0<br>12.0 | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>DIR to An or Bn                    | Waveform 5<br>Waveform 6 | 2.0<br>2.0                                                                | 11.0<br>11.0 | ns  |

### **AC SETUP REQUIREMENTS**

|                                            |                                                     |                | LIM                                                                       |                                                 |      |
|--------------------------------------------|-----------------------------------------------------|----------------|---------------------------------------------------------------------------|-------------------------------------------------|------|
| SYMBOL                                     | PARAMETER                                           | TEST CONDITION | T <sub>amb</sub> = 0°0<br>V <sub>CC</sub> = +5.<br>C <sub>L</sub> = 50pF, | C to +70°C<br>0V ± 10%<br>R <sub>L</sub> = 500Ω | UNIT |
| t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, High or Low<br>An or Bn to CPAB or CPBA | Waveform 4     | 5.0<br>5.0                                                                |                                                 | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L)   | Hold time, High or Low<br>An or Bn to CPAB or CPBA  | Waveform 4     | 0.0<br>1.0                                                                |                                                 | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L)   | Pulse width, High or Low<br>CPAB or CPBA            | Waveform 1     | 6.0<br>4.0                                                                |                                                 | ns   |

74ALS646/74ALS646-1 74ALS648/74ALS648-1

### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.3V$ .

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay for Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Propagation Delay for An to Bn or Bn to An and SAB or SBA to An or Bn



Waveform 3. Propagation Delay for An to Bn or Bn to An and SAB or SBA to An or Bn



Waveform 4. Data Setup Time and Hold Times



Waveform 5. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 6. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

74ALS646/74ALS646-1 74ALS648/74ALS648-1

### **TEST CIRCUIT AND WAVEFORMS**



Test Circuit for 3-State and Open Collector Outputs

### **SWITCH POSITION**

| TEST                                | SWITCH |
|-------------------------------------|--------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> | closed |
| open collector                      | closed |
| All other                           | open   |

### **DEFINITIONS:**

R<sub>L</sub> = Load resistor;

see AC electrical characteristics for value.
Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value.

Termination resistance should be equal to Z<sub>OUT</sub> of pulse generators.



### **Input Pulse Definition**

| Family | INPUT PULSE REQUIREMENTS |                |          |                |                  |                  |  |
|--------|--------------------------|----------------|----------|----------------|------------------|------------------|--|
| Family | Amplitude                | $V_{\text{M}}$ | Rep.Rate | t <sub>w</sub> | t <sub>TLH</sub> | t <sub>THL</sub> |  |
| 74ALS  | 3.5V                     | 1.3V           | 1MHz     | 500ns          | 2.0ns            | 2.0ns            |  |

SC00126

# Transceiver/register

# 74ALS646/74ALS646-1 74ALS648/74ALS648-1

### DIP24: plastic dual in-line package; 24 leads (300 mil)

SOT222-1





### DIMENSIONS (millimetre dimensions are derived from the original inch dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | e <sub>1</sub> | L              | ME           | Мн             | w    | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|----------------|--------------|----------------|------|--------------------------|
| mm     | 4.70      | 0.38                   | 3.94                   | 1.63<br>1.14   | 0.56<br>0.43   | 0.36<br>0.25   | 31.9<br>31.5     | 6.73<br>6.48     | 2.54  | 7.62           | 3.51<br>3.05   | 8.13<br>7.62 | 10.03<br>7.62  | 0.25 | 2.05                     |
| inches | 0.185     | 0.015                  | 0.155                  | 0.064<br>0.045 | 0.022<br>0.017 | 0.014<br>0.010 | 1.256<br>1.240   | 0.265<br>0.255   | 0.100 | 0.300          | 0.138<br>0.120 | 0.32<br>0.30 | 0.395<br>0.300 | 0.01 | 0.081                    |

### Note

1. Plastic or metal protrusions of 0.01 inches maximum per side are not included.

| OUTLINE  |     | REFER    | EUROPEAN | ISSUE DATE |            |            |
|----------|-----|----------|----------|------------|------------|------------|
| VERSION  | IEC | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE |
| SOT222-1 |     | MS-001AF |          |            |            | 95-03-11   |

# 74ALS646/74ALS646-1 74ALS648/74ALS648-1

### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | Α1             | A <sub>2</sub> | А3   | bp             | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|--------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23 | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 |              | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.42<br>0.39   | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE |          |        | REFER          | EUROPEAN | ISSUE DATE |            |                                  |  |
|---------|----------|--------|----------------|----------|------------|------------|----------------------------------|--|
|         | VERSION  | IEC    | IEC JEDEC EIAJ |          |            | PROJECTION | ISSUE DATE                       |  |
|         | SOT137-1 | 075E05 | MS-013AD       |          |            |            | <del>-92-11-17</del><br>95-01-24 |  |

# Transceiver/register

74ALS646/74ALS646-1 74ALS648/74ALS648-1

| DEFINITIONS               |                        |                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Data Sheet Identification | Product Status         | Definition                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Objective Specification   | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                                         |  |  |  |  |  |  |
| Preliminary Specification | Preproduction Product  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |  |  |  |  |  |
| Product Specification     | Full Production        | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product.                                                      |  |  |  |  |  |  |

Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### LIFE SUPPORT APPLICATIONS

Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381

**Philips** 

Semiconductors

© Copyright Philips Electronics North America Corporation 1997 All rights reserved. Printed in U.S.A.

Let's make things better.



