#### 捷多邦,专业PCB打样工厂,24小时加急出货



#### ADVANCE INFORMATION

September 2007

# ADC12DC080/ADC12DC105 Dual 12-Bit, 80/105 MSPS A/D Converter with CMOS Outputs

#### **General Description**

NOTE: This is Advance Information for products currently in development. ALL specifications are design targets and are subject to change.

The ADC12DC080 and ADC12DC105 are high-performance CMOS analog-to-digital converters capable of converting two analog input signals into 12-bit digital words at rates up to 80/105 Mega Samples Per Second (MSPS) respectively. These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC12DC080/105 may be operated from a single +3.3V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the AD-C12DC080/105 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

The ADC12DC080/105 is available in a 60-lead LLP package and operates over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

#### Features

- 1 GHz Full Power Bandwidth
- Internal sample-and-hold circuit and precision reference
- Low power consumption
- Clock Duty Cycle Stabilizer
- Single +3.3V supply operation
- Power-down mode
- Offset binary or 2's complement output data format
- 60-pin LLP package, (9x9x0.8mm, 0.5mm pin-pitch)

#### Key Specifications

- For ADC12DC105
- Resolution
- Conversion Rate
- SNR (f<sub>IN</sub> = 240 MHz)
- SFDR (f<sub>IN</sub> = 240 MHz)

Full Power Bandwidth

Power Consumption

#### **Applications**

- High IF Sampling Receivers
- Wireless Base Station Receivers
- Test and Measurement Equipment
- Communications Instrumentation
- Portable Instrumentation



© 2007 National Semiconductor Corporation 300154

www.national.com

ADC12DC080/ADC12DC105 Dual 12-Bit, 80/105 MSPS A/D Converter with CMOS Outputs

12 Bits

105 MSPS

67 dBFS (typ)

83 dBFS (typ)

800 mW (typ)

1 GHz (typ)

# **Block Diagram**



30015402

# **Ordering Information**

| Industrial (–40°C ≤ T <sub>A</sub> ≤ +85°C) | Package    |
|---------------------------------------------|------------|
| ADC12DC080CISQ                              | 60 Pin LLP |
| ADC12DC105CISQ                              | 60 Pin LLP |

| Pin No.         | Symbol                                   | Equivalent Circuit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANALOG I/O<br>3 | V <sub>IN</sub> A+                       | V                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3<br>13         | V <sub>IN</sub> A+<br>V <sub>IN</sub> B+ | Υ <sup>Λ</sup> Α<br>Υ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2<br>14         | V <sub>IN</sub> A-<br>V <sub>IN</sub> B- |                       | Differential analog input pins. The differential full-scale input signal level is $2V_{P,P}$ with each input pin signal centered on a common mode voltage, $V_{CM}$ .                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5               | V <sub>RP</sub> A                        |                       | These pins should each be bypassed to AGND with a low ESL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11              | V <sub>RP</sub> B                        | ↓ ⊕ ¥ _               | (equivalent series inductance) 0.1 $\mu$ F capacitor placed very close                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7<br>9          | V <sub>смо</sub> А<br>V <sub>смо</sub> В |                       | to the pin to minimize stray inductance. An 0201 size 0.1 $\mu$ F capacitor should be placed between V <sub>RP</sub> and V <sub>RN</sub> as close to the                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6<br>10         | V <sub>RN</sub> A<br>V <sub>RN</sub> B   |                       | pins as possible, and a 1 $\mu$ F capacitor should be placed in parallel V <sub>RP</sub> and V <sub>RN</sub> should not be loaded. V <sub>CMO</sub> may be loaded to 1mA for use as a temperature stable 1.5V reference.<br>It is recommended to use V <sub>CMO</sub> to provide the common mode voltage, V <sub>CM</sub> , for the differential analog inputs.                                                                                                                                                                                                                 |
| 59              | V <sub>REF</sub>                         |                       | Reference Voltage. This device provides an internally developed 1.2V reference. When using the internal reference, $V_{REF}$ should be decoupled to AGND with a 0.1 $\mu$ F and a 1 $\mu$ F, low equivalent series inductance (ESL) capacitor.<br>This pin may be driven with an external 1.2V reference voltage.<br>This pin should not be used to source or sink current.                                                                                                                                                                                                     |
| DIGITAL I/O     |                                          |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 19              | OF/DCS                                   |                       | This is a four-state pin controlling the input clock mode and output data format.<br>OF/DCS = $V_A$ , output data format is 2's complement without duty cycle stabilization applied to the input clock<br>OF/DCS = AGND, output data format is offset binary, without duty cycle stabilization applied to the input clock.<br>OF/DCS = (2/3)*V <sub>A</sub> , output data is 2's complement with duty cycle stabilization applied to the input clock.<br>OF/DCS = (1/3)*V <sub>A</sub> , output data is offset binary with duty cycle stabilization applied to the input clock. |
| 18              | CLK                                      | vvŶ                   | The clock input pin.<br>The analog inputs are sampled on the rising edge of the clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 57<br>20        | PD_A<br>PD_B                             |                       | This is a two-state input controlling Power Down.<br>$PD = V_A$ , Power Down is enabled and power dissipation is reduced<br>PD = AGND, Normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Pin No.                      | Symbol               | Equivalent Circuit | Description                                                                                                                                                                                            |
|------------------------------|----------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42-49,<br>52-55              | DA0-DA7,<br>DA8-DA11 |                    | Digital data output pins that make up the 12-bit conversion result<br>for Channel A. DA0 (pin 42) is the LSB, while DA11 (pin 55) is the<br>MSB of the output word. Output levels are CMOS compatible. |
| 23-24,<br>27-36              | DB0-DB1,<br>DB3-DB11 |                    | Digital data output pins that make up the 12-bit conversion result<br>for Channel B. DB0 (pin 23) is the LSB, while DB11 (pin 36) is the<br>MSB of the output word. Output levels are CMOS compatible. |
| 39                           | DRDY                 |                    | Data Ready Strobe. The data output transition is synchronized with<br>the falling edge of this signal. This signal switches at the same<br>frequency as the CLK input.                                 |
| ANALOG POV                   | VER                  |                    |                                                                                                                                                                                                        |
| 8, 16, 17, 58,<br>60         | V <sub>A</sub>       |                    | Positive analog supply pins. These pins should be connected to a quiet source and be bypassed to AGND with 0.1 $\mu$ F capacitors located close to the power pins.                                     |
| 1, 4, 12, 15,<br>Exposed Pad | AGND                 |                    | The ground return for the analog supply.                                                                                                                                                               |
| DIGITAL POW                  | 'ER                  |                    |                                                                                                                                                                                                        |
| 26, 38,50                    | V <sub>DR</sub>      |                    | Positive driver supply pin for the output drivers. This pin should be connected to a quiet voltage source and be bypassed to DRGND with a 0.1 µF capacitor located close to the power pin.             |
| 25, 37, 51                   | DRGND                |                    | The ground return for the digital output driver supply. This pins<br>should be connected to the system digital ground, but not be<br>connected in close proximity to the ADC's AGND pins.              |

#### Absolute Maximum Ratings (Notes 1, 3)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>A</sub> , V <sub>DR</sub> )                                                                       | -0.3V to 4.2V                   |
|--------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Voltage on Any Pin<br>(Not to exceed 4.2V)                                                                               | –0.3V to (V <sub>A</sub> +0.3V) |
| Input Current at Any Pin other<br>than Supply Pins (Note 4)                                                              | ±5 mA                           |
| Package Input Current (Note 4)                                                                                           | ±50 mA                          |
| Max Junction Temp (T <sub>J</sub> )                                                                                      | +150°C                          |
| Thermal Resistance (θ <sub>JA</sub> )                                                                                    | 30°C/W                          |
| ESD Rating                                                                                                               |                                 |
| Human Body Model (Note 6)                                                                                                | 2500V                           |
| Machine Model (Note 6)                                                                                                   | 250V                            |
| Storage Temperature                                                                                                      | -65°C to +150°C                 |
| Soldering process must comply wit<br>Semiconductor's Reflow Temperatu<br>specifications. Refer to www.nation<br>(Note 7) | ure Profile                     |

#### Operating Ratings (Notes 1, 3)

| Operating Temperature                   | $-40^{\circ}C \le T_A \le +85^{\circ}C$ |
|-----------------------------------------|-----------------------------------------|
| Supply Voltage (V <sub>A</sub> )        | +2.7V to +3.6V                          |
| Output Driver Supply (V <sub>DR</sub> ) | +2.4V to V <sub>A</sub>                 |
| Clock Duty Cycle                        |                                         |
| (DCS Enabled)                           | 30/70 %                                 |
| (DCS disabled)                          | 45/55 %                                 |
| V <sub>CM</sub>                         | 1.4V to 1.6V                            |
| AGND-DRGND                              | ≤100mV                                  |

#### ADC12DC080 Converter Electrical Characteristics

This product is currently under development. As such, the parameters specified are DESIGN TARGETS. The specifications cannot be guaranteed until device characterization has taken place.

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.0V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 80$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin. Typical values are for  $T_A = 25^{\circ}$ C. Boldface limits apply for  $T_{MIN} \leq T_A \leq T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symbol           | Parameter                                      | Conditions                |            | Typical<br>(Note 10) | Limits         | Units<br>(Limits)      |
|------------------|------------------------------------------------|---------------------------|------------|----------------------|----------------|------------------------|
| STATIC O         | CONVERTER CHARACTERISTICS                      | •                         |            |                      |                |                        |
|                  | Resolution with No Missing Codes               |                           |            |                      | 12             | Bits (min)             |
| INL              | Integral Non Linearity (Note 11)               |                           |            | ±0.5                 |                | LSB (max)<br>LSB (min) |
| DNL              | Differential Non Linearity                     |                           |            | ±0.4                 |                | LSB (max)<br>LSB (min) |
|                  | Under Range Output Code                        |                           |            | 0                    | 0              |                        |
|                  | Over Range Output Code                         |                           |            | 4095                 | 4095           |                        |
| REFERE           | NCE AND ANALOG INPUT CHARACT                   | ERISTICS                  |            |                      |                |                        |
| V <sub>CMO</sub> | Common Mode Output Voltage                     |                           |            | 1.5                  | 1.45<br>1.55   | V (min)<br>V (max)     |
| V <sub>CM</sub>  | Analog Input Common Mode Voltage               |                           |            | 1.5                  | 1.4<br>1.6     | V (min)<br>V (max)     |
| <u>^</u>         | V <sub>IN</sub> Input Capacitance (each pin to | V <sub>IN</sub> = 1.5 Vdc | (CLK LOW)  | 8.5                  |                | pF                     |
| C <sub>IN</sub>  | GND) (Note 12)                                 | ± 0.5 V                   | (CLK HIGH) | 3.5                  |                | pF                     |
| V <sub>REF</sub> | External Reference Voltage                     |                           |            | 1.20                 | 1.176<br>1.224 | V (min)<br>V (max)     |

#### ADC12DC080 Dynamic Converter Electrical Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.0V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 80$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin, . Typical values are for  $T_A = 25^{\circ}$ C. Boldface limits apply for  $T_{MIN} \leq T_A \leq T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symbol | Parameter                            | Conditions                  | <b>Typical</b> (Note 10) | Limits | Units<br>(Limits)<br>(Note 2) |
|--------|--------------------------------------|-----------------------------|--------------------------|--------|-------------------------------|
| DYNAMI | C CONVERTER CHARACTERISTICS, A       | A <sub>IN</sub> = -1dBFS    |                          |        |                               |
| FPBW   | Full Power Bandwidth                 | -1 dBFS Input, -3 dB Corner | 1.0                      |        | GHz                           |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 71.2                     |        | dBFS                          |
| SNR    | Signal-to-Noise Ratio                | f <sub>IN</sub> = 70 MHz    | 70                       |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | 68                       |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 90                       |        | dBFS                          |
| SFDR   | Spurious Free Dynamic Range          | f <sub>IN</sub> = 70 MHz    | 88                       |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | 83                       |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 11.5                     |        | Bits                          |
| ENOB   | Effective Number of Bits             | f <sub>IN</sub> = 70 MHz    | 11.3                     |        | Bits                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | 11                       |        | Bits                          |
|        |                                      | f <sub>IN</sub> = 10 MHz    | -88                      |        | dBFS                          |
| THD    | Total Harmonic Disortion             | f <sub>IN</sub> = 70 MHz    | -85                      |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | -80                      |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 10 MHz    | -100                     |        | dBFS                          |
| H2     | Second Harmonic Distortion           | f <sub>IN</sub> = 70 MHz    | -95                      |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | -85                      |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 10 MHz    | -90                      |        | dBFS                          |
| НЗ     | Third Harmonic Distortion            | f <sub>IN</sub> = 70 MHz    | -88                      |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | -83                      |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 71.1                     |        | dBFS                          |
| SINAD  | Signal-to-Noise and Distortion Ratio | f <sub>IN</sub> = 70 MHz    | 69.8                     |        | dBFS                          |
|        |                                      | f <sub>IN</sub> = 170 MHz   | 67.7                     |        | dBFS                          |

#### ADC12DC080 Logic and Power Supply Electrical Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.0V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 80$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin. Typical values are for  $T_A = 25^{\circ}$ C. Boldface limits apply for  $T_{MIN} \le T_A \le T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symbol              | Parameter                           | Conditions                                            | Typical<br>(Note 10) | Limits | Units<br>(Limits) |
|---------------------|-------------------------------------|-------------------------------------------------------|----------------------|--------|-------------------|
| DIGITAL             | INPUT CHARACTERISTICS (CLK, PD      | _A,PD_B)                                              |                      |        |                   |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage           | V <sub>D</sub> = 3.6V                                 |                      | 2.0    | V (min)           |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage           | $V_D = 3.0V$                                          |                      | 0.8    | V (max)           |
| IN(1)               | Logical "1" Input Current           | V <sub>IN</sub> = 3.3V                                | 10                   |        | μA                |
| IN(0)               | Logical "0" Input Current           | V <sub>IN</sub> = 0V                                  | -10                  |        | μA                |
| C <sub>IN</sub>     | Digital Input Capacitance           |                                                       | 5                    |        | pF                |
| DIGITAL             | OUTPUT CHARACTERISTICS (DA0-E       | DA11,DB0-DB11,DRDY)                                   |                      |        |                   |
| / <sub>OUT(1)</sub> | Logical "1" Output Voltage          | $I_{OUT} = -0.5 \text{ mA}$ , $V_{DR} = 2.4 \text{V}$ |                      | 1.2    | V (min)           |
| / <sub>OUT(0)</sub> | Logical "0" Output Voltage          | I <sub>OUT</sub> = 1.6 mA, V <sub>DR</sub> = 2.4V     |                      | 0.4    | V (max)           |
| -I <sub>sc</sub>    | Output Short Circuit Source Current | V <sub>OUT</sub> = 0V                                 | -10                  |        | mA                |
| -I <sub>SC</sub>    | Output Short Circuit Sink Current   | V <sub>OUT</sub> = V <sub>DR</sub>                    | 10                   |        | mA                |
| Соот                | Digital Output Capacitance          |                                                       | 5                    |        | pF                |

| ⋗        |
|----------|
|          |
| C        |
| _        |
| N        |
|          |
| 0        |
| 0        |
| 8        |
| 0        |
| Þ        |
| 6        |
| ×        |
| Q        |
| <u> </u> |
| N        |
|          |
| 0        |
| <u> </u> |
| 0        |
| G        |
|          |

| Symbol          | Parameter                     | Conditions                         | Typical<br>(Note 10) | Limits | Units<br>(Limits) |
|-----------------|-------------------------------|------------------------------------|----------------------|--------|-------------------|
| I <sub>A</sub>  | Analog Supply Current         | Full Operation                     | 200                  |        | mA (max)          |
| I <sub>DR</sub> | Digital Output Supply Current | Full Operation (Note 13)           | 26                   |        | mA                |
|                 | Power Consumption             | Excludes I <sub>DR</sub> (Note 13) | 600                  |        | mW (max)          |
|                 | Power Down Power Consumption  | PD_A=PD_B=V <sub>A</sub>           | 30                   |        | mW                |

### ADC12DC080 Timing and AC Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.0V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 80$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin. Typical values are for  $T_A = 25^{\circ}$ C. Timing measurements are taken at 50% of the signal amplitude. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symb              | Parameter                   | Conditions                     | Typical<br>(Note 10) | Limits | Units<br>(Limits)    |
|-------------------|-----------------------------|--------------------------------|----------------------|--------|----------------------|
|                   | Maximum Clock Frequency     |                                |                      | 80     | MHz (max)            |
|                   | Minimum Clock Frequency     |                                |                      | 20     | MHz (min)            |
| t <sub>CH</sub>   | Clock High Time             |                                | 6                    |        | ns                   |
| t <sub>CL</sub>   | Clock Low Time              |                                | 6                    |        | ns                   |
| t <sub>CONV</sub> | Conversion Latency          |                                |                      | 7      | Clock Cycles         |
| t <sub>OD</sub>   | Output Delay of CLK to DATA | Relative to rising edge of CLK | 4                    | 2<br>6 | ns (min)<br>ns (max) |
| t <sub>SU</sub>   | Data Output Setup Time      | Relative to DRDY               | 5                    |        | ns (min)             |
| t <sub>H</sub>    | Data Output Hold Time       | Relative to DRDY               | 5                    |        | ns (min)             |
| t <sub>AD</sub>   | Aperture Delay              |                                | 0.6                  |        | ns                   |
| t <sub>AJ</sub>   | Aperture Jitter             |                                | 0.1                  |        | ps rms               |

## ADC12DC105 Converter Electrical Characteristics

This product is currently under development. As such, the parameters specified are DESIGN TARGETS. The specifications cannot be guaranteed until device characterization has taken place.

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.3V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 105$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin. Typical values are for  $T_A = 25^{\circ}$ C. Boldface limits apply for  $T_{MIN} \leq T_A \leq T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symbol           | Parameter                                           | Conditions                |            | Typical<br>(Note 10) | Limits         | Units<br>(Limits)      |
|------------------|-----------------------------------------------------|---------------------------|------------|----------------------|----------------|------------------------|
| STATIC (         | CONVERTER CHARACTERISTICS                           |                           |            |                      |                |                        |
|                  | Resolution with No Missing Codes                    |                           |            |                      | 12             | Bits (min)             |
| INL              | Integral Non Linearity (Note 11)                    |                           |            | ±0.5                 |                | LSB (max)<br>LSB (min) |
| DNL              | Differential Non Linearity                          |                           |            | ±0.4                 |                | LSB (max)<br>LSB (min) |
|                  | Under Range Output Code                             |                           |            | 0                    | 0              |                        |
|                  | Over Range Output Code                              |                           |            | 4095                 | 4095           |                        |
| REFERE           | NCE AND ANALOG INPUT CHARACTER                      | RISTICS                   |            |                      |                |                        |
| V <sub>CMO</sub> | Common Mode Output Voltage                          |                           |            | 1.5                  | 1.45<br>1.55   | V (min)<br>V (max)     |
| V <sub>CM</sub>  | Analog Input Common Mode Voltage                    |                           |            | 1.5                  | 1.4<br>1.6     | V (min)<br>V (max)     |
| <u> </u>         | V <sub>IN</sub> Input Capacitance (each pin to GND) | V <sub>IN</sub> = 1.5 Vdc | (CLK LOW)  | 8.5                  |                | pF                     |
| C <sub>IN</sub>  | (Note 12)                                           | ± 0.5 V                   | (CLK HIGH) | 3.5                  |                | pF                     |
| V <sub>REF</sub> | External Reference Voltage                          |                           |            | 1.20                 | 1.176<br>1.224 | V (min)<br>V (max)     |

#### **ADC12DC105 Dynamic Converter Electrical Characteristics**

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.3V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 105$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin, . Typical values are for  $T_A = 25^{\circ}C$ . Boldface limits apply for  $T_{MIN} \le T_A \le T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}C$  (Notes 8, 9)

| Symbol | Parameter                      | Conditions                  | <b>Typical</b> (Note 10) | Limits | Units<br>(Limits)<br>(Note 2) |
|--------|--------------------------------|-----------------------------|--------------------------|--------|-------------------------------|
| DYNAMI | C CONVERTER CHARACTERISTICS, A | <sub>IN</sub> = -1dBFS      | • •                      |        |                               |
| FPBW   | Full Power Bandwidth           | -1 dBFS Input, -3 dB Corner | 1.0                      |        | GHz                           |
|        | Signal-to-Noise Ratio          | f <sub>IN</sub> = 10 MHz    | 70.1                     |        | dBFS                          |
| SNR    |                                | f <sub>IN</sub> = 70 MHz    | 69.1                     |        | dBFS                          |
|        |                                | f <sub>IN</sub> = 240 MHz   | 67                       |        | dBFS                          |
|        | Spurious Free Dynamic Range    | f <sub>IN</sub> = 10 MHz    | 88                       |        | dBFS                          |
| SFDR   |                                | f <sub>IN</sub> = 70 MHz    | 85                       |        | dBFS                          |
|        |                                | f <sub>IN</sub> = 240 MHz   | 83                       |        | dBFS                          |
|        | Effective Number of Bits       | f <sub>IN</sub> = 10 MHz    | 11.3                     |        | Bits                          |
| ENOB   |                                | f <sub>IN</sub> = 70 MHz    | 11.2                     |        | Bits                          |
|        |                                | f <sub>IN</sub> = 240 MHz   | 10.8                     |        | Bits                          |
|        | Total Harmonic Disortion       | f <sub>IN</sub> = 10 MHz    | -86                      |        | dBFS                          |
| THD    |                                | f <sub>IN</sub> = 70 MHz    | -85                      |        | dBFS                          |
|        |                                | f <sub>IN</sub> = 240 MHz   | -80                      |        | dBFS                          |
| H2     | Second Harmonic Distortion     | f <sub>IN</sub> = 10 MHz    | -95                      |        | dBFS                          |
|        |                                | f <sub>IN</sub> = 70 MHz    | -90                      |        | dBFS                          |
|        |                                | f <sub>IN</sub> = 240 MHz   | -85                      |        | dBFS                          |

| Symbol | Parameter                            | Conditions                | <b>Typical</b> (Note 10) | Limits | Units<br>(Limits)<br>(Note 2) |  |  |
|--------|--------------------------------------|---------------------------|--------------------------|--------|-------------------------------|--|--|
| НЗ     | Third Harmonic Distortion            | f <sub>IN</sub> = 10 MHz  | -88                      |        | dBFS                          |  |  |
|        |                                      | f <sub>IN</sub> = 70 MHz  | -85                      |        | dBFS                          |  |  |
|        |                                      | f <sub>IN</sub> = 240 MHz | -83                      |        | dBFS                          |  |  |
| SINAD  | Signal-to-Noise and Distortion Ratio | f <sub>IN</sub> = 10 MHz  | 70                       |        | dBFS                          |  |  |
|        |                                      | f <sub>IN</sub> = 70 MHz  | 69                       |        | dBFS                          |  |  |
|        |                                      | f <sub>IN</sub> = 240 MHz | 66.8                     |        | dBFS                          |  |  |

#### ADC12DC105 Logic and Power Supply Electrical Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.3V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 105$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin. Typical values are for  $T_A = 25^{\circ}$ C. Boldface limits apply for  $T_{MIN} \leq T_A \leq T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symbol              | Parameter                           | Conditions                                            | Typical<br>(Note 10) | Limits | Units<br>(Limits) |
|---------------------|-------------------------------------|-------------------------------------------------------|----------------------|--------|-------------------|
| DIGITAL             | INPUT CHARACTERISTICS (CLK, PD      |                                                       |                      |        |                   |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage           | $V_D = 3.6V$                                          |                      | 2.0    | V (min)           |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage           | $V_D = 3.0V$                                          |                      | 0.8    | V (max)           |
| I <sub>IN(1)</sub>  | Logical "1" Input Current           | V <sub>IN</sub> = 3.3V                                | 10                   |        | μA                |
| I <sub>IN(0)</sub>  | Logical "0" Input Current           | V <sub>IN</sub> = 0V                                  | -10                  |        | μA                |
| C <sub>IN</sub>     | Digital Input Capacitance           |                                                       | 5                    |        | pF                |
| DIGITAL             | OUTPUT CHARACTERISTICS (DA0-E       | DA11,DB0-DB11,DRDY)                                   | 3 1                  |        |                   |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage          | $I_{OUT} = -0.5 \text{ mA}$ , $V_{DR} = 2.4 \text{V}$ |                      | 1.2    | V (min)           |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage          | I <sub>OUT</sub> = 1.6 mA, V <sub>DR</sub> = 2.4V     |                      | 0.4    | V (max)           |
| +I <sub>sc</sub>    | Output Short Circuit Source Current | V <sub>OUT</sub> = 0V                                 | -10                  |        | mA                |
| -I <sub>sc</sub>    | Output Short Circuit Sink Current   | $V_{OUT} = V_{DR}$                                    | 10                   |        | mA                |
| C <sub>OUT</sub>    | Digital Output Capacitance          |                                                       | 5                    |        | pF                |
| POWER               | SUPPLY CHARACTERISTICS              |                                                       |                      |        |                   |
| I <sub>A</sub>      | Analog Supply Current               | Full Operation                                        | 242                  |        | mA (max)          |
| I <sub>DR</sub>     | Digital Output Supply Current       | Full Operation (Note 13)                              | 32                   |        | mA                |
|                     | Power Consumption                   | Excludes I <sub>DR</sub> (Note 13)                    | 800                  |        | mW (max)          |
|                     | Power Down Power Consumption        | PD_A=PD_B=V <sub>A</sub>                              | 33                   |        | mW                |

### ADC12DC105 Timing and AC Characteristics

Unless otherwise specified, the following specifications apply: AGND = DRGND = 0V,  $V_A = +3.3V$ ,  $V_{DR} = +2.5V$ , Internal  $V_{REF} = +1.2V$ ,  $f_{CLK} = 105$  MHz,  $V_{CM} = V_{CMO}$ ,  $C_L = 5$  pF/pin. Typical values are for  $T_A = 25^{\circ}$ C. Timing measurements are taken at 50% of the signal amplitude. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = 25^{\circ}$ C (Notes 8, 9)

| Symb              | Parameter                   | Conditions                     | Typical<br>(Note 10) | Limits | Units<br>(Limits)    |
|-------------------|-----------------------------|--------------------------------|----------------------|--------|----------------------|
|                   | Maximum Clock Frequency     |                                |                      | 105    | MHz (max)            |
|                   | Minimum Clock Frequency     |                                |                      | 20     | MHz (min)            |
| t <sub>CH</sub>   | Clock High Time             |                                | 4                    |        | ns                   |
| t <sub>CL</sub>   | Clock Low Time              |                                | 4                    |        | ns                   |
| t <sub>CONV</sub> | Conversion Latency          |                                |                      | 7      | Clock Cycles         |
| t <sub>OD</sub>   | Output Delay of CLK to DATA | Relative to rising edge of CLK | 4                    | 2<br>6 | ns (min)<br>ns (max) |
| t <sub>SU</sub>   | Data Output Setup Time      | Relative to DRDY               | 3                    |        | ns (min)             |
| t <sub>H</sub>    | Data Output Hold Time       | Relative to DRDY               | 3                    |        | ns (min)             |
| t <sub>AD</sub>   | Aperture Delay              |                                | 0.6                  |        | ns                   |
| t <sub>AJ</sub>   | Aperture Jitter             |                                | 0.1                  |        | ps rms               |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is guaranteed to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.

Note 2: This parameter is specified in units of dBFS - indicating the value that would be attained with a full-scale input signal.

**Note 3:** All voltages are measured with respect to GND = AGND = DRGND = 0V, unless otherwise specified.

**Note 4:** When the input voltage at any pin exceeds the power supplies (that is,  $V_{IN} < AGND$ , or  $V_{IN} > V_A$ ), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.

**Note 5:** The maximum allowable power dissipation is dictated by  $T_{J,max}$ : the junction-to-ambient thermal resistance, ( $\theta_{JA}$ ), and the ambient temperature, ( $T_A$ ), and can be calculated using the formula  $P_{D,max} = (T_{J,max} - T_A)/\theta_{JA}$ . The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Such conditions should always be avoided.

Note 6: Human Body Model is 100 pF discharged through a 1.5 kΩ resistor. Machine Model is 220 pF discharged through 0 Ω

Note 7: Reflow temperature profiles are different for lead-free and non-lead-free packages.

**Note 8:** The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per (Note 4). However, errors in the A/D conversion can occur if the input goes above 2.6V or below GND as described in the Operating Ratings section.



Note 9: With a full scale differential input of  $2V_{P-P}$ , the 12-bit LSB is 488  $\mu$ V.

Note 10: Typical figures are at  $T_A = 25^{\circ}C$  and represent most likely parametric norms at the time of product characterization. The typical specifications are not guaranteed.

Note 11: Integral Non Linearity is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive and negative full-scale.

Note 12: The input capacitance is the sum of the package/pin capacitance and the sample and hold circuit capacitance.

**Note 13:**  $I_{DR}$  is the current consumed by the switching of the output drivers and is primarily determined by load capacitance on the output pins, the supply voltage,  $V_{DR}$ , and the rate at which the outputs are switching (which is signal dependent).  $I_{DR}=V_{DR}(C_0 \times f_0 + C_1 \times f_1 + ..., C_{11} \times f_{11})$  where  $V_{DR}$  is the output driver power supply voltage,  $C_n$  is total capacitance on the output pin, and  $f_n$  is the average frequency at which that pin is toggling.

Note 14: This parameter is guaranteed by design and/or characterization and is not tested in production.

#### **Specification Definitions**

**APERTURE DELAY** is the time after the falling edge of the clock to when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

**CLOCK DUTY CYCLE** is the ratio of the time during one cycle that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal.

**COMMON MODE VOLTAGE (V<sub>CM</sub>)** is the common DC voltage applied to both input terminals of the ADC.

**CONVERSION LATENCY** is the number of clock cycles between initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

**CROSSTALK** is coupling of energy from one channel into the other channel.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion Ratio or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated as:

Gain Error = Positive Full Scale Error – Negative Full Scale Error

It can also be expressed as Positive Gain Error and Negative Gain Error, which are calculated as:

PGE = Positive Full Scale Error - Offset Error

NGE = Offset Error - Negative Full Scale Error

**INTEGRAL NON LINEARITY (INL)** is a measure of the deviation of each individual code from a best fit straight line. The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the intermodulation products to the total power in the original frequencies. IMD is usually expressed in dBFS.

**LSB (LEAST SIGNIFICANT BIT)** is the bit that has the smallest value or weight of all bits. This value is  $V_{FS}/2^n$ , where " $V_{FS}$ " is the full scale input voltage and "n" is the ADC resolution in bits.

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC is guaranteed not to have any missing codes.

**MSB (MOST SIGNIFICANT BIT)** is the bit that has the largest value or weight. Its value is one half of full scale.

**NEGATIVE FULL SCALE ERROR** is the difference between the actual first code transition and its ideal value of ½ LSB above negative full scale.

**OFFSET ERROR** is the difference between the two input voltages  $[(V_{IN}^+) - (V_{IN}^-)]$  required to cause a transition from code 2047 to 2048.

**OUTPUT DELAY** is the time delay after the falling edge of the clock before the data update is presented at the output pins. **PIPELINE DELAY (LATENCY)** See CONVERSION LATEN-CY.

**POSITIVE FULL SCALE ERROR** is the difference between the actual last code transition and its ideal value of  $1\frac{1}{2}$  LSB below positive full scale.

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well the ADC rejects a change in the power supply voltage. PSRR is the ratio of the Full-Scale output of the ADC with the supply at the minimum DC supply limit to the Full-Scale output of the ADC with the supply at the maximum DC supply limit, expressed in dB.

**SIGNAL TO NOISE RATIO (SNR)** is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.

SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.

TOTAL HARMONIC DISTORTION (THD) is the ratio, expressed in dB, of the rms total of the first nine harmonic levels at the output to the level of the fundamental at the output. THD is calculated as

THD = 20 x log 
$$\sqrt{\frac{f_2^2 + \ldots + f_7^2}{f_1^2}}$$

where  $f_1$  is the RMS power of the fundamental (output) frequency and  $f_2$  through  $f_{10}$  are the RMS power of the first 9 harmonic frequencies in the output spectrum.

SECOND HARMONIC DISTORTION (2ND HARM) is the difference expressed in dB, between the RMS power in the input frequency at the output and the power in its 2nd harmonic level at the output.

THIRD HARMONIC DISTORTION (3RD HARM) is the difference, expressed in dB, between the RMS power in the input frequency at the output and the power in its 3rd harmonic level at the output.





#### National Semiconductor Europe National Semiconductor **Customer Support Center** Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com

National Semiconductor Japan **Customer Support Center** Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560

#### THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER. AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation For the most current product information visit us at www.national.com

Americas Customer

new.feedback@nsc.com

Support Center

Email:

R

# Notes