(Separate preset, common clock and clear)

## SPEED/PACKAGE AVAILABILITY

54LS F,W 54S A,F,W 74LS A,F 74S A,F

#### **DESCRIPTION**

The preset or clear inputs, when low, set or reset the outputs regardless of the levels at the other inputs. When preset and clear inputs are inactive (high), a high level at the clock input enables the J and K inputs and data will be accepted. The logic levels at the J and K inputs may be allowed to change when the clock pulse is high and the bistable will perform according to the function table as long as minimum setup and hold times are observed. Input data is transferred to the outputs on the negative-going edge of the clock pulse.

## PIN CONFIGURATION



#### **BLOCK DIAGRAM** (Each Flip-Flop)



# SWITCHING CHARACTERISTICS VCC = 5V, TA = 25°C

|                                                 |               |                  | 54/74L8 |                                             |        | 54/748   |                                              |     |      |
|-------------------------------------------------|---------------|------------------|---------|---------------------------------------------|--------|----------|----------------------------------------------|-----|------|
| TEST CONDITIONS                                 |               |                  |         | C <sub>L</sub> =15pF<br>R <sub>L</sub> =2kΩ |        |          | C <sub>L</sub> =15pF<br>R <sub>L</sub> =280Ω |     |      |
| PARAMETER                                       | FROM<br>INPUT | TO<br>OUTPUT     | MIN     | TYP                                         | MAX    | MIN      | ТҮР                                          | MAX | UNIT |
| f <sub>Clock</sub> Clock frequency              |               |                  | 30      | 45                                          |        | 80       | 125                                          |     | MHz  |
| <sup>t</sup> w(Clock) Width of<br>clock pulse   |               |                  | 20      |                                             |        |          |                                              |     | ns   |
| Clock high<br>Clock low                         |               |                  |         | :                                           |        | 6<br>6.5 |                                              |     |      |
| <sup>t</sup> w(Preset) Width of<br>preset pulse |               |                  | 25      |                                             |        | 8        |                                              |     | ns   |
| <sup>t</sup> w(Clear) Width of<br>clear pulse   |               | ı                | 25      |                                             | !<br>! | 8        |                                              |     | ns   |
| t <sub>Setup</sub> Input setup<br>time          |               |                  | 20↓     |                                             |        | 3↓       |                                              |     | ns   |
| t <sub>Hold</sub> input hold time               |               |                  | O†      |                                             |        | O‡       |                                              |     | ns   |
| Propagation delay time                          |               |                  |         |                                             |        |          |                                              |     |      |
| <sup>t</sup> PLH Low-to-high                    | CLR, PRE      |                  |         | 11                                          | 20     | 2        | 4                                            | 7   | ns   |
| <sup>t</sup> PHL High-to-low                    | appropriate   | <br><del> </del> |         | 15                                          | 30     | 2        | 5                                            | 7   |      |

Load circuit and typical waveforms are shown at the front of section.

## TRUTH TABLE (Each Flip-Flop)

|        | Outputs |       |   |   |                |                             |  |
|--------|---------|-------|---|---|----------------|-----------------------------|--|
| Preset | Clear   | Clock | J | K | ø              | ā                           |  |
| L      | Н       | х     | Х | X | Η              | L                           |  |
| ] н    | L       | Х     | Х | X | L              | н                           |  |
| L      | L       | Х     | X | X | н•             | H*                          |  |
| н      | н       | ļ     | L | L | Q <sub>0</sub> | $\overline{\mathbf{Q}}_{0}$ |  |
| н      | н       | 4     | Н | L | Н              | Ĺ                           |  |
| Н      | Н       | Į.    | L | Н | L              | н                           |  |
| н      | н       | Ļ     | Н | H | Toggle         |                             |  |
| Н      | Н       | н     | X | Х | Qo             | ₫0                          |  |

H = high level (steady state)

L = low level (steady state)

= irrelevant

= transition from high to low level

0 = the level of Q before the indicated steady-state input conditions were established

TOGGLE: = Each output changes to the complement of its previous level on each clock transition.

This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high)

