# 256K x 16 Static RAM #### **Features** - Low voltage range: CY62147V: 2.7V-3.6V - Ultra-low active, standby power - Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ features - TTL-compatible inputs and outputs - · Automatic power-down when deselected - CMOS for optimum speed/power ## **Functional Description** The CY62147V is a high-performance CMOS static RAM organized as 262,144 words by 16 bits. These devices feature advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>™</sup>) in portable applications such as cellular telephones. The devices also have an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE HIGH) or when CE is LOW and both BLE and BHE are HIGH. The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). Writing to the device is accomplished by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0$ through I/O<sub>7</sub>), is written into the location specified on the address pins $(A_0$ through $A_{17}$ ). If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8$ through $I/O_{15}$ ) is written into the location specified on the address pins $(A_0$ through $A_{17}$ ). Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$ to I/O $_7$ . If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O $_8$ to I/O $_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes. The CY62147V is available in 48-ball FBGA and standard 44-pin TSOP Type II (forward pinout) packaging. MoBL and More Battery Life are trademarks of Cypress Semiconductor Corporation. ## Pin Configurations (continued) ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage to Ground Potential.....-0.5V to +4.6V DC Voltage Applied to Outputs in High Z State $^{[1]}$ ......-0.5V to $\rm V_{CC}$ + 0.5V DC Input Voltage<sup>[1]</sup>......-0.5V to V<sub>CC</sub> + 0.5V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current | >200 mA | ## **Operating Range** | Device | Range | Ambient<br>Temperature | V <sub>cc</sub> | |----------|------------|------------------------|-----------------| | CY62147V | Industrial | -40°C to +85°C | 2.7V to 3.6V | ## **Product Portfolio** | | Power Dissipation (Industrial) | | | | | dustrial) | | | |----------|--------------------------------|--------------------------------------|-----------------------|------------------------------|----------------------------|-----------------------------|----------------------------|---------| | | V <sub>CC</sub> Range | | | Operating (I <sub>CC</sub> ) | | Standby (I <sub>SB2</sub> ) | | | | Product | V <sub>CC(min.)</sub> | V <sub>CC(typ.)</sub> <sup>[2]</sup> | V <sub>CC(max.)</sub> | Power | <b>Typ.</b> <sup>[2]</sup> | Maximum | <b>Typ.</b> <sup>[2]</sup> | Maximum | | CY62147V | 2.7V | 3.0V | 3.6V | LL | 7 mA | 15 mA | 2 μΑ | 20 μΑ | - V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C. # **Electrical Characteristics** Over the Operating Range | | | | | CY62147V | | | | | |------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|------|------------------------|----|--| | Parameter | Description | Test Condi | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit | | | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -1.0 \text{ mA}$ | $V_{CC} = 2.7V$ | 2.4 | | | V | | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | V <sub>CC</sub> = 2.7V | | | 0.4 | V | | | V <sub>IH</sub> | Input HIGH Voltage | | $V_{CC} = 3.6V$ | 2.2 | | V <sub>CC</sub> + 0.5V | V | | | V <sub>IL</sub> | Input LOW Voltage | | $V_{CC} = 2.7V$ | -0.5 | | 0.8 | V | | | I <sub>IX</sub> | Input Load Current | $GND \le V_1 \le V_{CC}$ | -1 | ±1 | +1 | μΑ | | | | I <sub>OZ</sub> | Output Leakage Current | $GND \leq V_O \leq V_{CC}$ , Ou | -1 | +1 | +1 | μΑ | | | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply<br>Current | $\begin{split} I_{OUT} &= 0 \text{ mA}, \\ f &= f_{MAX} = 1/t_{RC}, \\ \text{CMOS Levels} \end{split}$ | V <sub>CC</sub> = 3.6V | | 7 | 15 | mA | | | | | I <sub>OUT</sub> = 0 mA, f = 1 MI<br>CMOS Levels | | 1 | 2 | mA | | | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs | $\label{eq:control_control} \begin{split} \overline{\text{CE}} &\geq \text{V}_{\text{CC}} - 0.3\text{V},\\ \text{V}_{\text{IN}} &\geq \text{V}_{\text{CC}} - 0.3\text{V or}\\ \text{V}_{\text{IN}} &\leq 0.3\text{V}, \text{f} = \text{f}_{\text{MAX}} \end{split}$ | | 2 | 20 | ^ | | | | I <sub>SB2</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs | | V <sub>CC</sub> = LL<br>3.6V | | 2 | 20 | μΑ | | # Capacitance<sup>[3]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ.)}$ | 8 | pF | ## **Thermal Resistance** | Description | Test Conditions | Symbol | BGA | TSOPII | Units | |------------------------------------------------------|---------------------------------------------------------------------------|-----------------|-----|--------|-------| | [0] | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | $\Theta_{JA}$ | 55 | 60 | °C/W | | Thermal Resistance (Junction to Case) <sup>[3]</sup> | | Θ <sub>JC</sub> | 16 | 22 | °C/W | <sup>3.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT | Parameter | 3.0V | Unit | |-----------------|------|------| | R1 | 1105 | Ω | | R2 | 1550 | Ω | | R <sub>TH</sub> | 645 | Ω | | V <sub>TH</sub> | 1.75 | V | ## Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit | | |---------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|------|------|----| | V <sub>DR</sub> | V <sub>CC</sub> for Data Retention | | | 1.0 | | 3.6 | V | | I <sub>CCDR</sub> | Data Retention Current | $\begin{split} &\frac{V_{CC}\text{=}1.0\text{V}}{\text{CE} \geq \text{V}_{CC}-0.3\text{V}}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{CC}-0.3\text{V or} \\ &\text{V}_{\text{IN}} \leq 0.3\text{V} \\ &\text{No input may exceed} \\ &\text{V}_{CC}+0.3\text{V} \end{split}$ | LL | | 1 | 10 | μА | | t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data<br>Retention Time | | | 0 | | | ns | | t <sub>R</sub> <sup>[4]</sup> | Operation Recovery Time | | | 70 | | | ns | ## **Data Retention Waveform** <sup>4.</sup> Full Device AC operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min.)} > 10$ $\mu s$ or stable at $V_{CC(min.)} > 10$ $\mu s$ . ## Switching Characteristics Over the Operating Range<sup>[5]</sup> | | | 70 | ) ns | | |----------------------------------|-------------------------------------|------|------|------| | Parameter | Description | Min. | Max. | Unit | | READ CYCLE | | | • | • | | t <sub>RC</sub> | Read Cycle Time | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[6, 8]</sup> | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[8]</sup> | | 20 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[6]</sup> | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6, 8]</sup> | | 20 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 70 | ns | | t <sub>DBE</sub> | BHE / BLE LOW to Data Valid | | 70 | ns | | t <sub>LZBE</sub> <sup>[7]</sup> | BHE / BLE LOW to Low Z | 5 | | ns | | t <sub>HZBE</sub> | BHE / BLE HIGH to High Z | | 20 | ns | | WRITE CYCLE <sup>[9, 10]</sup> | | | • | • | | t <sub>WC</sub> | Write Cycle Time | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 40 | | ns | | t <sub>BW</sub> | BHE / BLE Pulse Width | 60 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[6, 8]</sup> | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[6]</sup> | 10 | | ns | - 5. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to $V_{CC(typ.)}$ , and output loading of the - Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading or the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. If both byte enables are toggled together this value is 10ns t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for Write Cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. # **Switching Waveforms** # Read Cycle No. 1 [11, 12] # Read Cycle No. 2 [12, 13] - Device is continuously selected. OE, CE = V<sub>IL</sub>. WE is HIGH for read cycle. Address valid prior to or coincident with CE transition LOW. # Switching Waveforms (continued) # Write Cycle No. 2 ( $\overline{\text{CE}}$ Controlled) $^{[8,\ 14,\ 15]}$ - 14. Data I/O is high-impedance if OE = V<sub>IH</sub>. 15. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 16. During this period, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) # Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[10,\ 15]}$ # Write Cycle No. 4 ( $\overline{\rm BHE/BLE}$ Controlled, $\overline{\rm OE}$ LOW) $^{[16]}$ # **Typical DC and AC Characteristics** SUPPLY VOLTAGE (V) ## **Truth Table** | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----|----|----|-----|-----|--------------------------------------------------------------------------------------------------|--------------------------|----------------------------| | Н | Х | Х | Х | Х | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Х | Х | Н | Н | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | L | L | L | Data Out (I/O <sub>O</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data Out (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Deselect/Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High Z | Deselect/Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High Z | Deselect/Output Disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data In (I/O <sub>O</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data In (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|------------------|-----------------|------------------------|--------------------| | 70 | CY62147VLL-70ZI | Z44 | 44-Pin TSOP II | Industrial | | | CY62147VLL-70BAI | BA48B | 48-Ball Fine Pitch BGA | | # **Package Diagrams** ## 48-Ball (7.00 mm x 8.5 mm x 1.20 mm) Thin BGA BA48B TOP VIEW 51-85106-B ## Package Diagrams (continued) ### 44-Pin TSOP II Z44 D[MENS] IN MM (INCH) MAX MIN. | Document Title: CY62147V MoBL™ 256K x 16 Static RAM Document Number: 38-05050 | | | | | | | | |-------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 109958 | 12/16/01 | SZV | Change from Spec number: 38-00757 to 38-05050 | | | |