

## CY62148BN MoBL<sup>®</sup>

# 4-Mbit (512K x 8) Static RAM

#### Features

- 4.5V–5.5V operation
- · Low active power
  - Typical active current: 2.5 mA @ f = 1 MHz
- Typical active current:12.5 mA @ f = fmax
- · Low standby current
- · Automatic power down when deselected
- · TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}$  and  $\overline{OE}$  features
- · CMOS for optimum speed and power
- Available in standard Pb-free and non Pb-free 32-lead (450-mil) SOIC and 32-lead TSOP II packages

#### **Functional Description**

The CY62148BN is a high performance CMOS static RAM organized as 512K words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. This device has an automatic power down feature that reduces power consumption by more than 99% when deselected.

To write to the device, take Chip Enable ( $\overline{CE}$ ) and Write Enable ( $\overline{WE}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

To read <u>from</u> the device, take Chip Enable ( $\overline{CE}$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing Write Enable (WE) HIGH for read. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins.

The eight input/output pins ( $I/O_0$  through  $I/O_7$ ) go into a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or a write operation is in progress (CE LOW and WE LOW).



**Cypress Semiconductor Corporation** Document #: 001-06517 Rev. \*B 198 Champion Court • San Jose, CA 95134-1709 • 408-943-2600 Revised March 1, 2007



#### **Pin Configuration**

| Top V<br>SOI<br>TSC                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $ \begin{array}{c} A_{17} \ \Box \ 1O \\ A_{16} \ \Box \ 2 \\ A_{14} \ \Box \ 3 \\ A_{12} \ \Box \ 4 \\ A_7 \ \Box \ 5 \\ A_6 \ \Box \ 6 \\ A_5 \ \Box \ 7 \\ A_4 \ \Box \ 8 \\ A_3 \ \Box \ 9 \\ A_2 \ \Box \ 10 \\ A_1 \ \Box \ 11 \\ A_0 \ \Box \ 12 \\ I/O_0 \ \Box \ 13 \end{array} $ | $\begin{array}{c c} 32 & \bigvee_{CC} \\ 31 & A_{15} \\ 30 & A_{18} \\ 29 & WE \\ 28 & A_{13} \\ 27 & A_8 \\ 26 & A_9 \\ 25 & A_{11} \\ 24 & OE \\ 23 & OE \\ 23 & OE \\ 21 & VO_7 \\ 20 & VO_6 \end{array}$ |
| $I/O_1 \Box 14$<br>$I/O_2 \Box 15$<br>GND $\Box 16$                                                                                                                                                                                                                                        | 19    I/O <sub>5</sub><br>18    I/O <sub>4</sub><br>17    I/O <sub>3</sub>                                                                                                                                   |

#### **Product Portfolio**

|             |       |                       |      | Power Dissipation |                           |                        |                           |                       |
|-------------|-------|-----------------------|------|-------------------|---------------------------|------------------------|---------------------------|-----------------------|
| Product     |       | V <sub>CC</sub> Range |      | Speed             | Operating                 | g I <sub>CC</sub> (mA) | Standby                   | I <sub>SB2</sub> (μΑ) |
| Floader     |       |                       |      | Speed             | f = 1                     | max                    | <b>Typ</b> <sup>[1]</sup> | Мах                   |
|             | Min   | Тур                   | Max  |                   | <b>Typ</b> <sup>[1]</sup> | Max                    | iyp                       | IVIAX                 |
| CY62148BNLL | 4.5 V | 5.0V                  | 5.5V | 70 ns             | 12.5                      | 20                     | 4                         | 20                    |

Note 1. Typical values are measured at  $V_{CC}$  = 5V,  $T_A$  = 25°C, and are included for reference only and are not tested or guaranteed.





#### **Maximum Ratings**

| Exceeding the maximum rating may impair the device's useful life. User guidelines only and are not tested. |
|------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                          |
| Ambient Temperature with<br>Power Applied55°C to +125°C                                                    |
| Supply Voltage on $V_{CC}$ to Relative GND–0.5V to +7.0V                                                   |
| DC Voltage Applied to Outputs in High Z State $^{\left[2\right]}$ 0.5V to V_{CC} +0.5V                     |

| DC Input Voltage <sup>[2]</sup> | –0.5V to V <sub>CC</sub> +0.5V |
|---------------------------------|--------------------------------|
| Current into Outputs (LOW)      |                                |
| Static Discharge Voltage        | 2001V                          |
| (per MIL-STD-883, Method 3015)  |                                |
| Latch Up Current                | >200 mA                        |

#### **Operating Range**

| Range      | Ambient<br>Temperature <sup>[3]</sup> | V <sub>cc</sub> |
|------------|---------------------------------------|-----------------|
| Industrial | –40°C to +85°C                        | 4.5V–5.5V       |

#### Electrical Characteristics Over the Operating Range

| Damanatan        | Description                                      | Ta at Oamd                                                                                                                           | 141                                              | (    | N                         | 11                   |      |
|------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|---------------------------|----------------------|------|
| Parameter        | Description                                      | Test Cond                                                                                                                            | itions                                           | Min  | <b>Typ</b> <sup>[1]</sup> | Max                  | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                              | I <sub>OH</sub> = –1 mA                                                                                                              |                                                  | 2.4  |                           |                      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                               | I <sub>OL</sub> = 2.1 mA                                                                                                             |                                                  |      |                           | 0.4                  | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                               |                                                                                                                                      |                                                  | 2.2  |                           | V <sub>CC</sub> +0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage                                |                                                                                                                                      |                                                  | -0.3 |                           | 0.8                  | V    |
| I <sub>IX</sub>  | Input Leakage Current                            | $GND \leq V_I \leq V_{CC}$                                                                                                           |                                                  | -1   |                           | +1                   | μA   |
| I <sub>OZ</sub>  | Output Leakage Current                           | $GND \leq V_I \leq V_{CC}$ , Ou                                                                                                      | tput Disabled                                    | -1   |                           | +1                   | μA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                        | $f = f_{MAX} = 1/t_{RC}$                                                                                                             | I <sub>OUT</sub> = 0 mA                          |      | 12.5                      | 20                   | mA   |
|                  | Supply Current                                   | f = 1 MHz                                                                                                                            | V <sub>CC</sub> = Max.,                          |      | 2.5                       |                      | mA   |
| I <sub>SB1</sub> | Automatic CE Power Down<br>Current – TTL Inputs  | $ \begin{array}{ c c c c c } Max. \ V_{CC}, \ \overline{CE} \geq V_{IH} \\ V_{IN} \geq V_{IH} \ or \ V_{IN} \leq V_{I} \end{array} $ | <sub>L</sub> , f = f <sub>MAX</sub>              |      |                           | 1.5                  | mA   |
| I <sub>SB2</sub> | Automatic CE Power Down<br>Current – CMOS Inputs | $\begin{array}{l} \text{Max. } V_{CC}, \ \overline{CE} \geq V_{CC} \\ V_{IN} \geq V_{CC} - 0.3 \text{V, or} \end{array}$             | ; − 0.3V,<br>V <sub>IN</sub> <u>≤</u> 0.3V, f =0 |      | 4                         | 20                   | μA   |

#### Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                 | Max. | Unit |
|------------------|--------------------|---------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 MHz,$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> – 5.0V          | 8    | pF   |

#### **AC Test Loads and Waveforms**



#### Notes

V<sub>IL</sub> (min.) = -2.0V for pulse durations of less than 20 ns.
 T<sub>A</sub> is the "instant on" case temperature
 Tested initially and after any design or process changes that may affect these parameters.



#### Switching Characteristics<sup>[5]</sup> Over the Operating Range

| Dowerseter                 | Parameter Description               |     | 148BN | Unit |  |
|----------------------------|-------------------------------------|-----|-------|------|--|
| Parameter                  | Description                         | Min | Max   |      |  |
| READ CYCLE                 |                                     |     |       | L    |  |
| t <sub>RC</sub>            | Read Cycle Time                     | 70  |       | ns   |  |
| t <sub>AA</sub>            | Address to Data Valid               |     | 70    | ns   |  |
| t <sub>OHA</sub>           | Data Hold from Address Change       | 10  |       | ns   |  |
| t <sub>ACE</sub>           | CE LOW to Data Valid                |     | 70    | ns   |  |
| t <sub>DOE</sub>           | OE LOW to Data Valid                |     | 35    | ns   |  |
| t <sub>LZOE</sub>          | OE LOW to Low Z <sup>[6]</sup>      | 5   |       | ns   |  |
| t <sub>HZOE</sub>          | OE HIGH to High Z <sup>[6, 7]</sup> |     | 25    | ns   |  |
| t <sub>LZCE</sub>          | CE LOW to Low Z <sup>[6]</sup>      | 10  |       | ns   |  |
| t <sub>HZCE</sub>          | CE HIGH to High Z <sup>[6, 7]</sup> |     | 25    | ns   |  |
| t <sub>PU</sub>            | CE LOW to Power Up                  |     |       | ns   |  |
| t <sub>PD</sub>            | CE HIGH to Power Down               |     | 70    | ns   |  |
| WRITE CYCLE <sup>[8]</sup> | ·                                   |     |       | •    |  |
| t <sub>WC</sub>            | Write Cycle Time                    | 70  |       | ns   |  |
| t <sub>SCE</sub>           | CE LOW to Write End                 | 60  |       | ns   |  |
| t <sub>AW</sub>            | Address Setup to Write End          | 60  |       | ns   |  |
| t <sub>HA</sub>            | Address Hold from Write End         | 0   |       | ns   |  |
| t <sub>SA</sub>            | Address Setup to Write Start        | 0   |       | ns   |  |
| t <sub>PWE</sub>           | WE Pulse Width                      | 55  |       | ns   |  |
| t <sub>SD</sub>            | Data Setup to Write End             | 30  |       | ns   |  |
| t <sub>HD</sub>            | Data Hold from Write End            | 0   |       | ns   |  |
| t <sub>LZWE</sub>          | WE HIGH to Low Z <sup>[6]</sup>     | 5   |       | ns   |  |
| t <sub>HZWE</sub>          | WE LOW to High Z <sup>[6, 7]</sup>  |     | 25    | ns   |  |

Notes

<sup>Notes
5. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified lo<sub>L</sub>/l<sub>OH</sub> and 100-pF load capacitance.
6. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
7. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 <u>pF</u> as in part (<u>b</u>) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
8. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of any of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write.</sup> 



#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                          | Conditions                                                                                                    | Min             | <b>Typ</b> <sup>[1]</sup> | Max | Unit |
|---------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|-----|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                                                                               | 2.0             |                           |     | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | No input may exceed                                                                                           |                 |                           | 20  | μA   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | V <sub>CC</sub> + 0.3V<br>V <sub>CC</sub> = V <sub>DD</sub>                                                   | 0               |                           |     | ns   |
| t <sub>R</sub> <sup>[9]</sup>   | Operation Recovery Time              | $\frac{V_{CC}^{\circ}}{CE} = V_{DR}$ $CE > V_{CC} - 0.3V$ $V_{IN} > V_{CC} - 0.3V \text{ or}$ $V_{IN} < 0.3V$ | t <sub>RC</sub> |                           |     | ns   |

#### **Data Retention Waveform**



#### **Switching Waveforms**





#### Read Cycle No. 2 (OE Controlled)<sup>[11, 12]</sup>



Notes
 9. Full Device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 ms or stable at V<sub>CC(min)</sub> ≥ 100 ms.
 10. Device is continuously selected. OE, CE = V<sub>IL</sub>.
 11. WE is HIGH for read cycle.

12. Address valid prior to or coincident with CE transition LOW.



#### Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)<sup>[13]</sup>



Write Cycle No. 2 (WE Controlled, OE HIGH During Write)<sup>[13, 14]</sup>





#### Switching Waveforms (continued)

Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)<sup>[13, 14]</sup>



#### **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                      |
|----|----|----|------------------------------------|----------------------------|----------------------------|
| Н  | х  | х  | High Z                             | Power Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

### **Ordering Information**

| Speed<br>(ns) | Ordering Code                     | Package<br>Diagram | Package Type                            | Operating<br>Range |
|---------------|-----------------------------------|--------------------|-----------------------------------------|--------------------|
| 70            | CY62148BNSL-70SXI <sup>[16]</sup> | 51-85081           | 32-lead (450-Mil) Molded SOIC (Pb-Free) | Industrial         |
|               | CY62148BNLL-70SXI                 | 51-85081           | 32-lead (450-Mil) Molded SOIC (Pb-Free) |                    |
|               | CY62148BNLL-70ZXI                 | 51-85095           | 32-lead TSOP II (Pb-Free)               |                    |

Note 16. CY62148BNSL and CY62148BNLL are identical in specs.

Please contact your local Cypress sales representative for availability of these parts



#### Package Diagrams





More Battery Life is a trademark, and MoBL is a registered trademark, of Cypress Semiconductor. All products and company names mentioned in this document may be the trademarks of their respective holders.

#### Document #: 001-06517 Rev. \*B

#### Page 8 of 9

© Cypress Semiconductor Corporation, 2006-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



### **Document History Page**

| REV. | ECN NO. | lssue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                    |
|------|---------|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 426504  | See ECN       | NXR                | New Data Sheet                                                                                                                                                                                                           |
| *A   | 485639  | See ECN       | VKN                | Corrected the typo in the Array size in the Logic Block Diagram                                                                                                                                                          |
| *В   | 832320  | See ECN       | NXR                | Removed Commercial Operating Range<br>Removed 32-lead Reverse TSOP II package from product offering<br>Corrected the test condition typo error in Electrical Characteristics table<br>Updated Ordering information table |