# Neuron<sup>®</sup> Chip Network Processor #### **Features** - · Three eight-bit pipelined processors for concurrent processing of application code and network traffic - 11-pin I/O port programmable in 34 modes for fast application program development - · Two 16-bit timer/counters for measuring and generating I/O device waveforms - Five-pin communication port that supports direct connect and network transceiver interfaces - Programmable pull-ups on IO4–IO7 and 20-mA sink current on IO0-IO3 - Unique 48-bit ID number in every device to facilitate network installation and management - Low operating current; sleep mode operation for reduced current consumption<sup>[1]</sup> - 0.35-μm Flash process technology - 5.0V operation - On-chip LVD circuit to prevent nonvolatile memory corruption during voltage drops - · 2,048 bytes of SRAM for buffering network data, system, and application data storage - 512 bytes (CY7C53150), 2048 bytes (CY7C53120E2), 4096 bytes (CY7C53120E4) of Flash memory with on-chip charge pump for flexible storage of configuration data and application code - · Addresses up to 58 KB of external memory (CY7C53150) - 10 KB (CY7C53120E2), 12 KB (CY7C53120E4) of ROM containing LonTalk® network protocol firmware - Maximum input clock operation of 20 MHz (CY7C53150), 10 MHz (CY7C53120E2), 40 MHz (CY7C53120E4) over a -40°C to 85°C<sup>[2]</sup> temperature - 64-pin TQFP package (CY7C53150) - 32-pin SOIC or 44-pin TQFP package (CY7C53120) ### **Functional Description** The CY7C531x0 Neuron<sup>®</sup> chip implements a node for LonWorks<sup>®</sup> distributed intelligent control networks. It incorporates, on a single chip, the necessary communication and control functions, both in hardware and firmware, that facilitate the design of a LonWorks node. The CY7C531x0 contains a very flexible five-pin communication port that can be configured to interface with a wide variety of media transceivers at a wide range of data rates. The most common transceiver types are twisted-pair, powerline, RF, IR, fiber-optics, and coaxial. The CY7C531x0 is manufactured using state-of-the-art 0.35-μm Flash technology, providing to designers the most cost-effective Neuron chip solution. Services at every layer of the OSI networking reference model are implemented in the LonTalk firmware-based protocol stored in 10-KB ROM (CY7C53120E2), 12-KB ROM (CY7C53120E4), or off-chip memory (CY7C53150). The firmware also contains 34 preprogrammed I/O drivers, greatly simplifying application programming. The application program is stored in the Flash memory (CY7C53120) and/or off-chip memory (CY7C53150), and may be updated by downloading over the network. The CY7C53150 incorporates an external memory interface that can address up to 64 KB with 6 KB of the address space mapped internally. LonWorks nodes that require large application programs can take advantage of this external memory capability. The CY7C53150 Neuron chip is an exact replacement for the Motorola MC143150Bx and Toshiba TMPN3150B1 devices. The CY7C53120E2 Neuron chip is an exact replacement for the Motorola MC143120E2 device since it contains the same firmware in ROM. - Rare combinations of wake-up events occurring during the go to sleep sequence could produce unexpected sleep behavior. For details please refer to Cypress's Neuron Metastability Description application note. - $\text{Maximum Junction Temperature is 105°C.} \ T_{Junction} = T_{Ambient} + V \bullet \bullet \theta_{JA}. \ 32 pin \ SOIC \ \theta_{JA} = 51 \text{C/W.} \ 44 pin \ TQFP \ \theta_{JA} = 43 \text{C/W.} \ 64 pin \ TQFP \ \theta_{JA} = 44 \text{C/W.}$ ### **Pin Configurations** - The smaller dimple at the bottom left of the marking indicates pin 1. No Connect (NC) Should not be used. (These pins may be used for internal testing.) ### Pin Configurations (continued) ### **Pin Descriptions** | Pin Name | I/O | Pin Function | CY7C53150<br>TQFP-64 Pin No. | CY7C53120xx<br>SOIC-32 Pin No. | CY7C53120xx<br>TQFP-44 Pin No. | |----------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------|----------------------------------------------------| | CLK1 | Input | Oscillator connection or external clock input. | 24 | 15 | 15 | | CLK2 | Output | Oscillator connection. Leave open when external clock is input to CLK1. Maximum of one external load. | 23 | 14 | 14 | | RESET | I/O (Built-In<br>Pull-up) | Reset pin (active LOW). Note. The allowable external capacitance connected to the RESET pin is 100 –1000 pF. | 6 | 1 | 40 | | SERVICE | I/O (Built-In<br>Configurable<br>Pull-up) | Service pin (active LOW). Alternates between input and output at a 76-Hz rate. | 17 | 8 | 5 | | IO0-IO3 | I/O | Large current-sink capacity (20 mA). General I/O port. The output of timer/ counter 1 may be routed to IOO. The output of timer/counter 2 may be routed to IO1. | 2, 3, 4, 5 | 7, 6, 5, 4 | 4, 3, 2, 43 | | IO4-IO7 | I/O (Built-In<br>Configurable<br>Pull-ups) | General I/O port. The input to timer/counter 1 may be derived from one of IO4–IO7. The input to timer/counter 2 may be derived from IO4. | 10, 11, 12, 13 | 3, 30, 29, 28 | 42, 36, 35, 32 | | IO8–IO10 | I/O | General I/O port. May be used for serial communication under firmware control. | 14, 15, 16 | 27, 26, 24 | 31, 30, 27 | | D0-D7 | I/O | Bidirectional memory data bus. | 43, 42, 38, 37,<br>36, 35, 34, 33 | N/A | N/A | | R/W | Output | Read/write control output for external memory. | 45 | N/A | N/A | | Ē | Output | Enable clock control output for external memory. | 46 | N/A | N/A | | A0-A15 | Output | Memory address output port. | 64, 63, 62, 61, 60,<br>59, 58, 57, 56, 55,<br>54, 53, 52, 51, 50,<br>47 | N/A | N/A | | $V_{DD}$ | Input | <b>Power input (5V nom)</b> . All V <sub>DD</sub> pins must be connected together externally. | 7, 20, 22, 26,<br>40, 41, 44 | 2, 11, 12,<br>18, 25, 32 | 9, 10, 19,<br>29, 38, 41 | | $V_{SS}$ | Input | <b>Power input (0V, GND)</b> . All V <sub>SS</sub> pins must be connected together externally. | 8,19, 21, 25, 39 | 9, 13, 16, 23, 31 | 7,13, 16, 26, 37 | | Vpp | Input | In-circuit test mode control. If Vpp is high when RESET is asserted, the I/O, address and data buses become Hi-Z. | 9 | 10 | 8 | | CP0-CP4 | Communication<br>Network<br>Interface | Bidirectional port supporting communications in three modes. | 28, 29, 30, 31, 32 | 19, 20, 17, 21, 22 | 20, 21, 18, 24, 25 | | NC | _ | <b>No connect</b> . Must not be connected on the user's PC board, since they may be connected internal to the chip. | 1, 18, 27, 48, 49 | N/A | 1, 6, 11, 12, 17,<br>22, 23, 28, 33, 34,<br>39, 44 | ### **Memory Usage** All Neuron chips require system firmware to be present when they are powered up. In the case of the CY7C53120 family, this firmware is preprogrammed in the factory in an on-chip ROM. In the case of the CY7C53150, the system firmware must be present in the first 16 KB of an off-chip nonvolatile memory such as Flash, EPROM, EEPROM, or NVRAM. These devices must be programmed in a device programmer before board assembly. Because the system firmware implements the network protocol, it cannot itself be downloaded over the network. For the CY7C53120 family, the user application program is stored in on-chip Flash memory. It may be programmed using a device programmer before board assembly, or may be downloaded and updated over the LonTalk network from an external network management tool. For the CY7C53150, the user application program is stored in on-chip Flash Memory and also in off-chip memory. The user program may initially be programmed into the off-chip memory device using a device programmer. ### Flash Memory Retention and Endurance Data and code stored in Flash Memory is guaranteed to be retained for at least 10 years for programming temperature range of -25°C to 85°C. The Flash Memory can typically be written 100,000 times without any data loss. [5] An erase/write cycle takes 20 ms. The system firmware extends the effective endurance of Flash memory in two ways. If the data being written to a byte of Flash memory is the same as the data already present in that byte. the firmware does not perform the physical write. So for example, an application that sets its own address in Flash memory after every reset will not use up any write cycles if the address has not changed. In addition, system firmware version 13.1 or higher is able to aggregate writes to eight successive address locations into a single write for CY7C53120E4 devices. For example, if 4 KB of code is downloaded over the network, the firmware would execute only 512 writes rather than 4,096. ### 40-MHz 3120 Operation The CY7C53120E4-40 device was designed to run at frequencies up to 40 MHz using an external clock oscillator. It is important to note that external oscillators may typically take on the order of 5 ms to stabilize after power-up. The Neuron chip should be held in reset until the CLK1 input is stable. With some oscillators, this may require the use of a reset-stretching Low-Voltage Detection chip/circuit. Check the oscillator vendor's specification for more information about start-up stabilization times. ### **Low-Voltage Inhibit Operation** The on-chip Low-voltage Inhibit circuit trips the Neuron chip whenever the $V_{DD}$ input is less than 4.1 $\pm$ 0.3V. This feature prevents the corruption of nonvolatile memory during voltage drops. #### **Communications Port** The Neuron chip includes a versatile 5-pin communications port that can be configured in three different ways. In Single-Ended Mode, pin CP0 is used for receiving serial data, pin CP1 for transmitting serial data, and pin CP2 enables an external transceiver. Data is communicated using Differential Manchester encoding. In Special Purpose Mode, pin CP0 is used for receiving serial data, pin CP1 for transmitting serial data, pin CP2 transmits a bit clock, and pin CP4 transmits a frame clock for use by an external intelligent transceiver. In this mode, the external transceiver is responsible for encoding and decoding the data In Differential Mode, pins CP0 and CP1 form a differential receiver with built-in programmable hysteresis and low-pass filtering. Pins CP2 and CP3 form a differential driver. Serial data is communicated using Differential Manchester encoding. The following tables describe the communications port when used in Differential Mode. Figure 1. Receiver Input Waveform #### **Programmable Hysteresis Values** (Expressed as differential peak-to-peak voltages in terms of V<sub>DD</sub>) | Hysteresis <sup>[6]</sup> | V <sub>hys</sub> Min. | V <sub>hys</sub> Typ. | V <sub>hys</sub> Max. | |---------------------------|-----------------------|-----------------------|-----------------------| | 0 | 0.019 V <sub>DD</sub> | 0.027 V <sub>DD</sub> | 0.035 V <sub>DD</sub> | | 1 | 0.040 V <sub>DD</sub> | 0.054 V <sub>DD</sub> | 0.068 V <sub>DD</sub> | | 2 | 0.061 V <sub>DD</sub> | 0.081 V <sub>DD</sub> | 0.101 V <sub>DD</sub> | | 3 | 0.081 V <sub>DD</sub> | 0.108 V <sub>DD</sub> | 0.135 V <sub>DD</sub> | | 4 | 0.101 V <sub>DD</sub> | 0.135 V <sub>DD</sub> | 0.169 V <sub>DD</sub> | | 5 | 0.121 V <sub>DD</sub> | 0.162 V <sub>DD</sub> | 0.203 V <sub>DD</sub> | | 6 | 0.142 V <sub>DD</sub> | 0.189 V <sub>DD</sub> | 0.236 V <sub>DD</sub> | | 7 | 0.162 V <sub>DD</sub> | 0.216 V <sub>DD</sub> | 0.270 V <sub>DD</sub> | #### Programmable Glitch Filter Values<sup>[7]</sup> (Receiver (end-to-end) filter values expressed as transient pulse suppression times) | Filter (F) | Min. | Тур. | Max. | Unit | |------------|------|------|------|------| | 0 | 10 | 75 | 140 | ns | | 1 | 120 | 410 | 700 | ns | | 2 | 240 | 800 | 1350 | ns | | 3 | 480 | 1500 | 2600 | ns | ### Receiver<sup>[8]</sup> (End-to-End) Absolute Asymmetry (Worst case across hysteresis) | Filter (F) | Max ( t <sub>PLH</sub> – t <sub>PHL</sub> ) | Unit | |------------|---------------------------------------------|------| | 0 | 35 | ns | | 1 | 150 | ns | | 2 | 250 | ns | | 3 | 400 | ns | ### Differential Receiver (End-to-End) Absolute Symmetry<sup>[9, 10]</sup> | Filter (F) | Hysteresis (H) | Max ( t <sub>PLH</sub> – t <sub>PHL</sub> ) | Unit | |------------|----------------|---------------------------------------------|------| | 0 | 0 | 24 | ns | - For detailed information about data retention after 100K cycles, please see Cypress qualification report. - Hysteresis values are on the condition that the input signal swing is 200 mV greater than the programmed value. - Must be disabled if data rate is 1.25 Mbps or greater. Receiver input, $V_D = V_{CP0} V_{CP1}$ , at least 200 mV greater than hysteresis levels. See *Figure 1*. - CP0 and CP1 inputs each 0.60 Vp p, 1.25 MHz sine wave 180° out of phase with each other as shown in Figure 8. $V_{DD} = 5.00 \text{ V} \pm 5\%$ . - 10. t<sub>PLH</sub>: Time from input switching states from low to high to output switching states. t<sub>PHL</sub>: Time from input switching states from high to low to output switching states. # **Electrical Characteristics** (V<sub>DD</sub> = 4.5V–5.5V) | Parameter | Description | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------|----------------------------------------|------| | V <sub>IL</sub> | Input Low Voltage IO0–IO10, CP0, CP3, CP4, SERVICE, D0-D7, RESET CP0, CP1 (Differential) | _ | _ | 0.8<br>Programmable | V | | V <sub>IH</sub> | Input High Voltage IO0–IO10, CP0, CP3, CP4, SERVICE, D0-D7, RESET CP0, CP1 (Differential) | 2.0<br>Programmable | | | > | | V <sub>OL</sub> | Low-Level Output Voltage $\begin{array}{l} I_{out} < 20~\mu\text{A} \\ \text{Standard Outputs (I}_{OL} = 1.4~\text{mA})^{[11]} \\ \text{High Sink (IO0-IO3), } \underbrace{\text{SERVICE}}_{\text{RESET}}, \underbrace{\text{RESET}}_{\text{RESET}} (I_{OL} = 20~\text{mA}) \\ \text{High Sink (IO0-IO3), } \underbrace{\text{SERVICE}}_{\text{RESET}}, \underbrace{\text{RESET}}_{\text{IOL}} (I_{OL} = 10~\text{mA}) \\ \text{Maximum Sink (CP2, CP3) (I}_{OL} = 40~\text{mA}) \\ \text{Maximum Sink (CP2, CP3) (I}_{OL} = 15~\text{mA}) \end{array}$ | -<br>-<br>-<br>- | | 0.1<br>0.4<br>0.8<br>0.4<br>1.0<br>0.4 | V | | V <sub>OH</sub> | High-Level Output Voltage $I_{out}$ < 20 μA Standard Outputs ( $I_{OH}$ = $-1.4$ mA) <sup>[11]</sup> High Sink ( $I_{OO}$ – $I_{OO}$ ), SERVICE ( $I_{OH}$ = $-1.4$ mA) Maximum Source (CP2, CP3) ( $I_{OH}$ = $-40$ mA) Maximum Source (CP2, CP3) ( $I_{OH}$ = $-15$ mA) | $V_{DD} - 0.1 \\ V_{DD} - 0.4 \\ V_{DD} - 0.4 \\ V_{DD} - 1.0 \\ V_{DD} - 0.4$ | _<br>_<br>_<br>_ | -<br>-<br>-<br>- | V | | V <sub>hys</sub> | Hysteresis (Excluding CLK1) | 175 | | _ | mV | | I <sub>in</sub> | Input Current (Excluding Pull-Ups) (V <sub>SS</sub> to V <sub>DD</sub> ) <sup>[12]</sup> | _ | _ | ±10 | μΑ | | I <sub>pu</sub> | Pull-Up Source Current (V <sub>out</sub> = 0 V, Output = High-Z) <sup>[12]</sup> | 60 | _ | 260 | μΑ | | I <sub>DD</sub> | Operating Mode Supply Current <sup>[13]</sup> 40-MHz Clock <sup>[14]</sup> 20-MHz Clock 10-MHz Clock 5-MHz Clock 2.5-MHz Clock 1.25-MHz Clock 0.625-MHz Clock <sup>[14]</sup> | -<br>-<br>-<br>-<br>- | | 55<br>32<br>20<br>12<br>8<br>7<br>3 | mA | | I <sub>DDsleep</sub> | Sleep Mode Supply Current <sup>[1, 13]</sup> | _ | _ | 100 | μΑ | # LVI Trip Point (V<sub>DD</sub>) | Part Number | Min. | Тур. | Max. | Unit | |-----------------------------------------|------|------|------|------| | CY7C53120E2, CY7C53120E4, and CY7C53150 | 3.8 | 4.1 | 4.4 | V | Standard outputs are IO4–IO10, CP0, CP1, and CP4. (RESET is an open drain input/output. CLK2 must have ≤ 15 pF load.) For CY7C53150, standard outputs also include A0–A15, D0–D7, E, and R/W. IO4–IO7 and SERVICE have configurable pull-ups. RESET has a permanent pull-up. Supply current measurement conditions: V<sub>DD</sub> = 5V, all outputs under no-load conditions, all inputs ≤ 0.2V or ≥ (V<sub>DD</sub> – 0.2V), configurable pull-ups off, crystal oscillator clock input, differential receiver disabled. The differential receiver adds approximately 200 μA typical and 600 μA maximum when enabled. It is enabled on either of the following conditions: Neuron chip in Operating mode and Comm Port in Differential mode. Neuron chip in Sleep mode and Comm Port in Differential mode and Comm Port Wake-up not masked. Supported through an external oscillator only. ## External Memory Interface Timing — CY7C53150, $V_{DD} \pm 10\%$ ( $V_{DD} = 4.5 \text{V}$ to 5.5 V, $T_A = -40 ^{\circ}\text{C}$ to + 85 $^{\circ}\text{C}$ [2]) | Parameter | Description | Min. | Max. | Unit | |------------------|----------------------------------------------------------------------------------------------|-------------------------|-------------------------|------| | t <sub>cyc</sub> | Memory Cycle Time (System Clock Period) <sup>[15]</sup> | 100 | 3200 | ns | | PW <sub>EH</sub> | Pulse Width, E High <sup>[16]</sup> | t <sub>cyc</sub> /2 - 5 | t <sub>cyc</sub> /2 + 5 | ns | | PW <sub>EL</sub> | Pulse Width, E Low <sup>[16]</sup> | t <sub>cyc</sub> /2 - 5 | t <sub>cyc</sub> /2 + 5 | ns | | t <sub>AD</sub> | Delay, E High to Address Valid <sup>[20]</sup> | _ | 35 | ns | | t <sub>AH</sub> | Address Hold Time After E High <sup>[20]</sup> | 10 | _ | ns | | t <sub>RD</sub> | Delay, E High to R/W Valid Read <sup>[20]</sup> | _ | 25 | ns | | t <sub>RH</sub> | R/W Hold Time Read After E High | 5 | _ | ns | | t <sub>WR</sub> | Delay, E High to R/W Valid Write | _ | 25 | ns | | t <sub>WH</sub> | R/W Hold Time Write After E High | 5 | _ | ns | | t <sub>DSR</sub> | Read Data Setup Time to E High | 15 | _ | ns | | t <sub>DHR</sub> | Data Hold Time Read After E High | 0 | _ | ns | | t <sub>DHW</sub> | Data Hold Time Write After E High <sup>[17, 18]</sup> | 10 | _ | ns | | t <sub>DDW</sub> | Delay, E Low to Data Valid | _ | 12 | ns | | t <sub>DHZ</sub> | Data Three State Hold Time After E Low <sup>[19]</sup> | 0 | _ | ns | | t <sub>DDZ</sub> | Delay, E High to Data Three-State <sup>[18]</sup> | _ | 42 | ns | | t <sub>acc</sub> | External Memory Access Time ( $t_{acc} = t_{cyc} - t_{AD} - t_{DSR}$ ) at 20-MHz input clock | 50 | _ | ns | ### **Differential Transceiver Electrical Characteristics** | Characteristic | Min. | Max. | Unit | |---------------------------------------------------------------------------|----------------------------|---------------------------|------| | Receiver Common Mode Voltage Range to maintain hysteresis <sup>[21]</sup> | 1.2 | V <sub>DD</sub> – 2.2 | V | | Receiver Common Mode Range to operate with unspecified hysteresis | 0.9 | V <sub>DD</sub> – 1.75 | V | | Input Offset Voltage | -0.05V <sub>hys</sub> - 35 | 0.05V <sub>hys</sub> + 35 | mV | | Propagation Delay (F = 0, $V_{ID} = V_{hys}/2 + 200 \text{ mV}$ ) | _ | 230 ns | ns | | Input Resistance | 5 | _ | МΩ | | Wake-up Time | _ | 10 | μs | | Differential Output Impedance for CP2 and CP3 <sup>[22]</sup> | | 35 | Ω | **TEST SIGNAL** $C_L = 20 \text{ pF for } \overline{E}$ $C_L = 30 \text{ pF for A0-A15, D0-D7, and R/}\overline{W}$ $C_L = 50 pF$ for all other signals Figure 2. Signal Loading for Timing Specifications Unless Otherwise Specified Figure 3. Test Point Levels for E Pulse Width Measurements - t<sub>cyc</sub> = 2(1/f), where f is the input clock (CLK1) frequency (20, 10, 5, 2.5, 1.25, or 0.625 MHz). Refer to *Figure 3* for detailed measurement information. 15. - The data hold parameter, t<sub>DHW</sub>, is measured to the disable levels shown in Figure 5, rather than to the traditional data invalid levels. - Refer to Figure 6 and Figure 5 for detailed measurement information. - The three-state condition is when the device is not actively driving data. Refer to Figure 2 and Figure 5 for detailed measurement information. To meet the timing above for 20-MHz operation, the loading on A0–A15, D0–D7, and R/W is 30 pF. Loading on E is 20 pF. Common mode voltage is defined as the average value of the waveform at each input at the time switching occurs. $Z_0 = |V[\text{CP2}] V[\text{CP3}]|/40\text{mA for } 4.75 \le V_{\text{DD}} \le 5.25\text{V}.$ A — Signal valid-to-signal valid specification (maximum or minimum) B — Signal valid-to-signal invalid specification (maximum or minimum) Figure 4. Drive Levels and Test Point Levels for Timing Specifications Unless Otherwise Specified $V_{OH}$ – Measured high output drive level $V_{OL}$ – Measured low output drive level Figure 5. Test Point Levels for Driven-to-Three-State Time Measurements TEST SIGNAL $$O$$ $V_{DD}/2$ $C_L = 30 \text{ pF}$ $I_{LOAD} = 1.4 \text{ mA}$ Figure 6. Signal Loading for Driven-to-Three-State Time Measurements Figure 7. External Memory Interface Timing Diagram Common-Mode voltage: Vcm = (V(CP0) + V(CP1))/2 Hysteresis Voltage: Vh = [Vtrip+] - [Vtrip-] Figure 8. Differential Receiver Input Hysteresis Voltage Measurement Waveforms ### Ordering Information<sup>[23]</sup> | Part Number | Flash<br>(KB) | ROM<br>(KB) | Firmware<br>Version | Max. Input<br>Clock<br>(MHz) | Package<br>Name | Package Type | |----------------------------------|---------------|-------------|---------------------|------------------------------|-----------------|-------------------------------------| | CY7C53150-20AI | 0.5 | 0 | N/A | 20 <sup>[25]</sup> | A65 | 64-lead Thin Plastic Quad Flat Pack | | CY7C53120E2-10SI <sup>[24]</sup> | 2 | 10 | 6 | 10 | S34 | 32-lead (450 mil) Molded SOIC | | CY7C53120E4-40SI <sup>[26]</sup> | 4 | 12 | 12 | 40 | S34 | 32-lead (450 mil) Molded SOIC | | CY7C53120E2-10AI <sup>[24]</sup> | 2 | 10 | 6 | 10 | A44 | 44-lead Thin Plastic Quad Flat Pack | | CY7C53120E4-40AI <sup>[26]</sup> | 4 | 12 | 12 | 40 | A44 | 44-lead Thin Plastic Quad Flat Pack | - All parts contain 2KB of SRAM. CY7C53120E2 firmware is bit-for-bit identical with Motorola MC143120E2 firmware. CY7C53150 may be used with 20-MHz input clock only if the firmware in external memory is version 13 or later. CY7C53120E4 requires upgraded LonBuilder and NodeBuilder software. ### Package Diagrams (continued) ### 32-lead (450-mil) Molded SOIC S34 Echelon, LonWorks, LonTalk, and Neuron are registered trademarks of Echelon Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | | Document Title: CY7C53150/CY7C53120 Neuron <sup>®</sup> Chip Network Processor<br>Document Number: 38-10001 | | | | | | | | |------|-------------------------------------------------------------------------------------------------------------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | | ** | 111472 | 11/28/01 | DSG | Change from Spec number: 38-00891 to 38-10001 | | | | | | *A | 111990 | 02/06/02 | CFB | Changed the max. cur rent values Specified the Flash endurance of "100K typical" with reference to qual report Fixed some incorrect footnotes and figure numbering | | | | | | *B | 114465 | 04/24/02 | KBO | Added Sleep Metastability footnote Added Junction Temperature footnote Added maximum sleep current footnote Changed "EEPROM" references to "Flash Memory" | | | | | | *C | 115269 | 04/26/02 | KBO | Repositioned Note 3 | | | | | | *D | 124450 | 03/25/03 | KBO | Removed Note 2 regarding data retention Removed Note 16 regarding max sleep current Changed the system image firmware version from V12 to V13.1 | | | | |