# 82588 HIGH INTEGRATION LOCAL AREA NETWORK CONTROLLER - Integrates ISO Layers 1 and 2 - CSMA/CD Medium Access Control (MAC) - On-Chip Manchester, NRZI Encoding/Decoding - On-Chip Logic Based Collision Detect and Carrier Sense - Supports Mid-Range Industry Standard LANs - StarLAN (IEEE 802.3 1BASE5) - IBM/PC Network-Baseband and Broadband - High Level Command Interface Offloads the CPU - Efficient Memory Use Via Multiple Buffer Reception - 2 Clocks per Data Transfer - **■** User Configurable - Up to 2 Mb/s Bit Rates with On-chip Encoder/Decoder (High Integration Mode) - Up to 5 Mb/s with External Encoder/ Decoder (High Speed Mode) - No TTL Glue Required with iAPX 186 and 188 Microprocessors - Network Management and Diagnostics - Short or Open Circuit Localization - Station Diagnostics (External Loopback) - Self Test Diagnostics Internal Loopback User Readable Registers The 82588 is a highly integrated CSMA/CD controller designed for cost sensitive, mid-range Local Area Network (LAN) applications, such as personal computer networks. At data rates of up to 2 Mb/s, the 82588 provides a highly integrated interface and performs: CSMA/CD Data Link Control, Manchester, Differential Manchester or NRZI encoding/decoding, clock recovery; Carrier Sense, and Collision Detection. This mode is called "High Integration Mode." In the 82588 "High Speed Mode", the user can transfer data at a rate of up to 5 Mb/s. In this mode the physical link functions are done external to the 82588. The 82588 is available in a 28 pin DIP and 44 lead PLCC package and fabricated in Intel's reliable HMOS II 5 volt technology. September 1990 Order Number: 231161-005 1 **Table 1. Pin Description** | Pin No | | n No. | | | |--------|-----|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | DIP | PLCC | Type | Name and Function | | D7 | 6 | 10 | 1/0 | DATA BUS: The Data Bus lines are bi-directional three | | D6 | 7 | 11 | | state lines connected to the system's Data Bus for the | | D5 | 8 | 12 | | transfer of data, commands, status and parameters. | | D4 | 9 | 13 | | , , , , , , , , , , , , , , , , , , , , | | D3 | 10 | 14 | | | | D2 | 11 | 18 | | | | D1 | 12 | 19 | | | | D0 | 13 | 20 | | | | RD | 5 | 9 | 1 | READ: Together with CS, DACKO or DACK1, Read controls data or status transfers out of the 82588 registers. | | WR | 3 | 4 | I | WRITE: Together with CS, DACKO or DACK1, Write controls data or command transfers into the 82588 registers. | | ĊŚ | 2 | 3 | i | CHIP SELECT: When this signal is LOW, the 82588 is selected by the CPU for transfer of command or status. The direction of data flow is determined by the RD or WR inputs. | | CLK | 4 | 5 | ı | CLOCK: System clock. TTL compatible signal. | | RESET | 25 | 40 | 1 | RESET: A HIGH signal on this pin will cause the 82588 to terminate current activity. This signal is internally synchronized and must be held HIGH for at least four Clock cycles. | | INT | 26 | 41 | 0 | INTERRUPT: Active HIGH signal indicates to the CPU that the 82588 is requesting an interrupt. | | DRQ0 | 17 | 26 | 0 | DMA REQUEST (CHANNEL 0): This pin is used by the 82588 to request a DMA transfer. DRQ0 remains HIGH as long as 82588 requires data transfers. Burst transfers are done by having the signal active for multiple transfers. | | DRQ1 | 18 | 27 | 0 | DMA REQUEST (CHANNEL 1): This pin is used by the 82588 to request a DMA transfer. DRQ1 remains HIGH as long as 82588 requires data transfers. Burst transfers are done by having the signal active or multiple transfers. | | DACK0 | 1 | 2 | 1 | DMA ACKNOWLEDGE (CHANNEL 0): When LOW, this input signal from the DMA Controller notifies the 82588 that the requested DMA cycle is in progress. This signal acts like chip select for data and parameter transfer using DMA channel 0. | | DACK1 | 27 | 42 | 1 | DMA ACKNOWLEDGE (CHANNEL 1): When LOW, this input signal from the DMA controller notifies the 82588 that the requested DMA cycle is in progress. This signal acts like chip select for data and parameter transfer using DMA channel 1. | Table 1. Pin Description (Continued) | Symbol | Pi | in No. | Туре | Name and Function | |----------|-------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Зупівої | DIP | PLCC | Туре | Name and Function | | | | | | High Integration Mode | | X1/X2 | 15/16 | 24/25 | 1 | OSCILLATOR INPUTS: These inputs may be used to connect a quartz crystal that controls the internal clock generator for the serial unit. | | | | | | X1 may also be driven by a MOS level clock whose frequency is 8 or 16 times the bit rate of Transmit/Receive data. X2 must be left floating if X1 has an external MOS clock. | | | | | | High Speed Mode | | TxC | 15 | 24 | 1 | TRANSMIT CLOCK: This signal provides timing information to the internal serial logic, depending upon the mode of data transfer. For NRZ encoding, data is transferred to the TxD pin on the HIGH to LOW clock transition. For Manchester encoding the transmitted bit center is aligned with the TxC LOW to HIGH transition. | | RxC | 16 | 25 | ı | <b>RECEIVE CLOCK:</b> This signal provides timing information to the internal serial logic. NRZ data should be provided for reception (RxD). The state of the RxD pin is sampled on the HIGH to LOW transition of $\overline{\text{RxC}}$ . | | | | | | The operating mode of the 82588 is defined when configuring the chip. | | TCLK/CRS | 24 | 36 | ı | In High Speed Mode, this pin is Carrier Sense, input CRS, and is used to notify the 82588 that there is activity on the serial link. | | | | | 0 | In High Integration Mode, this pin is Transmit Clock, TCLK, and is used to output the transmit clock. | | CDT | 23 | 35 | ı | COLLISION DETECT: This input notifies the 82588 that a collision has occurred. It is sensed only if the 82588 is configured for external Collision Detect (external circuitry is then required for detecting the collision). | | RxD | 19 | 31 | 1 | RECEIVE DATA: This pin receives serial data. | | TxD | 20 | 32 | 0 | TRANSMIT DATA: This pin transmits data to the Serial Link. This signal is HIGH when not transmitting. | | RTS | 21 | 33 | 0 | REQUEST TO SEND: When this signal is LOW, the 82588 notifies an external interface that it has data to transmit. It is forced HIGH after a reset and when transmission is stopped. | | CTS | 22 | 34 | ı | CLEAR TO SEND: CTS enables the 82588 to start transmitting data. Raising this signal to HIGH stops the transmission. | | VCC | 28 | 1, 43, 44 | | POWER: +5V Supply | | VSS | 14 | 21, 22, 23 | | Ground | Table 1. Pin Description (Continued) | Symbol | Pi | n No. | Туре | Name and Function | |----------------------------|-----|-------|-------|-----------------------------------------------------| | 3 <b>9</b> 111 <b>3</b> 01 | DIP | PLCC | 1,400 | Maine and Lanction | | NC | | 6 | _ | NO CONNECT: These pins are reserved for future use. | | | | 7 | | • | | | | 8 | | | | | | 15 | | | | | | 16 | | | | | | 17 | | · | | | İ | 28 | | | | | | 29 | j | | | | | 30 | | | | | | 37 | 1 | | | | | 38 | | | | | | 39 | | | #### **FUNCTIONAL DESCRIPTION** #### **High Integration Mode** The 82588 LAN Controller is a highly integrated CSMA/CD controller for cost sensitive LAN applications such as personal computer networks. Included on chip is a programmable CSMA/CD controller, an NRZI and Manchester encoder/decoder with clock recovery, and two collision detection mechanisms. With the addition of simple transceiver line drivers or RF Modem, the 82588 performs all the major functions of the ISO Physical and Data Link Layers. #### CSMA/CD Controller The 82588 on-chip CSMA/CD controller is programmable, which allows it to operate in a variety of LAN environments, including industry standards such as StarLAN (IEEE 802.3 1BASE5) and the 2 Mb/s IBM PC Network (both baseband and broadband transmission). Programmable parameters include: - Framing (End of Carrier of SDLC) - Address field length - Station priority - Interframe spacing - Slot time - CRC-32 OR CRC-16 #### Encoder/Decoder The on-chip NRZI and Manchester encoder/decoder supports data rates up to 2 Mb/s. Manchester encoding is typically used in baseband applications and NRZI is used in broadband applications. #### Collision Detection One of the 82588's unique features is its on-chip logic based collision detection. To ensure a high probability of collision detection two mechanisms are provided. The Code Violation method defines a collision when a transition edge occurs outside the area of normal transitions as specified by either the Manchester or NRZI encoding methods. Bit Comparison method compares the signature of the transmitted frame to the received frame signature (re-calculated by the 82588 while listening to itself). If the signatures are identical the frame is assumed to have been transmitted without a collision. #### **System Interface** In addition to providing the functions necessary for interfacing to the LAN, the 82588 has a friendly system interface that eases the design effort. First, the 82588 has a high level command interface: that is the CPU sends the 82588 commands such as Transmit or Configure. This means the designer does not have to write low level software to perform these tasks, and it offloads the CPU in the application. Second, the 82588 supports an efficient memory structure called Multiple Buffer Reception in which buffers are chained together while receiving frames. This is an important feature in applications with limited memory, such as personal computers. Third, the 82588 has two independent sixteen byte FIFO's, one for reception and one for transmission. The FI-FO's allow the 82588 to tolerate bus latency. Finally the 82588 provides an eight byte data path that supports up to 4 Mbytes/second using external DMA. ### **Network Management & Diagnostics** The 82588 provides a rich set of diagnostic and network management functions including: internal and external loopback, channel activity indicators, optional capture of all frames regardless of destination address (Promiscuous Mode), capture of collided frames, (if address matches), and time domain reflectometry for locating fault points in the network cable. The 82588 register Dump command ensures reliable software by dumping the content of the 82588 registers into the system memory. The next section will describe the 82588 system bus interface, the 82588 network interface, and the 82588 internal architecture. #### 82588/Host CPU Interaction The CPU communicates with the 82588 through the system's memory and 82588's on-chip registers. The CPU creates a data structure in the memory, programs the external DMA controller with the start address and byte count of the block, and issues the command to the 82588. The 82588 is optimized for operating with the iAPX 186/188, but due to the small number of hardware signals between the 82588 and the CPU, the 82588 can operate easily with other processors. The data bus is 8 bits wide and there is no address bus. Chip Select and Interrupt lines are used to communicate between the 82588 and the host as shown in the Figure 3. Interrupt is used by the 82588 to draw the CPU's attention. The Chip Select is used by the CPU to draw the 82588's attention. There are two kinds of transfer over the bus: Command/Status and data transfers. Command/Status transfers are always performed by the CPU. Data transfers are requested by the 82588, and are typically performed by a DMA controller. The table given in Figure 4 shows the Command/Status and data transfer control signals. The CPU writes to 82588 using $\overline{CS}$ and $\overline{WR}$ signals. The CPU reads the 82588 status register using $\overline{CS}$ and $\overline{RD}$ signals. Figure 3. 82588/HOST CPU Interaction To initiate an operation like Transmit or Configure (see Figure 5), a Write command from CPU to 82588 is issued by the CPU. A Read operation from CPU gives the status of the 82588. Although there are four status registers they're read using the same port in a round robin fashion (Figure 6). Any parameters or data associated with a command are transferred between the memory and 82588 using DMA. The 82588 has two data channels, each having Request and Acknowledge lines. Typically one channel is used to receive data and other to transmit data and perform all the other initialization and maintenance operations like Configure, Address Set-Up, Diagnose, etc. The channels are identical and can be used interchangeably. When the 82588 requires access to the memory for parameter or data transfer it activates the DMA request lines and uses the DMA controller to achieve the data transfer. Upon the completion of an operation, the 82588 interrupts the CPU. The CPU then reads results of the operation (the status of the 82588). | Pin I | Name | Function | | |---------------|------|----------|-------------------------------------| | CS* | RD | WR | | | 1 | × | × | No transfer to/from Command/Status | | 0 | 1 | 1 | | | 0 | 0 | 0 | Illegal | | 0 | 0 | 1 | Read from status register | | 0 | 1 | 0 | Write to Command register | | DACKO[DACK1]* | RD | WR | | | 1 | × | × | No DMA transfer | | 0 | 1 | 1 | | | 0 | 0 | 0 | Illegal | | 0 | 0 | 1 | Data Read from DMA channel 0 [or 1] | | 0 | 1 | 0 | Data Write to DMA channel 0 [or 1] | Only one of CS, DACKO and DACK1 may be active at any time. Figure 4. Databus Control Signals and Their Functions | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|----|----|------|---|-----|-----------|---------| | INT.<br>ACK. | PN | TR | CHNL | C | OMN | I<br>MANE | os<br>L | #### **COMMAND REGISTER** | COMMANDS | \ | /ALUE | COMMANDS | • | /ALUE | |------------|---|-------|-----------------|---|-------------| | NOP | _ | 0 | ABORT | _ | 13 | | IA-SETUP | _ | 1 | RECEIVER-ENABLE | _ | 8 | | CONFIGURE | _ | 2 | ASSIGN NEXT BUF | | 9 | | MC-SETUP | _ | 3 | RECEIVE-DISABLE | _ | 10 | | TRANSMIT | | 4 | STOP-RECEPTION | _ | 11 | | TDR | | 5 | RESET | _ | 14 | | DUMP | _ | 6 | FIX PTR | | 15 (CHNL=1) | | DIAGNOSE | _ | 7 | RLS PTR | | 15 (CHNL=0) | | RETRANSMIT | _ | 12 | | | | Figure 5. Command Format and Operation Values | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------|-------|-------|---------------|----------------|--------------|------|-------| | Status 0 | INT | RCV | EXEC | CHNL | | EVE | NT | | | Status 1 | | | | RESI | ULT 1 | | | | | Status 2 | | | | RES | ULT 2 | | | | | Status 3 | RCV<br>CHNL | RCV S | STATE | BUFF<br>NO. O | CHNG<br>OF BUF | EXEC<br>CHNL | EXEC | STATE | | EVENTS | | VALUE | (STATUS 0) | |---------------------|-----|-------|------------| | IA-SETUP-DONE | | 1 | | | CONFIGURE-DONE | _ | 2 | | | MC-SETUP-DONE | _ | 3 | | | TRANSMIT-DONE | _ | 4 | | | TDR-DONE | _ | 5 | | | DUMP-DONE | _ | 6 | | | DIAGNOSE-PASSED | _ | 7 | | | END OF FRAME | • — | 8 | | | REQUEST NEXT BUFFER | _ | 9 | | | RECEPTION ABORTED | · . | 10 | | | RETRANSMIT-DONE | _ | 12 | | | EXECUTION-ABORTED | _ | 13 | | | DIAGNOSE-FAILED | _ | 15 | | Figure 6. Status Registers and Event Values ## Transmitting a Frame To transmit a frame, the CPU prepares a Transmit Data Block in memory as shown in Figure 7. Its first two bytes specify the length of the rest of the block. The next few bytes (Up to 6 bytes long) contain the destination address of the node it is being sent to. The rest of the block is the data field. The CPU programs the DMA controller with the start address of the block, length of the block and other control information and then issues the Transmit command to the 82588. Upon receiving the command, the 82588 fetches the first two bytes of the block to determine the length of the block. If the link is free, and the first data byte was fetched, the 82588 begins transmitting the preamble and concurrently fetches the bytes from the Transmit Data Block and loads them into a 16 byte FIFO to keep them ready for transmitting. The FIFO is a buffer between the serial and parallel part of the 82588. The on-chip FIFOs help the 82588 to tolerate system bus latency as well as provide efficient usage of system bandwidth. The destination address is sent out after the preamble. This is followed by the source or the station individual address, which is stored earlier on the 82588 using the IA-SETUP command. After that, the entire information field is transmitted followed by a CRC field calculated by the 82588. If during the transmission of the frame, a collision is encountered, then the transmission is aborted and a jam pattern is sent out after completion of the preamble. The 82588 generates an Interrupt indicating the experience of a collision and the frame has to be re-transmitted. Retransmission is done by the CPU exactly as the Transmit command except the Re-Transmit command keeps track of the number of collisions encountered. When the 82588 gets the Retransmit command and the exponential back-off time is expired, the 82588 transmits the frame again. The transmitted frame can be coded to either Manchester. Differential Manchester or NRZI methods. #### **Collision Detection** The 82588 eliminates the need for external collision detection logic, in most applications, while easing or eliminating the need for complex transceivers. Two algorithms are used for collision detection: Bit Comparison and Code Violation. The Bit Comparison Method is useful in Broadband networks where there are separate transmit and receive channels. Bit Comparison compares the "signature" of the transmitted data and received data at the end of the collision window in any network configuration. This algorithm calculates the CRC after a programmable number of transmitted bits, holds this CRC in a register, and compares it with received data's CRC. A CRC or "signature" difference indicates a collision. The code violation is detected if the encoding of the received data has any bit that does not fit the encoding rules. The code violation method is useful in short bus topology and serial backplane applications where bit attenuation over the bus is negligible. Figure 7. The 82588 Frame Structure and location of Data element in System Memory Figure 8. Single Buffer Reception #### Receiving a Frame The 82588 can receive a frame when its receiver has been enabled. The received frame is decoded by either on-chip Manchester, Differential Manchester or NRZI decoders in High Integration Mode and NRZI in High Speed Mode. The 82588 checks for an address match for an individual address, a Mulitcast address or a Broadcast address. In the Promiscuous mode the 82588 receives all frames. Only when the address match is successful does the 82588 transfer the frame to the memory using the DMA controller. Before enabling the receiver, the CPU makes a memory buffer area available to the Receive Unit and programs the starting address of the DMA controller. The received frame is transferred to the memory buffer in the format shown in Figure 8. This method of reception is called "Single Buffer" reception. The entire frame is contained in one continuous buffer. Upon completion of reception the total number of bytes written into the memory buffer is loaded into status registers 1 and 2 and the status of the reception itself is appended to the received frame. An interrupt to the CPU follows. If the frame size is unknown, memory usage can be optimized by using "Multiple Buffer" reception. This way the user does not have to allocate large memory space for short frames. Instead, the 82588 can dynamically allocate memory space as it receives frames. This method requires both DMA channels alternately to receive the frame. As the frame reception starts, the 82588 interrupts the CPU and automatically requests assignment of the next sequential buffer. The CPU does this and loads the second DMA channel with the next buffer information so that the 82588 can immediately switch to the other channel as soon as the current buffer is full. When the 82588 switches from the first to the second buffer it again interrupts the CPU requesting it to allocate another buffer on the other (previous) channel in advance. This process continues until the entire frame is received. The received frame is spread over multiple memory buffers. The link between the buffers is easily maintained by the CPU using a buffer chain descriptor structure in memory (see Figure 9). This dynamic (pre) allocation of memory buffers results in efficient use of available storage when handling frames of widely differing sizes. Since the buffers are pre-allocated one block in advance, the system is not time critical. #### 80188 Based System Figure 10 shows a high performance, high-integration configuration of the 82588 with the 80188 in a typical iAPX188-based microcomputer. The 80188 controls the 82588, as well as providing DMA control services for data transfer, using its on-chip two channel DMA controller. Figure 9. Multiple Buffer Reception #### **Link Interface** The Serial Interface Mode configuration parameter selects either a highly integrated Direct Link interface (High Integration Mode) or a highly flexible Transceiver Interface (High Speed Mode). #### **Application** In the High Integration Mode it is possible to connect the 82588 on a very short "Wired OR" link, on a longer twisted pair cable, or a broadband connection. #### **Twisted Pair Connection** The link consists of a twisted pair that interconnects the 82588. The transmit data pin is connected via a driver and the receive data pin is connected via a buffer. The twisted pair must be properly terminated to prevent reflections. In the minimum configuration, TxD and RxD are connected to the twisted pair and CTS is grounded. The 82588 may control the driver with the RTS pin. It is also possible to use external circuitry for performing collision detection, and feeding it to the 82588 through the CDT pin. #### **Broadband Connection** The 82588 supports data communications over a broadband link in both its modes. Proper MODEM interface should be provided. Collision Detection by Bit Comparison, in High Interface Mode, can be applied to transmission over broadband links. 1 Figure 10. 80188 Based System #### **Absolute Maximum Ratings\*** | Ambient Temperature Under Bias 0°C to +70°C | |---------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin With | | Respect to Ground 1.0V to 7V | | Power Dissipation | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### **D.C.** Characteristics $(T_A = 0^{\circ}C \text{ to } + 70^{\circ}C; T_C \text{ (DIP)} = 52^{\circ}C \text{ to } 108^{\circ}C, T_C \text{ (PLCC)} = 63^{\circ}C \text{ to } 116^{\circ}C; VCC = +5V \pm 10\%)$ TxC, RxC have MOS levels (See VMIL, VMIH). All other signals have TTL levels (See VIL, VIH, VOL, VOH). | Symbol | Parameter | Min | Max | Units | Test Conditions | |--------|------------------------------|------|--------------|----------|---------------------------------------------| | VIL | Input Low Voltage<br>(TTL) | -0.5 | +0.8 | ٧ | | | VIH | Input High Voltage<br>(TTL) | 2.0 | VCC +<br>0.5 | ٧ | | | VOL | Output Low Voltage<br>(TTL) | | 0.45 | ٧ | IOL = 2.0 mA | | VOH | Output High Voltage<br>(TTL) | 2.4 | | ٧ | IOH = -400 μA | | VMIL | Input Low Voltage<br>(MOS) | -0.5 | 0.6 | ٧ | | | VMIH | Input High Volatge<br>(MOS) | 3.9 | VCC +<br>0.5 | ٧ | | | ILI | Input Leakage Current | | +10 | μΑ | 0 = VIN = VCC | | ILO | Output Leakage Current | | ± 10 | μΑ | 0.45 = VOUT = VCC | | ICC | Power Supply Current | | 400<br>300 | mA<br>mA | $T_{A} = 0^{\circ}C$ $T_{A} = +70^{\circ}C$ | #### A.C. Characteristics $(T_A = 0^{\circ}C \text{ to } + 70^{\circ}C; T_C \text{ (DIP)} = 52^{\circ}C \text{ to } 108^{\circ}C, T_C \text{ (PLCC)} = 63^{\circ}C \text{ to } 116^{\circ}C; VCC = +5V \pm 10\%)$ #### **System Clock Parameters** | Symbol | Parameter | Min | Max | Units | Test Conditions | |--------|------------------|-----|------|-------|-----------------| | T1 | CLK Cycle Period | 125 | | ns | | | T2 | CLK Low Time | 53 | 1000 | ns | *5 | | T3 | CLK High Time | 53 | | ns | *6 | | T4 | CLK Rise Time | | 15 | ns | *1 | | T5 | CLK Fall Time | | 15 | ns | *2 | ### A.C. Characteristics (Continued) | Symbol | Parameter | Min | Max | Units | Test Conditions | | |-------------|--------------------------------------------------------|-----|-----|-------|-----------------|--| | Reset Para | meters | | | | | | | T6 | T6 Reset Active to Clock Low | | | ns | *3 | | | T8 | Reset Pulse Width | 4T1 | | ns | | | | Т9 | Control Inactve<br>After Reset | | T1 | ns | | | | Interrupt T | iming Parameters | | | | | | | T10 | CLK High to Interrupt<br>Active | | 85 | ns | *4 | | | T11 | WR Idle to Interrupt<br>Idle | | 85 | ns | *4 | | | Write Para | meters | | | | | | | T12 | CS or DACK0 or DACK1 Setup to WR Low | 0 | | ns | | | | T13 | WR Pulse Width | 95 | | ns | | | | T14 | CS or DACKO or DACK1<br>Hold After WR High | -0 | | ns | | | | T15 | Data Setup to WR High | 75 | | ns | | | | T16 | Data Hold After WR High | 0 | | ns | | | | Read Para | meters | | | | | | | T17 | CS or DACKO or DACK1 Setup to RD Low | 0 | | ns | | | | T18 | RD Pulse Width | 95 | | ns | | | | T19 | CS or DACK0 or DACK1<br>Address Valid<br>After RD High | 0 | | ns | | | | T20 | RD Low to Data Valid | | 80 | ns | *7 | | | T21 | Data Float After<br>RD High | | 55 | ns | *7 | | | DMA Parai | meters | | | | | | | T22 | CLK Low to DRQ0<br>or DRQ1 Active | | 85 | ns | *4 | | | T23 | WR or RD Low to<br>DRQ0 or DRQ1 Inactive | | 60 | ns | *4 | | #### NOTES: <sup>\*1—0.8</sup>V-2.0V \*2—2.0V-0.8V <sup>\*3—</sup>to guarantee recognition at next clock \*4—CL = 50 pF <sup>\*5-</sup>measured at 1.5V <sup>\*6-</sup>measured at 1.5V <sup>\*7--</sup>CL = 20 pF-200 pF ### A.C. TESTING INPUT/OUTPUT WAVEFORM TTL Input/Output Voltage Levels for Timing Measurements **Clocks MOS Input Voltage Levels for Timing Measurements** **Interrupt Timing (Going Active)** Interrupt Timing (Going Inactive) **Reset Timing** ## Serial Interface A.C. Timing Characteristics High Integration Mode TFC is the crystal or serial clock input at the X1 pin. When a serial clock is provided at the X1 pin, the maximum capacitive load allowed on the X2 pin is 15 pF. TFC Frequency Range: | For Oscillator Frequency = 1 to 16 MHz (High) | | | | | |-----------------------------------------------------------|---------------------------------------------|-------------------------------------------------|--|--| | | ×8 Sampling | ×16 Sampling | | | | TCLK Frequency T29 = TCLK Cycle Time T30 = TCLK High Time | 0.125 – 2 MHz<br>8 × T24<br>T24 (Typically) | 62.5 kHz – 1 MHz<br>16 × T24<br>T24 (Typically) | | | | T31 = TCLK Low time | 7 × T24 (Typically) | 15 × T24 (Typically) | | | | | ×8 Sampling | ×16 Sampling | |------------------------------|----------------------------------------|----------------------------| | TCLK Frequency | 0-0.125 MHz | 0-6.25 kHz | | T29 = TCLK Cycle Time | 8 imes T24 | 16 × T24 | | T30 = TCLK High Time | T25 (Typically) | T25 (Typically) | | T31 = TCLK Low Time | $7 \times T24 + T26$ (Typically) | 15 × T24 + T26 (Typically) | | *A non-symmetrical clock sho | uld be provided so that T25 is less th | an 1000 ns. | | T24 = Serial Clock Period | | | | T25 = Serial Clock High Time | | | | T26 = Serial Clock Low Time | | | ## **High Speed Mode** - Applies for TxC, RxC - $f max = 5 MHz \pm 100 ppm$ - For Manchester, symmetry is required: $T_{63}$ , $T_{64} = \frac{1}{2f} \pm 5\%$ ## **High Integration Mode** | Symbol | Parameter | Min | Max | Units | Test Conditions | |-------------|-----------------------|------|------|-------|-----------------| | External (F | ast) Clock Parameters | | | | | | T24 | Fast Clock Cycle | 62.5 | | ns | *1 | | T25 | TFC High Time | 18.5 | 1000 | ns | *1, *14 | | T26 | TFC Low Time | 23.5 | | ns | *1 | | T27 | TFC Rise Time | | 5 | ns | *1 | | T28 | TFC Fall Time | | 5 | ns | *1 | | Transmit C | lock Parameters | | | | | | T29 | Transmit Clock Cycle | 500 | | ns | *3, *12 | | T30 | TCLK High Time | *8 | 1070 | ns | *3 | | T31 | TCLK Low Time | *9 | | | *3 | | T32 | TCLK Rise Time | | 15 | ns | *3 | | T33 | TCLK Fall Time | | 15 | ns | *3 | | Symbol | Parameter | Min | Max | Units | Test Conditions | |-------------|------------------------------------------------------------|------------------|------------|-------|-----------------| | Transmit D | ata Parameters (Manchester | , Differential M | anchester) | | | | T34 | TxD Transition-<br>Transition | 4T24-10 | | ns | *12 | | T35 | TCLK Low to TxD<br>Transition Half<br>Bit Cell | | *10 | | *2, *12 | | T36 | TCLK Low to TxD<br>Transition Full<br>Bit Cell | | *11 | | *2, *12 | | T37 | TxD Rise Time | | 15 | ns | *2 | | T38 | TxD Fall Time | | 15 | ns | *2 | | Transmit C | Data Parameters (NRZI) | | | | | | T39 | TxD Transition-<br>Transition | 8T24-10 | | ns | *12 | | T40 | TCLK Low to TxD Transition | | *10 | | *2, *12 | | T41 | TxD Rise Time | | 15 | ns | *2 | | T42 | TxD Fall Time | | 15 | ns | *2 | | RTS, CTS, | Parameters | | | | | | T43 | TCLK Low To RTS Low | | *10 | | *3, *12 | | T44 | CTS Low to TCLK Low<br>CTS Setup Time | 65 | | ns | | | T45 | TCLK low to RTS<br>High | | *10 | | *3, *12 | | T46 | TCLK Low to CTS<br>Invalid. CTS Hold<br>Time | 20 | | ns | *4, *13 | | T47 | CTS High to TCLK Low. CTS Setup Time to Stop Transmission | 65 | | ns | *4 | | IFS Param | eters | | | | ., | | T48 | Interframe Delay | *5 | 1 | _l | | | Collision I | Detect Parameter | | | | | | T49 | CDT Low to TCLK High. External Collision Detect Setup Time | 50 | · | ns | *13 | | T50 | CDT High to TCLK<br>Low | 50 | | ns | *13 | | T51 | TCLK High to CDT<br>Inactive. CDT Hold<br>Time | 20 | | ns | *13 | ### **High Integration Mode** (Continued) | Symbol | Parameter | Min | Max | Units | Test Conditions | | | |-----------------------------------------|--------------------------|-----|-----|-------|-----------------|--|--| | Collision Detect Parameters (Continued) | | | | | | | | | T52 | CDT Low to Jamming Start | | *6 | | | | | | T53 | Jamming Period | *7 | | | | | | #### Received Data Parameters (Manchester) | T54 | RxD Transition- | 4T24 | ns | *12 | |-----|-----------------|------|----|-----| | | Transition | | | | #### Received Data Parameters (Manchester) | T55 | RxD Rise Time | | 10 | ns | *1 | |----------|-------------------------------|---------------------------------------|----|----|-----| | T56 | RxD Fall Time | | 10 | ns | *1 | | Received | Data Parameters (NRZI) | · · · · · · · · · · · · · · · · · · · | | | | | T57 | RxD Transition-<br>Transition | 8T24 | | ns | •12 | | T58 | RxD Rise Time | | 10 | ns | *1 | | T59 | RxD Fall Time | | 10 | ns | *1 | #### NOTES: <sup>\*14-62.5</sup> ns minimum in Low Range. Write Timing <sup>\*1-</sup>MOS levels. <sup>\*2-1</sup> TTL load + 50 pF. <sup>\*3—1</sup> TTL load + 100 pF. \*4—Abnormal end to transmission: CTS expires before <sup>\*5—</sup>Programmable value: T48 = NIFS × T29 (ns) NIFS the IFS configuration value. If NIFS is less than 12, then it is enforced to 12. <sup>\*6---</sup>Programmable value: T52 = NCDF $\times$ T29 + (12 to 15) $\times$ T29 (if collision occurs after preamble). $<sup>*7-</sup>T53 = 32 \times T29$ <sup>\*8---</sup>Depends on T24 frequency range: High Range: T24 - 10 Low Range: T25 - 10 <sup>\*9-</sup>T31 = T29 - T30 - T32 -T33 <sup>\*10-2</sup>T24 + 40 ns \*11-6T24 + 40 ns <sup>\*12-</sup>For ×16 sampling clock parameter minimum value should be multiplied by a factor of 2. <sup>\*13-</sup>To guarantee recognition on the next clock. **Read Timing** **DMA Request (Going Active)** **DMA Request (Going Inactive)** Transmit Timings—Manchester Data Encoding Transmit Timings—Lost CTS Transmit Timings—NRZI Data Encoding Transmit Timings—Lost CTS Receive Data Timings (Manchester) **Receive Data Timings (NRZI)** Transmit Timings—Interframe Spacing Transmit Timings—Collision Detect and Jamming ## **High Speed Mode** | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------|----------------------------------------------------------------|-----|------|-------|-----------------| | | Receive Clock Parameters | | | | | | T60 | RxC TxC Cycle | 200 | *13 | ns | | | T61 | TxC Rise Time | | 10 | ns | *1 | | T62 | TxC Fall Time | | 10 | ns | *1 | | T63 | TxC High | 80 | 1000 | ns | *1, *3 | | T64 | TxC Low | 80 | | ns | *1, *3 | | Transmit D | Pata Parameters | | | | | | T65 | TxD Rise Time | | 20 | ns | *4 | | T66 | TxD Fall Time | | 20 | ns | *4 | | T67 | TxC Low to TxD<br>Valid | | 60 | ns | *4, *6 | | T68 | TxC Low to TxD Transition | | 60 | ns | *2, *4 | | T69 | TxC High to TxD<br>Transition | | 60 | ns | *2, *4 | | T70 | TxD Transition—<br>Transition | 70 | | | *2, *4 | | T71 | TxC Low to TxD High (At the Transmission End) | | 60 | ns | *4 | | RTS, CTS I | Parameters | | | | | | T72 | TxC, Low to RTS Low<br>Time to Activate RTS | | 60 | ns | *5 | | T73 | CTS Low to TxC Low CTS Setup Time | 65 | | ns | | | T74 | TxC Low to RTS High | | 60 | ns | *5 | | T75 | TxC Low to CTS Invalid | 20 | | ns | • | | T75A | CTS High to TxC Low<br>CTS Set-up Time to<br>Stop Transmission | 65 | | ns | *7 | | Interframe | Spacing Parameters | | | | | | T76 | Inter Frame Delay | *9 | | | | | CRS, CDT, | Parameters | | | • | | | Т77 | CDT Low to TxC High External Collision Detect Setup Time | 45 | | ns | | | T78 | TxC High to CDT Inactive CDT Hold Time | 20 | | ns | *14 | | T79 | CDT Low to Jamming<br>Start | | *10 | | | | T80 | Jamming Period | *11 | | | | | T81 | CRS Low to TxC High Carrier Sense Setup Time | 45 | | ns | *14 | | T82 | TxC High to CRS Inactive CRS Hold Time | 20 | | ns | *14 | High Speed Mode (Continued) | Symbol | Parameter | Min | Max | Units | Test Conditions | |-------------|-------------------------------------------------|-----|-----|-------|-----------------| | CRS, CDT, I | Parameters (Continued) | | | | | | T83 | CRS High to Jaming (Internal Collision Detect) | | *12 | | | | T84 | CRS High to RxC High. End of Receive Packet | 80 | | ns | | | T85 | RxC High to CRS High.<br>End of Receive Packet. | 20 | | ns | | #### **Receive Clock Parameters** | T86 | RxC Rise Time | | 10 | ns | *1 | |-----|---------------|----|----|----|----| | T87 | RxC Fall Time | | 10 | ns | *1 | | T88 | RxC High Time | 80 | | ns | *1 | | T89 | RxC Low Time | 80 | | ns | *1 | #### **Received Data Parameters** | T90 | RxD Setup Time | 45 | | ns | *1 | |-----|----------------|----|----|----|----| | T91 | RxD Hold Time | 45 | | ns | *1 | | T92 | RxD Rise Time | | 20 | ns | *1 | | T93 | RxD Fall Time | | 20 | ns | *1 | #### NOTES: - \*1 MOS levels. - \*2 Manchester only. - \*3 Manchester. Needs 50% duty cycle. - \*4 1 TTL load + 50 pF. - \*5 1 TTL load + 100 pF. - \*6 NRZ only. - \*7 Abnormal end to transmissions: CTS expires before RTS. - \*8 -- Normal end to transmission. - \*9 Programmable value. - $T76 = NIFS \times T60 (ns)$ - NIFS the IFS configuration value. - If NIFS is less than 12, then NIFS is enforced to 12. - \*10 Programmable value: - T79 = NCDF $\times$ T60 + (12 to 15) $\times$ T60 (ns) (if collision occurs after preamble). - \*11 T80 = 32 × T60 \*12 Programmable value: - NCSF imes TTRC + (12 to 15) imes TTRC - $T83 = NCSF \times T60 + (12 to 15) \times T60$ - NCDF collision detect filter configuration value. - \*13 2000 ns if configured for Manchester encoding. \*14 To guarantee recognition on the next clock. **Transmit Data Waveforms** Receive Data Waveforms (NRZ) **Receive Data Waveforms**