# DM74ALS563A Octal D-Type Transparent Latch with TRI-STATE® Output #### **General Description** These 8-bit registers feature totem-pole TRI-STATE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight inverting latches of the ALS563A are transparent D-type latches. While the enable (G) is high the Q outputs will follow the data (D) inputs. When the enable is taken low the output will be latched at the complement of the level of the data that was set up. A buffered output control input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The output control does not affect the internal operation of the latches. That is, the old data can be retained or new data can be entered even while the outputs are off. #### **Features** - Switching specifications at 50 pF - Switching specifications guaranteed over full temperature and V<sub>CC</sub> range - Advanced oxide-isolated, ion-implanted Schottky TTL process - TRI-STATE buffer-type outputs drive bus lines directly #### **Connection Diagram** TL/F/9162-1 Order Number DM74ALS563AWM or DM74ALS563AN See NS Package Number M20B or N20A #### **Function Table** | Output<br>Control | Enable<br>G | D | Output<br>Q | |-------------------|-------------|---|------------------| | L | н | Н | L | | L | н | L | Н | | L | L | X | $\overline{Q}_0$ | | н | x | X | Z | L ≈ Low State, H = High State, X = Don't Care Z = High Impedance State $\overline{\mathbf{Q}}_0$ = Previous Condition of $\overline{\mathbf{Q}}$ #### **Absolute Maximum Ratings** Supply Voltage 7V Input Voltage 7V Voltage Applied to Disabled Output 5.5V Operating Free Air Temperature Range DM74ÅLS 0°C to +70°C Storage Temperature Range -65°C to +150°C Storage Temperature Range $-65^{\circ}$ Typical $\theta_{\rm JA}$ N Package 56.0°C/W M Package 75.0°C/W Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Recommended Operating Conditions** | Symbol | Parameter | | Units | | | |-----------------|------------------------------------|-----|-------|------|---------| | | T diamotor | Min | Nom | Max | ) Units | | Vcc | Supply Voltage | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | High Level Input Voltage | 2 | | | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | | | 0.8 | ٧ | | Юн | High Level Output Current | | | -2.6 | mA | | loL | Low Level Output Current | | | 24 | mA | | tw | Width of Enable Pulse, High or Low | 15 | | | ns | | tsu | Data Setup Time | 10↓ | | | ns | | t <sub>H</sub> | Data Hold Time | 10↓ | | | ns | | TA | Free Air Operating Temperature | 0 | | 70 | ·c | The (1) arrow indicates the negative edge of the enable is used for reference. #### **Electrical Characteristics** over recommended operating free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |---------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------|---------------------|------|------|-------| | V <sub>IK</sub> | Input Clamp Voltage V <sub>CC</sub> = 4.5V, I <sub>I</sub> = -18 mA | | | | | -1.2 | ٧ | | V <sub>OH</sub> | High Level Output<br>Voltage | V <sub>CC</sub> = 4.5V<br>V <sub>IL</sub> = V <sub>IL</sub> Max | I <sub>OH</sub> = Max | 2.4 | 3.2 | | ٧ | | | | $V_{CC} = 4.5V \text{ to } 5.5V$ | $I_{OH} = -400 \mu A$ | V <sub>CC</sub> - 2 | | | ٧ | | V <sub>OL</sub> Low Level Output<br>Voltage | • | V <sub>CC</sub> = 4.5V<br>V <sub>IH</sub> = 2V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | ٧ | | | Voltage | | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | ٧ | | l <sub>l</sub> | Input Current @ Max.<br>Input Voltage | $V_{CC} = 5.5V, V_{IH} = 7V$ | | | | 0.1 | mA | | I <sub>IH</sub> | High Level Input Current | $V_{CC} = 5.5V, V_{IH} = 2.7V$ | | | | 20 | μА | | I <sub>IL</sub> | Low Level Input Current | $V_{CC} = 5.5V, V_{IL} = 0.4V$ | | | | -0.1 | mA | | lo | Output Drive Current | $V_{CC} = 5.5V, V_{O} = 2.25V$ | <del>-</del> | -30 | | -112 | mA | | lozh | Off-State Output Current<br>High Level Voltage Applied | $V_{CC} = 5.5V, V_{IH} = 2V$<br>$V_{O} = 2.7V$ | <u> </u> | | | 20 | μА | | l <sub>OZL</sub> | Off-State Output Current<br>Low Level Voltage Applied | $V_{CC} = 5.5V, V_{IH} = 2V$<br>$V_{O} = 0.4V$ | <u> </u> | | | -20 | μΑ | | lcc | Supply Current | V <sub>CC</sub> = 5.5V<br>Outputs Open | Outputs High | | 10 | 17 | mA | | | | | Outputs Low | | 16 | 26 | mA | | | | | Outputs Disabled | | 17 | 29 | mA | #### Switching Characteristics over recommended operating free air temperature range (Note 1) DM74ALS563A **Symbol Parameter** Conditions From To Units Min Max $V_{CC} = 4.5V$ to 5.5V Data Any Q **t**PLH Propagation Delay Time 3 18 ns $\text{R}_\text{L}=500\Omega$ Low to High Level Output $C_L = 50 \, pF$ Data Any Q **tPHL** Propagation Delay Time 3 14 ns High to Low Level Output Enable Any 🖸 **t**PLH Propagation Delay Time 8 22 ns Low to High Level Output Any Q **t**PHL Propagation Delay Time Enable 8 21 ns High to Low Level Output **Output Enable Time** Output Any Q t<sub>PZH</sub> 4 18 ns Control to High Level Output **Output Enable Time** Output **t**PZL 4 18 ns Control to Low Level Output Output Disable Time Output Any ℚ **t**PHZ 2 10 ns from High Level Output Control Output Control Any Q 3 15 ns Note 1: See Section 5 for test waveforms and output load. t<sub>PLZ</sub> **Output Disable Time** from Low Level Output ## Logic Diagram TL/F/9162-2