# DP802511 TROPIC™ RAM Relocation Register Decoder ## **General Description** The DP802511, DP802512 and DP802513 form the majority of the MEMCS\_16 circuitry that is responsible for notifying the ISA bus (by way of MEMCS\_16) that it can execute 16-bit bus transfers with the DP8025 TROPIC. The areas of the architecture that will benefit most from the increased performance of 16-bit transfers are the shared memory interface and the host boot ROM (if so designed). For the boot ROM it is a relatively simple matter of matching the jumpered configuration bits SD9-SD15 (BIOS/MMIO base address) with the system address (SA) lines. The MEMCS\_16 signal's maximum propagation delay from the SA lines is about 25 ns (assuming 8 MHz IBM® PC-AT®). The shared memory interface RAM size is determined by jumper bits SD2 and SD3. These indicate the block size decoded to the shared memory MEMCS\_16 circuitry. The address of this shared memory interface is software selectable. In order for the hardware to respond to the proper memory address it must shadow the RAM Relocation Register of the TROPIC's memory mapped I/O space. The data programmed into the RAM Relocation Register is latched into this shadowing register and used in conjuction with the system address lines to determine which address range contains the shared memory interface. #### **Features** - Single chip custom logic solution - Replaces glue logic - Internal output latch - t<sub>PD</sub> = 15 ns (max) # **Logic Diagram Block Diagram** 17 (18) RRR\_STB 5 16 6 15 13 R (13) A10 TL/L/11444-2 (19) MEMW TI /L /11444+1 TL/L/11444-3 ## **Functional Description** The DP802511 TROPIC RAM Relocation Register Decoder is manufactured using National's high performance 1.2 μm CMOS process and is responsible for generating the RAM relocation register strobe signal (RRR\_STB) that points to the memory mapped RAM relocation register on the DP8025 TROPIC. The device decodes the offset address 1E00 from an upper level decode, to generate the output strobe. RRR\_STB will remain asserted for the duration of the memory write signal (~MEMW). FIGURE 1. TROPIC™ 16-Bit ISA Token Ring Workstation Adapter FIGURE 2. MEMCS\_\_16 Logic ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V Input Voltage $-2.5 \mbox{V to V}_{\mbox{CC}} + 1.0 \mbox{V}$ Off-State Output Voltage -2.5V to $V_{CC} + 1.0V$ Output Current Ambient Temperature with Storage Temperature -65°C to +150°C -65°C to +125°C Junction Temperature Lead Temperature Power Applied -65°C to +150°C ± 100 mA (Soldering, 10 seconds) 260°C ## **Recommended Operating Conditions** SUPPLY VOLTAGE AND TEMPERATURE | Symbol | Parameter | | Commercial | | Units | | | |-----------------|--------------------------------|------|------------|------|-------|--|--| | Symbol | rarameter | Min | Nom | Max | Units | | | | V <sub>CC</sub> | Supply Voltage | 4.75 | 5 | 5.25 | ٧ | | | | TA | Operating Free-Air Temperature | 0 | 25 | 75 | ℃ | | | ## **Electrical Characteristics** Over Recommended Operating Conditions | Symbol | Parameter | Coi | nditions | Temperature<br>Range | Min | Тур | Max | Units | |-----------------|----------------------------------------|-------------------------|----------------------------------------|----------------------|------|-----|---------------------|-------| | V <sub>IH</sub> | High Level Input Voltage | | | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>IL</sub> | Low Level Input Voltage | | | | -0.5 | | 0.8 | ٧ | | V <sub>OH</sub> | High Level Output Voltage | V <sub>CC</sub> = Min | $I_{OL} = -3.2 \text{mA}$ | сом | 2.4 | | | ٧ | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min | I <sub>OL</sub> = 24 mA | сом | | | 0.5 | ٧ | | lozh | High Level Off State<br>Output Current | V <sub>CC</sub> = Max, | $V_O = V_{CC}$ (Max) | | | | 10 | μА | | lozL | Low Level Off State<br>Output Current | V <sub>CC</sub> = Max, | V <sub>O</sub> = GND | | | | -10 | μА | | l <sub>l</sub> | Maximum Input Current | V <sub>CC</sub> = Max, | V <sub>I</sub> = V <sub>CC</sub> (Max) | | | | 10 | μА | | lін | High Level Input Current | V <sub>CC</sub> = Max, | V <sub>I</sub> = V <sub>CC</sub> (Max) | | | | 10 | μΑ | | I <sub>IL</sub> | Low Level Input Current | $V_{CC} = 5.0V,$ | $V_O = GND$ | | | | -10 | μА | | los* | Output Short Circuit Current | V <sub>CC</sub> = 5.0V, | V <sub>O</sub> = GND | сом | -30 | | 150 | mA | | lcc | Supply Current | V <sub>CC</sub> = Max | | | | | 90 | mA | | Cţ | Input Capacitance | $V_{CC} = 5.0V,$ | V <sub>I</sub> = 2.0V | | | | 8 | pF | <sup>\*</sup>One output at a time for a maximum duration of one second. Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. Proper operation is not guaranteed outside the specified recommended operating conditions. | Symbol | Parameter | | DP802511<br>Commercial | | | | |-------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------|------------------------|-----|-------|--| | | | Conditions | | | | | | | | | Min | Max | Units | | | t <sub>PD</sub> | Input to Output | S1 Closed, C <sub>L</sub> = 50 pF | | 15 | ns | | | t <sub>PZXI</sub> | Input to Output Enabled via<br>Control Logic | Active High: S1 Open, $C_L = 50 \text{ pF}$<br>Active Low: S1 Closed, $C_L = 50 \text{ pF}$ | | 15 | ns | | | <sup>†</sup> PXZI | Input to Output Disabled via<br>Control Logic | Active High: S1 Open, C <sub>L</sub> = 5 pF<br>Active Low: S1 Closed, C <sub>L</sub> = 5 pF | | 15 | ns | | ### **AC Test Load** Ci includes probe and jig capacitance. ## **Test Waveforms** ## **Input Schematic** #### Input Translator/Buffer