#### Is Now Part of # ON Semiconductor® To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a> ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo February 2015 # FAN54040 — FAN54047 USB-OTG, 1.55 A, Li-Ion Switching Charger with Power Path and 2.3 A Production Test Support #### **Features** - Fully Integrated, High-Efficiency Charger for Single-Cell Li-Ion and Li-Polymer Battery Packs - Power Path Circuit Ensures Fast System Startup with a Dead Battery when VBUS is Connected - 1.55 A Maximum Charge Current - Float Voltage Accuracy: - ±0.5% at 25°C - ±1% from 0 to 125°C - ±5% Input and Charge Current Regulation Accuracy - Temperature-Sense Input Prevents Auto-Charging for JEITA Compliance - Thermal Regulation and Shutdown - 4.2 V at 2.3 A Production Test Mode - 5 V, 500 mA Boost Mode for USB OTG - 28 V Absolute Maximum Input Voltage - 6 V Maximum Input Operating Voltage - Programmable through High-Speed I<sup>2</sup>C Interface (3.4 Mb/s) with Fast Mode Plus Compatibility - Input Current - Fast-Charge / Termination Current - Float Voltage - Termination Enable - 3 MHz Synchronous Buck PWM Controller with Wide Duty Cycle Range - Small Footprint 1 μH External Inductor - Safety Timer with Reset Control - Dynamic Input Voltage Control - Very Low Battery Current when Charger Inactive # **Applications** - Cell Phones, Smart Phones, PDAs - Tablet, Portable Media Players - Gaming Device, Digital Cameras All trademarks are the property of their respective owners. # Description The FAN5404X family includes $I^2C$ controlled 1.55 A USB-compliant switch-mode chargers with power path operation and USB OTG boost operation. Integrated with the charger, the IC supports production test mode, which provides 4.2 V at up to 2.3 A to the system. To facilitate fast system startup, the IC includes a power path circuit, which disconnects the battery from the system rail, ensuring that the system can power up quickly following a VBUS connection. The power path circuit ensures that the system rail stays up when the charger is plugged in, even if the battery is dead or shorted. The charging parameters and operating modes are programmable through an I<sup>2</sup>C Interface that operates up to 3.4 Mbps. The charger and boost regulator circuits switch at 3 MHz to minimize the size of external passive components. The FAN5404X provides battery charging in three phases: conditioning, constant current, and constant voltage. The integrated circuit automatically restarts the charge cycle when the battery falls below a voltage threshold. If the input source is removed, the IC enters a high-impedance mode blocking battery current from leaking to the input. Charge status is reported back to the host through the I<sup>2</sup>C port. Dynamic input voltage control prevents a weak adapter's voltage from collapsing, ensuring charging capability from such adapters. The FAN5404X is available in a 25-bump, 0.4 mm pitch, WLCSP package. # **Ordering Information** | Part Number | Temperature Range | Package | PN Bits: IC_INFO[5:3] | Packing Method | |----------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------|----------------| | FAN54040UCX | FAN54041UCX FAN54042UCX <sup>(1)</sup> FAN54045UCX <sup>(1)</sup> -40 to 85°C Chip-Scale (WLCSP), 0 | | 000 | | | FAN54041UCX | | | 001 | | | FAN54042UCX <sup>(1)</sup> | | 25-Bump, Wafer-Level<br>Chip-Scale Package<br>(WLCSP), 0.4 mm Pitch | 010 | Tone and Deal | | FAN54045UCX <sup>(1)</sup> | | | 101 | Tape and Reel | | FAN54046UCX <sup>(1)</sup> | | | 110 | | | FAN54047UCX | | | 110 | | #### Note: 1. Contact Fairchild Sales for availability. **Table 1. Feature Comparison Summary** | Part Number | Slave Address | Automatic Charge | Battery Absent Behavior | E1 Pin | |-------------|---------------|------------------|-------------------------|--------| | FAN54040 | 1101011 | Yes | Off | POK_B | | FAN54041 | 1101011 | No | Off | POK_B | | FAN54042 | 1101011 | Yes | On | POK_B | | FAN54045 | 1101011 | No | Off | ILIM | | FAN54046 | 1101011 | No | On | ILIM | | FAN54047 | 1101011 | Yes | On | ILIM | # **Block Diagram** | PMID | Q1A | Q1B | | | |-------------------------------|-----|-----|--|--| | Greater than V <sub>BAT</sub> | ON | OFF | | | | Less than V <sub>BAT</sub> | OFF | ON | | | | SYS | Q4A | Q4B | |-------------------------------|-----|-----| | Greater than V <sub>BAT</sub> | ON | OFF | | Less than V <sub>BAT</sub> | OFF | ON | Figure 2. IC and System Block Diagram **Table 2. Recommended External Components** | Component | Description | Vendor | Parameter | Тур. | Unit | |-------------------------------------|-------------------------------|-----------------------------------------------|---------------------|-------------------------------|------| | L1 | 1U 200/ 2.2 A 2016 | Taiyo Yuden MAKK2016T1R0M | L | 1.0 | μН | | L | 1 μH, 20%, 2.2 A, 2016 | or Equivalent | DCR (Series R) | 1.0<br>75<br>10<br>4.7<br>1.0 | mΩ | | C <sub>BAT</sub> , C <sub>SYS</sub> | 10 μF, 20%, 6.3 V, X5R, 0603 | Murata: GRM188R60J106M<br>TDK: C1608X5R0J106M | С | 10 | μF | | C <sub>MID</sub> | 4.7 μF, 10%, 6.3 V, X5R, 0603 | Murata: GRM188R60J475K<br>TDK: C1608X5R0J475K | C <sup>(2)</sup> | 4.7 | μF | | C <sub>BUS</sub> , | 1.0 μF, 10%, 25 V, X5R, 0603 | Murata GRM188R61E105K<br>TDK:C1608X5R1E105M | С | 1.0 | μF | | Q5 | PMOS,12 V, 16 mΩ, MLP2x2 | Fairchild FDMA905P | R <sub>DS(ON)</sub> | 16 | mΩ | | $C_REF$ | 1 μF, 10%, 6.3 V, X5R, 0402 | | С | 1.0 | μF | #### Note: 2. 6.3 V rating is sufficient for C<sub>MID</sub> since PMID is protected from over-voltage surges on VBUS by Q3. # **Pin Configuration** Figure 3. Top View Figure 4. Bottom View # **Pin Definitions** | Pin# | Name | Description | | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | A1 | SDA | I <sup>2</sup> C Interface Serial Data. This pin should not be left floating. | | | B1 | SCL | I <sup>2</sup> C Interface Serial Clock. This pin should not be left floating. | | | C1 | DIS | <b>Disable</b> . If this pin is held HIGH, Q1 and Q3 are turned off, creating a HIGH Z condition at VBUS and the PWM converter is disabled. | | | D1 | STAT | <b>Status</b> . Open-drain output indicating charge status. The IC pulls this pin LOW when charge is in progress; can be used to signal the host processor when a fault condition occurs. | | | E1 | POK_B POK_B POK_B Power OK (FAN54040-2). Open-drain output that pulls LOW when VBUS is plugged in has risen above V <sub>LOWV</sub> . This signal is used to signal the host processor that it can begin significant current. | | | | E1 | ILIM | Input Current Limit (FAN54045-7). Controls input current limit in Auto-Charge Mode. When LOW, input current is limited to 100 mA maximum. When HIGH, input current is limited to 500 mA. In 32-Second Mode, the input current limit is set by the I <sub>BUSLIM</sub> bits. | | | A2 – D2 | PGND | <b>Power Ground</b> . Power return for gate drive and power transistors. The connection from this pin to the bottom of C <sub>MID</sub> should be as short as possible. | | | E2 | AGND | Analog Ground. All IC signals are referenced to this node. | | | A3 – C3 | SW | Switching Node. Connect to output inductor. | | | D3 – E3 | SYS | System Supply. Output voltage of the switching charger and input to the power path controller. Bypass SYS to PGND with a 10 $\mu$ F capacitor. | | | A4 – C4 | PMID | <b>Power Input Voltage</b> . Power input to the charger regulator, bypass point for the input current sense. Bypass with a minimum of a 4.7 $\mu$ F, 6.3 V capacitor to PGND. | | | D4 – E4 | VBAT | <b>Battery Voltage</b> . Connect to the positive (+) terminal of the battery pack. Bypass with a 10 $\mu$ F capacitor to PGND. VBAT is a power path connection. | | | A5 – B5 | VBUS | Charger Input Voltage and USB-OTG output voltage. Bypass with a 1 μF capacitor to PGND. | | | C5 | GATE | <b>External MOSFET Gate</b> . This pin controls the gate of an external P-channel MOSFET transistor used to augment the internal ideal diode. The source of the P-channel MOSFET should be connected to SYS and the drain should be connected to VBAT. | | | D5 | NTC | <b>Thermistor input</b> . The IC compares this node with taps on a resistor divider from REF to inhibit autocharging when the battery temperature is outside of permitted fast-charge limits. | | | E5 | REF | Reference Voltage. REF is a 1.8 V regulated output. | | # **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | | Parameter | | | | Unit | | |-------------------|-------------------------------------------------------------------------|----------------------------------------|---------------------|------|----------------------------------------|------|--| | | Voltage on VDLIC Din | Continuous | | -0.3 | 20.0 | V | | | V <sub>BUS</sub> | Voltage on VBUS Pin | Pulsed, 100 ms Max | imum Non-Repetitive | -1.0 | 28.0 | V | | | V | Voltage on PMID Voltage Pin | | | -0.3 | 7.0 | V | | | Vı | Voltage on SW, SYS, VBAT, STA | AT, DIS Pins | | -0.3 | 7.0<br>6.5 <sup>(3)</sup><br>4<br>2000 | V | | | Vo | Voltage on Other Pins | | | -0.3 | 6.5 <sup>(3)</sup> | V | | | dV <sub>BUS</sub> | Maximum V <sub>BUS</sub> Slope Above 5.5 V when Boost or Charger Active | | | 4 | | V/μs | | | | Electrostatic Discharge | Human Body Model per JESD22-A114 | | 2000 | | V | | | FCD | Protection Level | Charged Device Mod | del per JESD22-C101 | 500 | | ] V | | | ESD | IEC 61000-4-2 System ESD <sup>(4)</sup> | USB Connector | Air Gap | 1 | 7.0<br>6.5 <sup>(3)</sup><br>4 | 14/ | | | | 1EC 61000-4-2 System ESD | Pins (V <sub>BUS</sub> to GND) Contact | Contact | 8 | | kV | | | TJ | Junction Temperature | | Α. | -40 | +150 | °C | | | T <sub>STG</sub> | Storage Temperature | | | -65 | +150 | °C | | | TL | Lead Soldering Temperature, 10 | Seconds | | | +260 | °C | | #### Note: - Lesser of 6.5 V or V<sub>I</sub> + 0.3 V. - 4. Guaranteed if $C_{BUS} \ge 1 \mu F$ and $C_{MID} \ge 4.7 \mu F$ . # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | | Min. | Max. | Unit | |------------------------|----------------------------------------------------------|---------------------------------|------|------|------| | V <sub>BUS</sub> | Supply Voltage | | 4 | 6 | V | | V <sub>BAT(MAX)</sub> | Maximum Battery Voltage when Boost enabled | | | 4.5 | V | | $-\frac{dV_{BUS}}{dt}$ | Negative VBUS Slew Rate during VBUS Short Circuit, | T <sub>A</sub> ≤ 60°C | | 4 | V/μs | | - dt | C <sub>MID</sub> ≤ 4.7 µF, see VBUS Short While Charging | T <sub>A</sub> <u>&gt;</u> 60°C | | 2 | ν/μ5 | | T <sub>A</sub> | Ambient Temperature | | -30 | +85 | °C | | TJ | Junction Temperature (see Thermal Regulation and Prote | ection section) | -30 | +120 | °C | # **Thermal Properties** Junction-to-ambient thermal resistance is a function of application and board layout. This data is measured with four-layer 2s2p boards in accordance to JEDEC standard JESD51. Special attention must be paid not to exceed junction temperature $T_{J(max)}$ at a given ambient temperature $T_A$ . For measured data, see Table 18. | Symbol | Parameter | Typical | Unit | |---------------|-------------------------------------------------------------|---------|------| | $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance (see also Figure 18) | 50 | °C/W | | $\theta_{JB}$ | Junction-to-PCB Thermal Resistance | 20 | °C/W | # **Electrical Specifications** Unless otherwise specified: according to the circuit of Figure 1; recommended operating temperature range for $T_J$ and $T_A$ ; $V_{BUS}$ =5.0 V; $HZ_MODE$ ; $QPA_MODE$ =0; 0; | Symbol | Parameter | Condition | ons | Min. | Тур. | Max. | Unit | |-------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------|-------|------------|------------------------------------------------------------------------------------------|------| | Power Supp | lies | 1 | | 1 | I | | | | | | $V_{BUS} > V_{BUS(min)}$ , PWM | l Switching | | 10 | | mΑ | | $I_{VBUS}$ | VBUS Current | V <sub>BUS</sub> > V <sub>BUS(min)</sub> ; V <sub>BAT</sub> : I <sub>BUSLIM</sub> =100 mA | > V <sub>OREG</sub> | | 2.5 | | mA | | | | 0°C < T <sub>J</sub> < 85°C, HZ_<br>V <sub>BAT</sub> < V <sub>LOWV</sub> , 32S Mo | | | | 280 | μΑ | | I <sub>BAT_HZ</sub> | Battery Discharge Current in High-<br>Impedance Mode | DIS=1, or HZ_MODE=<br>V <sub>BUS</sub> =0, 5 V or Floatin | | | <1 | 10 | μΑ | | I <sub>BUS_HZ</sub> | Battery Leakage Current to V <sub>BUS</sub> in High-Impedance Mode | DIS=1, or HZ_MODE= | | -5.0 | -0.2 | | μΑ | | Charger Vol | tage Regulation | | | 1 | | • | | | | Charge Voltage Range | | | 3.5 | | 4.4 | V | | $V_{OREG}$ | 01 1/1/1 | T <sub>A</sub> =25°C | | -0.5 | | +0.5 | % | | | Charge Voltage Accuracy | T <sub>J</sub> =0 to 125°C | | -1 | | +1 | % | | Charging Cu | urrent Regulation | | | 1 | | | | | | | ., ., ., | IO_LEVEL=0 | 550 | | 1550 | mA | | I <sub>OCHRG</sub> | Output Charge Current Range | $V_{LOWV} < V_{BAT} < V_{OREG}$ | IO_LEVEL=1 | 290 | 340 | 390 | mA | | | Charge Current Accuracy | IO_LEVEL=0 | | -5 | | +5 | % | | Weak Batter | y Detection | | | | I. | | | | $V_{LOWV}$ | Weak Battery Threshold Range | | | 3.4 | | 3.7 | V | | | Weak Battery Threshold Accuracy | | | -5 | | +5 | % | | | Weak Battery Deglitch Time | Rising Voltage, 2 mV | | 30 | | ms | | | Logic Levels | s : DIS, SDA, SCL | | | | | • | | | V <sub>IH</sub> | High-Level Input Voltage | | | 1.05 | | | V | | V <sub>IL</sub> | Low-Level Input Voltage | | | | | 0.4 | V | | I <sub>IN</sub> | Input Bias Current | Input Tied to GND or | V <sub>BUS</sub> | . /4 | 0.01 | 1.00 | μA | | Charge Tern | nination Detection | | | | | | | | | Termination Current Range | V <sub>BAT</sub> > V <sub>OREG</sub> - V <sub>RCH</sub> , | V <sub>BUS</sub> > V <sub>SLP</sub> | 50 | | 400 | mA | | | | I <sub>TERM</sub> Setting ≤ 100 m | A | -15 | | 280 10 4.4 +0.5 +1 1550 390 +5 3.7 +5 0.4 1.00 400 +15 +5 390 510 800 -3 2 | | | I <sub>(TERM)</sub> | Termination Current Accuracy | I <sub>TERM</sub> Setting ≥ 200 m. | | -5 | | +5 | % | | | Termination Current Deglitch Time | | | | 30 | 10 4.4 +0.5 +1 1550 390 +5 3.7 +5 0.4 1.00 400 +15 +5 390 510 800 -3 2 | ms | | Power Path | (Q4) Control | | | | | | | | | | | IO_LEVEL=1 | 290 | 340 | 390 | mA | | I <sub>LIN</sub> | Power Path Max. Charge Current | I <sub>BUSLIM</sub> > 01,<br>I <sub>OCHARGE</sub> ≤ 02 | IO_LEVEL=0 | 400 | 450 | 510 | mA | | | | I <sub>BUSLIM</sub> > 01,<br>I <sub>OCHARGE</sub> > 02 | IO_LEVEL=0 | 650 | 725 | 800 | mA | | \ / | VBAT to SYS Threshold for Q4 and | · Q4 and (SYS-VBAT) Falling | | -6 | <b>-</b> 5 | -3 | mV | | $V_{THSYS}$ | Gate Transition While Charging | (SYS-VBAT) Rising | | -1 | +1 | 2 | mV | | Production <sup>*</sup> | Test Mode | • | | | | 1 | | | V <sub>BAT(PTM)</sub> | Production Test Output Voltage | 1 mA < I <sub>BAT</sub> < 2 A, V <sub>BU</sub> | JS=5.5 V | 4.116 | 4.200 | 4.284 | V | | I <sub>BAT(PTM)</sub> | Production Test Output Current | 20% Duty with Max. F | Period 10 ms | 2.3 | | 1 | Α | Continued on the following page... # **Electrical Specifications** (Continued) Unless otherwise specified: according to the circuit of Figure 1; recommended operating temperature range for $T_J$ and $T_A$ ; $V_{BUS}$ =5.0 V; $HZ_MODE$ ; $OPA_MODE$ =0; (Charge Mode); SCL, SDA=0 or 1.8 V; and typical values are for $T_J$ =25°C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------------------------------------------------------|-----------| | Input Power | Source Detection | | • | | • | • | | T1 | T1 (0°C) Temperature Threshold | | 71.9 | 73.9 | 75.9 | | | T2 | T1 (10°C) Temperature Threshold | | 62.6 | 64.6 | 66.6 | % of | | Т3 | T1 (45°C) Temperature Threshold | | 31.9 | 32.9 | 34.9 | $V_{REF}$ | | T4 | T1 (60°C) Temperature Threshold | | 21.3 | 23.3 | 25.3 | | | Input Power | Source Detection | | | | | • | | V <sub>IN(MIN)1</sub> | VBUS Input Voltage Rising | To Initiate and Pass VBUS Validation | | 4.29 | 4.42 | V | | V <sub>IN(MIN)2</sub> | Minimum VBUS during Charge | During Charging | | 3.71 | 3.94 | V | | tvbus_valid | VBUS Validation Time | | | 30 | | ms | | V <sub>BUS</sub> Control | Loop | | | | | • | | V <sub>BUSLIM</sub> | VBUS Loop Setpoint Accuracy | | -3 | 1 | +3 | % | | Input Curren | t Limit | | | | | • | | | Charger Input Current Limit | I <sub>BUSLIM</sub> Set to 100 mA | 88 | 93 | 98 | ^ | | I <sub>BUSLIM</sub> | Threshold | I <sub>BUSLIM</sub> Set to 500 mA | 450 | 475 | 500 | mA | | V <sub>REF</sub> Bias Ge | enerator | | | | | | | | Bias Regulator Voltage | V <sub>BUS</sub> > V <sub>IN(MIN)</sub> | | 1.8 | | V | | $V_{REF}$ | Short-Circuit Current Limit | | | 2.5 | | mA | | Battery Rech | narge Threshold | | | | • | | | ,, | Recharge Threshold | Below V <sub>(OREG)</sub> | 100 | 120 | 150 | mV | | V <sub>PCH</sub> F | Deglitch Time | V <sub>BAT</sub> Falling Below V <sub>RCH</sub> Threshold | | 130 | | ms | | STAT, POK_ | B Output | | | l | | ı | | V <sub>STAT(OL)</sub> | STAT Output Low | I <sub>STAT</sub> =10 mA | | | 0.4 | V | | I <sub>STAT(OH)</sub> | STAT High Leakage Current | V <sub>STAT</sub> =5 V | A | | 1 | μА | | Battery Dete | ction | 1 | | | | | | I <sub>DETECT</sub> | Battery Detection Current before Charge Done (Sink Current) <sup>(5)</sup> | Begins after Termination Detected | | -0.8 | 1/ | mA | | t <sub>DETECT</sub> | Battery Detection Time | To Initiate and Pass VBUS Validation During Charging IBUSLIM Set to 100 mA IBUSLIM Set to 500 mA VBUS > VIN(MIN) Below V(OREG) VBAT Falling Below VRCH Threshold ISTAT=10 mA VSTAT=5 V | | 262 | <b>X</b> | ms | | Sleep Compa | arator | | 1 | | | I | | $V_{SLP}$ | Sleep-Mode Entry Threshold,<br>V <sub>BUS</sub> – V <sub>BAT</sub> | 2.3 V ≤ V <sub>BAT</sub> ≤ V <sub>OREG</sub> , V <sub>BUS</sub> Falling | 0 | 0.04 | 0.10 | V | | Power Switc | hes (see Figure 2) | | | | | | | | Q3 On Resistance (VBUS to PMID) | I <sub>IN(LIMIT)</sub> =500 mA | | 180 | 250 | | | Б. | Q1 On Resistance (PMID to SW) | | | 130 | 225 | mΩ | | $R_{DS(ON)}$ | Q2 On Resistance (SW to GND) | | | 150 | 225 | | | | Q4 On Resistance (SYS to VBAT) | V <sub>BAT</sub> =4.2 V | | 70 | 75.9<br>66.6<br>34.9<br>25.3<br>4.42<br>3.94<br>+3<br>98<br>500<br>150<br>0.4<br>1<br>1<br>0.10 | mΩ | | I <sub>SYNC</sub> | Synchronous to Non-Synchronous<br>Current Cut-Off Threshold <sup>(6)</sup> | | | 140 | | mA | Continued on the following page... # **Electrical Specifications** (Continued) Unless otherwise specified: according to the circuit of Figure 1; recommended operating temperature range for $T_J$ and $T_A$ ; $V_{BUS}$ =5.0 V; $HZ_MODE$ ; $OPA_MODE$ =0; 0; | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Charger PW | M Modulator | 1 | 1 | | | | | f <sub>SW</sub> | Oscillator Frequency | | 2.7 | 3.0 | 3.3 | MHz | | D <sub>MAX</sub> | Maximum Duty Cycle | | | | 100 | % | | D <sub>MIN</sub> | Minimum Duty Cycle | | | 0 | | % | | <b>Boost Mode</b> | Operation (OPA_MODE=1, HZ_MOI | DE=0) | | | • | • | | W | Popot Output Voltage of VPLIC | $2.5 \text{ V} < \text{V}_{\text{BAT}} < 4.5 \text{ V}, \text{ I}_{\text{LOAD}} \text{ from 0 to}$ $200 \text{ mA}$ | 4.80 | 5.07 | 5.20 | V | | V <sub>BOOST</sub> | Boost Output Voltage at VBUS | $3.0~\text{V} < \text{V}_{\text{BAT}} < 4.5~\text{V},~\text{I}_{\text{LOAD}}$ from 0 to 500 mA | 4.77 | 5.07 | 5.20 | V | | I <sub>BAT(BOOST)</sub> | Boost Mode Quiescent Current | PFM Mode, V <sub>BAT</sub> =3.6 V, I <sub>LOAD</sub> =0 | | 250 | 350 | μА | | I <sub>LIMPK(BST)</sub> | Q2 Peak Current Limit | // | 1350 | 1550 | 1950 | mA | | 10/10 | Minimum Battery Voltage for Boost | While Boost Active | | 2.32 | | ., | | UVLO <sub>BST</sub> | Operation | To Start Boost Regulator | | 2.48 | 2.70 | V | | VBUS Load | Resistance | | | | | | | | VBUS to PGND Resistance | Normal Operation | | 500 | | kΩ | | R <sub>VBUS</sub> | | VBUS Validation | | 100 | | Ω | | Protection a | nd Timers | | | | | | | ) (DI 10 | VBUS Over-Voltage Shutdown | V <sub>BUS</sub> Rising | 6.09 | 6.29 | 6.49 | V | | VBUS <sub>OVP</sub> | Hysteresis | V <sub>BUS</sub> Falling | | 100 | | mV | | I <sub>LIMPK(CHG)</sub> | Q1 Cycle-by-Cycle Peak Current<br>Limit | Charge Mode | | 3 | | А | | | Battery Short-Circuit Threshold | V <sub>BAT</sub> Rising | 1.95 | 2.00 | 2.05 | V | | $V_{SHORT}$ | Hysteresis | | | 100 | į į | mV | | | Linear Charging Current | Power Path | | 13 | 7 | A | | SHORT | Linear Charging Current | V <sub>BAT</sub> < V <sub>SHORT</sub> Linear | 1/2 | 30 | | mA | | <b>-</b> | Thermal Shutdown Threshold <sup>(7)</sup> | T <sub>J</sub> Rising | // | 145 | | - °C | | T <sub>SHUTDWN</sub> | Hysteresis <sup>(7)</sup> | T <sub>J</sub> Falling | 4 | 25 | 1 | | | T <sub>CF</sub> | Thermal Regulation Threshold <sup>(7)</sup> | Charge Current Reduction Begins | | 120 | | °C | | t <sub>INT</sub> | Detection Interval | | | 2.1 | | s | | t | 32-Second Timer <sup>(8)</sup> | Charger Enabled | 20.5 | 25.2 | 28.0 | | | t <sub>32S</sub> | 02-0600Hu TIITIEI | Charger Disabled | 18.0 | 25.2 | 34.0 | S | | t <sub>15MIN</sub> | 15-Minute Timer | 15-Minute Mode (FAN54040,<br>FAN54042, FAN54046, FAN54047) | 12.0 | 13.5 | 15.0 | min | | $\Delta t_{LF}$ | Low-Frequency Timer Accuracy | Charger Inactive | -25 | | 25 | % | #### Notes: - 5. Negative current is current flowing from the battery to VBUS (discharging the battery). - Q2 always turns on for 60 ns, then turns off if current is below I<sub>SYNC</sub>. - 7. Guaranteed by design; not tested in production. - 8. This tolerance (%) applies to all timers on the IC, including soft-start and deglitching timers. # I<sup>2</sup>C Timing Specifications Guaranteed by design. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Uni | | |---------------------|-------------------------------------------------|------------------------------------------|--------------------------|------------------|------|----------------|--| | | | Standard Mode | | | 100 | | | | | | Fast Mode | | | 400 | | | | $f_{SCL}$ | SCL Clock Frequency | Fast Mode Plus | | | 1000 | kHz | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | | 3400 | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | | 1700 | | | | | | Standard Mode | | 4.7 | | | | | t <sub>BUF</sub> | BUS-free Time between STOP and START Conditions | Fast Mode | | 1.3 | | μS | | | | STAICT CONTUNIONS | Fast Mode Plus | | 0.5 | | | | | | | Standard Mode | | 4 | | μS | | | | START or Repeated START Hold | Fast Mode | / | 600 | | ns | | | t <sub>HD;STA</sub> | Time | Fast Mode Plus | | 260 | | ns | | | | | High-Speed Mode | | 160 | | ns | | | | | Standard Mode | | 4.7 | | μS | | | | | Fast Mode | | 1.3 | | μS | | | t <sub>LOW</sub> | SCL LOW Period | Fast Mode Plus | | 0.5 | | <u>.</u><br>μs | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 160 | À | ns | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 320 | | ns | | | | SCL HIGH Period | Standard Mode | | 4 | | μS | | | | | Fast Mode | | 600 | | ns | | | t <sub>HIGH</sub> | | Fast Mode Plus | | 260 | | ns | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 60 | | ns | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 120 | | ns | | | | | Standard Mode | | 4.7 | | μS | | | | D | Fast Mode | | 600 | | ns | | | tsu;sta | Repeated START Setup Time | Fast Mode Plus | 1 | 260 | Y | ns | | | | | High-Speed Mode | | 160 | | ns | | | 1 | | Standard Mode | | 250 | | | | | | B + O + T | Fast Mode | | 100 | | | | | t <sub>SU;DAT</sub> | Data Setup Time | Fast Mode Plus | | 50 | | ns | | | | | High-Speed Mode | | 10 | | | | | | | Standard Mode | 0 | | 3.45 | μS | | | | | Fast Mode | 0 | | 900 | ns | | | t <sub>HD;DAT</sub> | Data Hold Time | Fast Mode Plus | 0 | | 450 | ns | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | 0 | | 70 | ns | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | 0 | | 150 | ns | | | | | Standard Mode | 20+0 | .1C <sub>B</sub> | 1000 | | | | | | Fast Mode | 20+0.1C <sub>B</sub> 300 | | 300 | | | | t <sub>RCL</sub> | SCL Rise Time | Fast Mode Plus | 20+0 | .1C <sub>B</sub> | 120 | ns | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 10 | 80 | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 20 | 160 | | | Continued on the following page... # I<sup>2</sup>C Timing Specifications (Continued) Guaranteed by design. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | | |---------------------|-----------------------------------|------------------------------------------|----------------------|------------------|------|------|--|--|--| | | | Standard Mode | 20+0 | .1C <sub>B</sub> | 300 | ns | | | | | | | Fast Mode | 20+0 | .1C <sub>B</sub> | 300 | | | | | | $t_{FCL}$ | SCL Fall Time | Fast Mode Plus | 20+0 | .1C <sub>B</sub> | 120 | | | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 10 | 40 | | | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 20 | 80 | | | | | | | Rise Time of SCL after a Repeated | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 10 | 80 | | | | | | t <sub>RCL1</sub> | START Condition and after ACK Bit | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 20 | 160 | ns | | | | | | | Standard Mode | 20+0 | .1C <sub>B</sub> | 1000 | | | | | | | SDA Rise Time | Fast Mode | 20+0 | .1C <sub>B</sub> | 300 | | | | | | $t_{RDA}$ | | Fast Mode Plus | 20+0.1C <sub>B</sub> | | 120 | ns | | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 10 | 80 | | | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 20 | 160 | | | | | | | | Standard Mode | 20+0 | .1C <sub>B</sub> | 300 | | | | | | | | Fast Mode | 20+0 | .1C <sub>B</sub> | 300 | | | | | | t <sub>FDA</sub> | SDA Fall Time | Fast Mode Plus | 20+0.1C <sub>B</sub> | | 120 | ns | | | | | | | High-Speed Mode, C <sub>B</sub> ≤ 100 pF | | 10 | 80 | | | | | | | 7 | High-Speed Mode, C <sub>B</sub> ≤ 400 pF | | 20 | 160 | | | | | | | | Standard Mode | | 4 | | μS | | | | | | 0. 0. 171 | Fast Mode | | 600 | | ns | | | | | t <sub>SU;STO</sub> | Stop Condition Setup Time | Fast Mode Plus | | 120 | | ns | | | | | | | High-Speed Mode | | 160 | | ns | | | | | Св | Capacitive Load for SDA and SCL | | | | 400 | pF | | | | # **Timing Diagrams** Figure 5. I<sup>2</sup>C Interface Timing for Fast and Slow Modes Note A: First rising edge of SCLH after Repeated Start and after each ACK bit. Figure 6. I<sup>2</sup>C Interface Timing for High-Speed Mode # **Charge Mode Typical Characteristics** Unless otherwise specified, circuit of Figure 1, V<sub>OREG</sub>=4.2 V, V<sub>BUS</sub>=5.0 V, and T<sub>A</sub>=25°C. Figure 7. Battery Charge Current vs. $V_{\text{BUS}}$ with $I_{\text{BUSLIM}}$ =100 mA Figure 8. Battery Charge Current vs. $V_{\text{BUS}}$ with $I_{\text{BUSLIM}}{=}500 \text{ mA}$ Figure 9. Efficiency vs. V<sub>BUS</sub>, I<sub>BUSLIM</sub>=500 mA, I<sub>SYS</sub>=0 Figure 10. Efficiency vs. Charging Current, IBUSLIM=No Limit **VBAT** 3.2V M 100ms A Ch1 J-76.0mA # **Charge Mode Typical Characteristics** Unless otherwise specified, circuit of Figure 1, V<sub>OREG</sub>=4.2 V, V<sub>BUS</sub>=5.0 V, and T<sub>A</sub>=25°C. Figure 12. Charger Startup at V<sub>BUS</sub> Plug-In, 500 mA I<sub>INBUSLIM</sub>, 3.2 V<sub>BAT</sub>, 100 Ω SYS Load Figure 11. Charger Startup at V<sub>BUS</sub> Plug-In, 100 mA Figure 13. Charger Startup at $V_{BUS}$ Plug-In Using 300 mA Current Limited Source, 500 mA $I_{BUSLIM}$ , 3.2 $V_{BAT}$ , 50 $\Omega$ SYS Load Figure 14. Charger Startup with HZ Bit Reset, 500 mA $I_{\text{BUSLIM}},\,950$ mA $I_{\text{CHARGE}},\,50~\Omega$ SYS Load # **Charge Mode Typical Characteristics** Unless otherwise specified, circuit of Figure 1, V<sub>OREG</sub>=4.2 V, V<sub>BUS</sub>=5.0 V, and T<sub>A</sub>=25°C. Figure 15. Battery Removal / Insertion while Charging, TE=0, 3.9 $V_{BAT}$ , $I_{CHRG}$ =950 mA, $I_{BUSLIM}$ =No Limit, 50 $\Omega$ SYS Load Figure 16. Battery Removal / Insertion when Charging, TE=1, 3.9 V<sub>BAT</sub>, I<sub>CHRG</sub>=950 mA, I<sub>BUSLIM</sub>=No Limit, 50 Ω SYS Load Figure 17. No Battery at $V_{BUS}$ Power-Up, FAN54040, 100 $\Omega$ SYS Load, 1 k $\Omega$ $V_{BAT}$ Load Figure 18. No Battery at $V_{BUS}$ Power-Up, FAN54042, 100 $\Omega$ SYS Load, 1 k $\Omega$ $V_{BAT}$ Load # **Charge Mode Typical Characteristics** Unless otherwise specified, circuit of Figure 1, V<sub>OREG</sub>=4.2 V, V<sub>BUS</sub>=5.0 V, and T<sub>A</sub>=25°C. Figure 19. HZ Mode VBUS Current vs. Temperature, $3.7~V_{BAT}$ Figure 20. $V_{\text{REF}}$ vs. Load Current, Over-Temperature, 5.0 $V_{\text{BUS}}$ Figure 21. Charging vs. Temperature (NTC), +30°C to -10°C Figure 22 Charging vs. Temperature (NTC), +30°C to +70°C 3.7 $V_{BAT}$ , $I_{CHRG}$ =950 mA, No $I_{BUSLIM}$ , 100 $\Omega$ SYS Load 3.7 $V_{BAT}$ , $I_{CHRG}$ =950 mA, No $I_{BUSLIM}$ , 100 $\Omega$ SYS Load # **GSM Typical Characteristics** A 2.0 A GSM pulse applied at VBAT with 5 μs rise / fall time. Simultaneous to GSM pulse, 50 Ω additional load applied at SYS. Figure 23. 2.0 A GSM Pulse Response, I<sub>BUSLIM</sub>=500 mA Control, I<sub>CHRG</sub>=950 mA, 3.7 V<sub>BAT</sub>, OREG=4.2 V Figure 24. 2.0 A GSM Pulse Response, I<sub>BUSLIM</sub>=500 mA, I<sub>CHRG</sub>=950 mA, 3.7 V<sub>BAT</sub>, OREG=4.2 V, 200 mA Source Current Limit # **Boost Mode Typical Characteristics** Unless otherwise specified, using circuit of Figure 1, V<sub>BAT</sub>=3.6 V, T<sub>A</sub>=25°C. Figure 25. Efficiency vs. I<sub>BUS</sub> Over V<sub>BAT</sub> Figure 26. Efficiency vs. I<sub>BUS</sub> Over-Temperature, 3.6 V<sub>BAT</sub> Figure 27. Regulation vs. I<sub>BUS</sub> Over V<sub>BAT</sub> Figure 28. Output Ripple vs. I<sub>BUS</sub> Over V<sub>BAT</sub> Figure 29. Quiescent Current (I<sub>Q</sub>) vs. V<sub>BAT</sub> Over-Temperature Figure 30. Battery Discharge Current vs. V<sub>BAT</sub>, HZ / Sleep Mode # **Boost Mode Typical Characteristics** Unless otherwise specified, using circuit of Figure 1, V<sub>BAT</sub>=3.6 V, T<sub>A</sub>=25°C. Tek PreVu VBUS VBUS SW Ch1 5.00 V % M 2.00 μS A Ch4 \ 3.68 V Ch3 2.00 A Ω \ Ch4 \ 2.00 V % Figure 31. OTG Startup, 50 $\Omega$ Load, 3.6 $V_{BAT}$ External / Additional 10 $\mu f$ on VBUS Figure 32. OTG V<sub>BUS</sub> Overload Response Figure 33. Load Transient, 20-200-20 mA $I_{\text{BUS}}$ , $t_{\text{RISE/FALL}}$ =100 ns Figure 34. Line Transient, 50 $\Omega$ Load, 3.9-3.3-3.9 $V_{BAT}$ , $t_{RISE/FALL}$ =10 $\mu s$ # **Circuit Description / Overview** When charging batteries with a current-limited input source, such as USB, a switching charger's high efficiency over a wide range of output voltages minimizes charging time. FAN5404X combines a highly integrated synchronous buck regulator for charging with a synchronous boost regulator, which can supply 5 V to USB On-The-Go (OTG) peripherals. The FAN5404X employs synchronous rectification for both the charger and boost regulators to maintain high efficiency over a wide range of battery voltages and charge states. The FAN5404X has four operating modes: - Charge Mode: Charges a single-cell Li-ion or Li-polymer battery. - Boost Mode: Provides 5 V power to USB-OTG with an integrated synchronous rectification boost regulator, using the battery as input. - High-Impedance Mode: Both the boost and charging circuits are OFF in this mode. Current flow from VBUS to the battery or from the battery to VBUS is blocked in this mode. This mode consumes very little current from VBUS or the battery. - Production Test Mode This mode provides 4.2 V output on VBAT and supplies a load current of up to 2.3 A. ### **Charge Mode** In Charge Mode, FAN5404X employs six regulation loops: - Input Current: Limits the amount of current drawn from VBUS. This current is sensed internally and can be programmed through the I<sup>2</sup>C interface. - Charging Current: Limits the maximum charging current. This current is sensed using an internal sense MOSFET. - 3. VBUS Voltage: This loop is designed to prevent the input supply from being dragged below V<sub>BUSLIM</sub> (typically 4.5 V) when the input power source is current limited. An example of this would be a travel charger. This loop cuts back the current when V<sub>BUS</sub> approaches V<sub>BUSLIM</sub>, allowing the input source to run in current limit. - 4. Charge Voltage: The regulator is restricted from exceeding this voltage. As the internal battery voltage rises, the battery's internal impedance works in conjunction with the charge voltage regulation to decrease the amount of current flowing to the battery. Battery charging is completed when the current through Q4 drops below the I<sub>TERM</sub> threshold. - Power Path: When V<sub>BAT</sub> is below V<sub>BATMIN</sub>, Q4 operates as a linear current source and modulates its current to ensure that the voltage on SYS stays above 3.4 V. - Temperature: If the IC's junction temperature reaches 120°C, charge current is reduced until the IC's temperature is below 120°C. # **Battery Charging Curve** If the battery voltage is below $V_{SHORT}$ , a linear current source pre-charges the battery until $V_{BAT}$ reaches $V_{SHORT}$ . The PWM charging circuit is then started and the battery is charged with a constant current if sufficient input power is available. The current slew rate is limited to prevent overshoot. The FAN5404X is designed to work with a current-limited input source at VBUS. During the current regulation phase of charging, I<sub>BUSLIM</sub> or the programmed charging current limits the amount of current available to charge the battery and power the system. The effect of I<sub>BUSLIM</sub> on I<sub>CHARGE</sub> can be seen in Figure 36. Figure 35. Charge Curve, I<sub>CHARGE</sub> Not Limited by I<sub>INLIM</sub> Figure 36. Charge Curve, I<sub>BUSLIM</sub> Limits I<sub>CHARGE</sub> Assuming that $V_{OREG}$ is programmed to the cell's fully charged "float" voltage, the current that the battery accepts with the PWM regulator limiting its output (sensed at VBAT) to $V_{OREG}$ declines and the charger enters the voltage regulation phase of charging. When the current declines to the programmed $I_{TERM}$ value, the charge cycle is complete. Charge current termination can be disabled by resetting the TE bit (REG1[3]). The charger output or "float" voltage can be programmed by the OREG bits from 3.5 V to 4.44 V in 20 mV increments, as shown in Table 4. The following charging parameters can be programmed by the host through I<sup>2</sup>C: **Table 3. Programmable Charging Parameters** | Parameter | Name | Register | |--------------------------------|--------------------|-----------| | Output Voltage Regulation | V <sub>OREG</sub> | REG2[7:2] | | Battery Charging Current Limit | I <sub>OCHRG</sub> | REG4[6:3] | | Input Current Limit | I <sub>INLIM</sub> | REG1[7:6] | | Charge Termination Limit | I <sub>TERM</sub> | REG4[2:0] | | Weak Battery Voltage | $V_{LOWV}$ | REG1[5:4] | Table 4. OREG Bits (OREG[7:2]) vs. Charger $V_{OUT}$ ( $V_{OREG}$ ) Float Voltage | (V <sub>OREG</sub> ) Float Voltage | | | | | | |------------------------------------|-----|-------|--|--|--| | Decimal | Hex | VOREG | | | | | 0 | 00 | 3.50 | | | | | 1 | 01 | 3.52 | | | | | 2 | 02 | 3.54 | | | | | 3 | 03 | 3.56 | | | | | 4 | 04 | 3.58 | | | | | 5 | 05 | 3.60 | | | | | 6 | 06 | 3.62 | | | | | 7 | 07 | 3.64 | | | | | 8 | 08 | 3.66 | | | | | 9 | 09 | 3.68 | | | | | 10 | 0A | 3.70 | | | | | 11 | 0B | 3.72 | | | | | 12 | 0C | 3.74 | | | | | 13 | 0D | 3.76 | | | | | 14 | 0E | 3.78 | | | | | 15 | 0F | 3.80 | | | | | 16 | 10 | 3.82 | | | | | 17 | 11 | 3.84 | | | | | 18 | 12 | 3.86 | | | | | 19 | 13 | 3.88 | | | | | 20 | 14 | 3.90 | | | | | 21 | 15 | 3.92 | | | | | 22 | 16 | 3.94 | | | | | 23 | 17 | 3.96 | | | | | Decimal | Hex | VOREG | |---------|-------|-------| | 24 | 18 | 3.98 | | 25 | 19 | 4.00 | | 26 | 1A | 4.02 | | 27 | 1B | 4.04 | | 28 | 1C | 4.06 | | 29 | 1D | 4.08 | | 30 | 1E | 4.10 | | 31 | 1F | 4.12 | | 32 | 20 | 4.14 | | 33 | 21 | 4.16 | | 34 | 22 | 4.18 | | 35 | 23 | 4.20 | | 36 | 24 | 4.22 | | 37 | 25 | 4.24 | | 38 | 26 | 4.26 | | 39 | 27 | 4.28 | | 40 | 28 | 4.30 | | 41 | 29 | 4.32 | | 42 | 2A | 4.34 | | 43 | 2B | 4.36 | | 44 | 2C | 4.38 | | 45 | 2D | 4.40 | | 46 | 2E | 4.42 | | 47 - 63 | 2F-3F | 4 44 | #### Note: - Default settings are denoted by **bold** typeface. Provided DIS, CE# and HZ\_MODE are LOW, a new charge cycle begins when one of the following occurs: - 1. The battery voltage falls below $V_{\text{OREG}}$ $V_{\text{RCH}}$ after charge termination has occurred. - 2. Any I<sup>2</sup>C write occurs causing the T32 s timer to run. Products that include the auto-charge feature also begin charging if: **3.** VBUS Power-on-Reset (POR) occurs and the battery voltage is below the weak battery threshold (V<sub>LOWV</sub>). # **Charge Current Limit (Iocharge)** Table 5. I<sub>OCHARGE</sub> Current as Function of I<sub>OCHARGE</sub> Bits (REG4 [6:3]) | DEC | BIN | HEX | I <sub>OCHARGE</sub> (mA) | |-------|-----------|-----|---------------------------| | 0 | 0000 | 0 | 550 | | 1 | 0001 | 1 | 650 | | 2 | 0010 | 2 | 750 | | 3 | 0011 | 3 | 850 | | 4 | 0100 | 4 | 950 | | 5 | 0101 | 5 | 1,050 | | 6 | 0110 | 6 | 1,150 | | 7 | 0111 | 7 | 1,250 | | 8 | 1000 | 8 | 1,350 | | 9 | 1001 | 9 | 1,450 | | 10-15 | 1010-1111 | A-F | 1,550 | When the IO\_LEVEL bit is set (default), the $I_{\text{OCHARGE}}$ bits are ignored and charge current is set to 340 mA. ### **PWM Controller in Charge Mode** The IC uses a current-mode PWM controller to regulate the output voltage and battery charge currents. The synchronous rectifier (Q2) has a negative current limit that turns off Q2 at 140 mA to prevent current flow from the battery. #### **Termination Current Limit** Current charge termination is enabled when TE (REG1[3])=1. Typical termination current values are given in Table 6. Table 6. Termination Current as Function of ITERM Bits (REG4[2:0]) or PC\_IT Bits (REG7[2:0] | ITERM Bits or PC_IT Bits | Termination Current (mA) | |--------------------------|--------------------------| | 0 | 50 | | 1 | 100 | | 2 | 150 | | 3 | 200 | | 4 | 250 | | 5 | 300 | | 6 | 350 | | 7 | 400 | When the charge current falls below I<sub>TERM</sub>; PWM charging stops, but the STAT pin remains LOW. The STAT pin then goes HIGH and the STATUS bits change to CHARGE DONE (10), provided the battery and charger are still connected. A post-charging feature, "top-off" charging, is available to continue the battery charging to a lower charge current to maximize battery capacity. The PC\_EN bit must be set to 1 before the battery charging current reaches the termination current I<sub>TERM</sub> for normal charging. The post-charging termination current is set by the PC\_IT[2:0] bits, as shown in Table 6. If PC\_EN is set to 1; right after the normal charging is ended as described above, post charging is started with PC\_ON monitor bit set to 1. Once the current reaches the threshold for post-charging completion, PWM charging stops and PC\_ON bit changes back to 0. During post-charging, the STAT pin is HIGH, indicating that the charge current is below the $I_{\text{TERM}}$ level. To exit post-charging, one of the following must occur: a $V_{\text{BUS}}$ POR, the POK\_B cycled when $V_{\text{BAT}}$ <3.0 V, or the CE# or HZ\_Mode bit cycled. #### **Safety Timer** At the beginning of charging, the IC starts a 15-minute timer ( $t_{15\text{MIN}}$ ). When this timer times out, charging is terminated. Writing to any register through I<sup>2</sup>C stops and resets the $t_{15\text{MIN}}$ timer, which in turn starts a 32-second timer ( $t_{32\text{S}}$ ). Setting the TMR\_RST bit (REG0[7]) resets the $t_{32\text{S}}$ timer. If the $t_{32\text{S}}$ timer times out; charging is terminated, the registers are set to their default values, and charging resumes using the default values with the $t_{15\text{MIN}}$ timer running. Normal charging is controlled by the host with the $t_{32S}$ timer running to ensure that the host is alive. Charging with the $t_{15\text{MIN}}$ timer running is used for charging unattended by the host. If the $t_{15\text{MIN}}$ timer expires, the IC turns off the charger and indicates a timer fault (110) on the FAULT bits (REG0[2:0]). This sequence prevents overcharge if the host fails to reset the $t_{32S}$ timer. #### **V<sub>BUS</sub> POR / Non-Compliant Charger Rejection** 256 ms after VBUS is connected, the IC pulses the STAT pin and sets the VBUS\_CON bit. Before starting to supply current, the IC applies a 110 $\Omega$ load from VBUS to GND. $V_{\text{BUS}}$ must remain above $V_{\text{IN(MIN)}1}$ and below VBUS\_OVP for $t_{\text{VBUS}\_\text{VALID}}$ (32 ms) before the IC initiates charging or supplies power to SYS. The $V_{\text{BUS}}$ validation sequence always occurs before significant current is drawn from VBUS (for example, after a VBUS OVP fault or a $V_{\text{RCH}}$ recharge initiation). $t_{\text{VBUS}\_\text{VALID}}$ ensures that unfiltered 50/60 Hz chargers and other non-compliant chargers are rejected. #### **USB-Friendly Boot Sequence** At $V_{BUS}$ POR, when the battery voltage is above the weak battery threshold ( $V_{LOWV}$ ); the IC operates in accordance with its I $^2$ C register settings. If $V_{BAT}$ < $V_{LOWV}$ and $t_{32s}$ is not running, the IC sets all registers to their default values and begins to deliver power to SYS. FAN54040, FAN54042, and FAN54047 feature auto-charge, which allow these parts to deliver charge to the battery prior to receiving host commands. FAN54041 does not automatically initiate charging at $V_{\text{BUS}}$ POR. Instead, it waits in IDLE state for the host to initiate charging through I<sup>2</sup>C commands. While in IDLE state, Q4 and Q5 are on. This allows the system to run through a separate power path without requiring an additional disconnection MOSFET. #### **Power Path Operation** As long as $V_{BAT} < V_{BATMIN}$ , Q4 operates as a linear current source, (Power Path Mode) with its current limited to 340 mA. The IC then regulates SYS to 3.54 V and attempts to charge the battery with as much current as possible with the available $I_{BUSLIM}$ input current, without allowing SYS to drop below 3.4 V. This ensures that system power always receives first priority from a limited input supply. During this time, POK\_B is HIGH. If $V_{BAT} < V_{SHORT}$ , Q4's current is further reduced to about 13 mA ( $I_{SHORT}$ ) when $I_{BUSLIM}$ is set to 100 or 500 mA. For all other input current limits, $I_{SHORT}$ current is approximately 30 mA. The POK\_B signal can be used to keep the system in a low-power state, preventing excessive loading from the system while attempting to charge a depleted battery. Table 7. VBATMIN Thresholds to Exit Power Path Mode | I <sub>BUSLIM</sub> (mA) | V <sub>BATMIN</sub> (V) | |--------------------------|-------------------------| | 100 | 3.4 | | 500 | 3.3 | | 800 | 3.2 | | No Limit | 3.2 | After $V_{BAT}$ reaches $V_{BATMIN}$ , Q4 closes and is used as a current-sense element to limit $I_{CHARGE}$ per the $I^2C$ register settings by limiting the PWM modulator's current (Full PWM Mode). During PWM Mode, if SYS drops more than 5 mV ( $V_{THSYS}$ ) below $V_{BAT}$ , Q4 and Q5 are turned on (GATE is pulled LOW). Once SYS voltage becomes higher than $V_{BAT}$ , Q5 is turned off and Q4 again serves as the current-sense element to limit $I_{OCHARGE}$ . Q4 and Q5 are both turned on when the IC enters SLEEP Mode ( $V_{\text{BUS}} < V_{\text{BAT}}$ ). POK\_B pulls LOW once $V_{BAT}$ reaches $V_{LOWV}$ , and remains LOW as long as the IC is in Full PWM Mode. The IC remains in Full PWM Mode as long as $V_{BAT} > 3.0 \text{ V}$ , at which point, the IC enters Power Path Charging Mode. # Startup with a Dead Battery At V<sub>BUS</sub> POR, a 2 k $\Omega$ load is applied to VBAT for 256 ms to discharge any residual system capacitance in case the battery is absent or its discharge protection switch is open. If $V_{BAT} < V_{LOWV}$ , all registers are reset to default values and the IC charges in T15Min Mode. If $V_{BAT} < V_{SHORT}$ , the SAFETY register is reset to its default value and the Battery Detection test below is performed. #### **Battery Detection** If $V_{BAT}$ is below $V_{SHORT}$ when charging is enabled, the DBAT\_B bit is reset and the IC (except FAN54045 and FAN54046) performs an addition battery detection test. After V<sub>BAT</sub> rises above V<sub>SHORT</sub>, PWM charging begins (when CE# = 0) with the float voltage (V<sub>OREG</sub>) temporarily set to 4 V. If the battery voltage exceeds 3.7 V within 32 ms of the beginning of PWM charging, the battery is absent. If battery absence is detected: - STAT pulses, with FAULT bits set to 111, and the NOBAT bit is set. - For FAN54040 only; the t<sub>15MIN</sub> timer is disabled until V<sub>BUS</sub> is removed, IDLE state is entered, and POK\_B remains HIGH. - The IC bypasses the protection switch close test below, since no battery is present. The FAN54042 and FAN54047 continue to charge. If $V_{\text{BAT}}$ remained below 3.7 V during the initial 32 ms period, Power Path Mode charging continues to ensure that the battery's discharge protection switch has closed before exiting Power Path Mode: - If V<sub>BAT</sub> is less than 3.4 V, V<sub>SYS</sub> is set to 4 V, and Power Path charging continues until V<sub>BAT</sub> has exceeded 3.4 V for at least 128 ms. Charging continues until: - 2. $V_{BAT}$ has dropped below 3.2 V for at least 32 ms. Once this occurs, $V_{SYS}$ returns to the OREG register setting (default 3.54 V). - 3. V<sub>BAT</sub> has again risen above V<sub>BATMIN</sub> for at least 4 ms. After these three events, PWM Mode is entered and the IC sets the DBAT\_B bit. If the host sets the DBAT\_B bit (Reg2[1]), events 1 and 2 above are skipped and PWM Mode is entered once $V_{BAT}$ rises above $V_{BATMIN}$ . In a typical application, as soon as the host processor has cleared its UVLO threshold (typically 3.3 V), the host's low level software would set the IBUSLIM and IOCHARGE registers to charge the battery more rapidly above $V_{\text{BATMIN}}$ as soon as the host determines that more than 100 mA is available through VBUS (see Figure 37). Once the host processor begins writing to the IC, charge parameters are set by the host, which must continually reset the $t_{328}$ timer to continue charging using the programmed charging parameters. If $t_{32S}$ times out; the register defaults are loaded, the FAULT bits are set to 110, STAT is pulsed, and charging continues with default charge parameters in T15MIN Mode for the FAN54040, FAN54042, and FAN54047. #### POK B (see Table 8) The POK\_B pin and bit are intended to provide feedback to the baseband processor that the battery is strong enough to allow the device to fully function. Whenever the IC is operating in Power Path Mode, POK\_B is HIGH. On exiting Power Path Mode, POK\_B remains HIGH until $V_{BAT} > V_{LOWV}$ . Reg1[5:4] sets the $V_{LOWV}$ threshold. The STAT pin pulses any time the POK\_B pin changes. Table 8. Q4, Q5, POK\_B, and GATE Operation vs. Charging Mode | Q4 CC-CV Control | $V_{BUS}$ | V <sub>BAT</sub> | V <sub>SYS</sub> | Q4 | Q5 | GATE | POK_B | |-----------------------------------------------------|--------------------|-----------------------------------------------|------------------|--------|-----|------|-------| | Power Path Mode: Maintain V <sub>SYS</sub> ≥ 3.4 V | Valid | < V <sub>BATMIN</sub> | <u>&lt;</u> 3.4 | Linear | OFF | HIGH | HIGH | | Power Path Mode: Limit I <sub>CHARGE</sub> ≤ 340 mA | Valid | < V <sub>BATMIN</sub> | > 3.4 | Linear | OFF | HIGH | HIGH | | DWM Made O4 Canage Current for I | Valid | > V <sub>BATMIN</sub> and < V <sub>LOWV</sub> | ~ | ON | OFF | HIGH | HIGH | | PWM Mode. Q4 Senses Current for I <sub>CHARGE</sub> | valid | > V <sub>LOWV</sub> | ^ | ON | OFF | півп | LOW | | OFF | <v<sub>BAT</v<sub> | X | Х | ON | ON | LOW | HIGH | #### Note: 10. POK\_B remains LOW until Q4 returns to Power Path Mode. Q4 and Q5 are both ON if $V_{SYS} < V_{BAT}$ and CE# = 0. If CE# = 1 and $V_{SYS} < V_{BAT}$ , Q5 is OFF and Q4 blocks current flow from VBAT to SYS. Table 9. Q4, Q5 Operation as a Function of Relationship between V<sub>BUS</sub> and V<sub>BAT</sub> | PWM | Charger | CE# | V <sub>BUS</sub> | V <sub>BAT</sub> | Q4 | Q5 | GATE | |-----|-----------------------|-----|------------------|----------------------------------------------|--------|-----|------| | ON | PWM Mode | 0 | Valid | < V <sub>SYS</sub> ,<br>>V <sub>BATMIN</sub> | ON | OFF | HIGH | | ON | PWM Mode | 0 | Valid | > V <sub>SYS</sub> ,<br>>V <sub>BATMIN</sub> | ON | ON | LOW | | ON | Disabled | 1 | Valid | X | OFF | OFF | HIGH | | ON | Power Path Charging | 0 | Valid | 2 V < V <sub>BAT</sub> < V <sub>BATMIN</sub> | Linear | OFF | HIGH | | OFF | 30 mA Linear Charging | Х | Valid | < 2 V <sub>BAT</sub> | ON | ON | LOW | | OFF | OFF | Х | Х | X | ON | ON | LOW | Figure 37. Recommended Host Software Sequence when Booting with Dead Battery #### **Battery Temperature (NTC) Monitor** The FAN5404X reduces the maximum charge current and termination voltage if an NTC measuring battery temperature $(T_{BAT})$ indicates that it is outside the fast-charging limits (T2 to T3), as described in the JEITA specification<sup>1</sup>. There are four temperature thresholds that change battery charger operation: T1, T2, T3, and T4, shown in Table 10. **Table 10. Battery Temperature Thresholds** For use with 10 k $\Omega$ NTC, $\beta$ = 3380, and R<sub>REF</sub> = 10 k $\Omega$ . | Threshold | Temperature | % of V <sub>REF</sub> | |-----------|-------------|-----------------------| | T1 | 0°C | 73.9 | | T2 | 10°C | 64.6 | | Т3 | 45°C | 32.9 | | T4 | 60°C | 23.3 | Table 11. Charge Parameters vs. T<sub>BAT</sub> | T <sub>BAT</sub> (°C) | I <sub>CHARGE</sub> | $V_{FLOAT}$ | |-----------------------|------------------------------------------|-------------| | Below T1 | Charging to VB | AT Disabled | | Between T1 and T2 | I <sub>OCHARGE</sub> / 2 <sup>(11)</sup> | 4.0 V | | Between T2 and T3 | Iocharge | Voreg | | Between T3 and T4 | I <sub>OCHARGE</sub> / 2 <sup>(11)</sup> | 4.0 V | | Above T4 | Charging to VB | AT Disabled | #### Note: If I<sub>OCHARGE</sub> is programmed to less than 650 mA, the charge current is limited to 340 mA. Thermistors with other $\beta$ values can be used, with some shift in the corresponding temperature threshold, as shown in Table 12. **Table 12. Thermistor Temperature Thresholds** $R_{REF} = R_{THRM}$ at 25°C | Parameter | Various Thermistors | | | | |-------------------------|---------------------|-------|-------|--------| | R <sub>THRM(25°C)</sub> | 10 kΩ | 10 kΩ | 47 kΩ | 100 kΩ | | β | 3380 | 3940 | 4050 | 4250 | | T1 | 0°C | 3°C | 6 | 8 | | T2 | 10°C | 12°C | 13 | 14 | | Т3 | 45°C | 42°C | 41 | 40 | | T4 | 60°C | 55°C | 53 | 51 | The host processor can disable temperature-driven control of charging parameters by writing 1 to the TEMP\_DIS bit. Since TEMP\_DIS is reset whenever the IC resets its registers, the temperature controls are enforced whenever the IC is auto-charging, since auto-charge is always preceded by a reset of registers. To disable the thermistor circuit, tie the NTC pin to GND. Before enabling the charger, the IC tests to see if NTC is shorted to GND. If NTC is shorted to GND, no thermistor readings occur and the NTC\_OK and NTC1-NTC4 is reset. The IC first measures the NTC immediately prior to entering any PWM charging state, then measures the NTC once per second, updating the result in NTC1-NTC4 bits (Reg 12H[3:0]). Table 13. NTC1-NTC4 Decoding | T <sub>BAT</sub> (°C) | NTC4 | NTC3 | NTC2 | NTC1 | |-----------------------|------|------|------|------| | Above T4 | 1 | 1 | 1 | 1 | | Between T3 and T4 | 0 | 1 | 1 | 1 | | Between T2 and T3 | 0 | 0 | 1 | 1 | | Between T1 and T2 | 0 | 0 | 0 | 1 | | Below T1 | 0 | 0 | 0 | 0 | <sup>&</sup>lt;sup>1</sup> Japan Electronics and Information Technology Industries Association (JEITA) and Battery Association of Japan. "A Guide to the Safe Use of Secondary Lithium Ion Batteries in Notebook-type Personal Computers," April 28, 2007. # **Flow Charts** Figure 38. Charger V<sub>BUS</sub> POR Flow Chart Figure 39. Ready State Flow Chart Figure 40. Charge State Flow Chart Figure 43. Timer Flow Chart for FAN54040, FAN54042, FAN54047 Figure 44. Timer Flow Chart for FAN54041 #### **Input Current Limiting** To minimize charging time without overloading VBUS current limitations, the IC's input current limit can be programmed by the I<sub>BUSLIM</sub> bits (REG1[7:6]). **Table 14. Input Current Limit** | I <sub>BUSLIM</sub> REG1[7:6] | Input Current Limit | |-------------------------------|---------------------| | 00 | 100 mA | | 01 | 500 mA | | 10 | 800 mA | | 11 | No Limit | For the FAN54041, no charging occurs automatically at VBUS POR, so the input current limit is established by the $I_{\text{BUSLIM}}$ bits. #### **VBUS Control loop** The IC includes a control loop that limits input current in case a current-limited source is supplying $V_{\text{BUS}}$ . The control increases the charging current until either: - I<sub>BUSLIM</sub> or I<sub>OCHARGE</sub> is reached OR - V<sub>BUS</sub>=V<sub>BUSLIM</sub>. If $V_{BUS}$ collapses to $V_{BUSLIM}$ , the VBUS loop reduces its current to keep $V_{BUS}=V_{BUSLIM}$ . When the VBUS control loop is limiting the charge current, the VLIM bit (REG5[3]) is set. Table 15. $V_{BUS}$ Limit as Function of VBUSLIM Bits (REG5[2:0]) | V <sub>BI</sub> | | | | |-----------------|-----|-----|---------------------| | DEC | BIN | HEX | V <sub>BUSLIM</sub> | | 0 | 000 | 0 | 4.213 | | 1 | 001 | 1 | 4.293 | | 2 | 010 | 2 | 4.373 | | 3 | 011 | 3 | 4.453 | | 4 | 100 | 4 | 4.533 | | 5 | 101 | 5 | 4.613 | | 6 | 110 | 6 | 4.693 | | 7 | 111 | 7 | 4.773 | # **Safety Settings** The IC contains a SAFETY register (REG6) that prevents the values in OREG (REG2[7:2]) and IOCHARGE (REG4[7:4]) from exceeding the values of the VSAFE and ISAFE values. After $V_{BAT}$ rises above $V_{SHORT}$ , the SAFETY register is loaded with its default value and may be written to only before writing to any other register. The same 8-bit value should be written to the Safety register twice to set the register value. After writing to any other register, the SAFETY register is locked until $V_{BAT}$ falls below $V_{SHORT}$ . The ISAFE (REG6[7:4]) and VSAFE (REG6[3:0]) registers establish values that limit the maximum values of $I_{OCHARGE}$ and $V_{OREG}$ used by the control logic. If the host attempts to write a value higher than VSAFE or ISAFE to OREG or IOCHARGE, respectively; the VSAFE, ISAFE value appears as the OREG, IOCHARGE register value, respectively. Table 16. Maximum I<sub>OCHARGE</sub> as Function of ISAFE Bits (REG6[7:4]) | DEC | BIN HEX I <sub>OCHARGE</sub> | | I <sub>OCHARGE(MAX)</sub> (mA) | |-------|------------------------------|-----|--------------------------------| | 0 | 0000 | 0 | 550 | | 1 | 0001 | 1 | 650 | | 2 | 0010 | 2 | 750 | | 3 | 0011 | 3 | 850 | | 4 | 0100 | 4 | 950 | | 5 | 0101 | 5 | 1,050 | | 6 | 0110 | 6 | 1,150 | | 7 | 0111 | 7 | 1,250 | | 8 | 1000 | 8 | 1,350 | | 9 | 1001 | 9 | 1,450 | | 10-15 | 1010-1111 | A-F | 1,550 | Table 17. V<sub>SAFE</sub> (V<sub>OREG</sub> Limit) as Function of VSAFE Bits (REG6[3:0]) | VSA | VSAFE (REG6[3:0]) | | | | |-------|-------------------|-----|------------------------------|------| | DEC | BIN | HEX | OREG Max. VOR (REG2[7:2]) Ma | | | 0 | 0000 | 0 | 100011 | 4.20 | | 1 | 0001 | 1 | 100100 | 4.22 | | 2 | 0010 | 2 | 100101 | 4.24 | | 3 | 0011 | 3 | 100110 | 4.26 | | 4 | 0100 | 4 | 100111 | 4.28 | | 5 | 0101 | 5 | 101000 | 4.30 | | 6 | 0110 | 6 | 101001 | 4.32 | | 7 | 0111 | 7 | 101010 | 4.34 | | 8 | 1000 | 8 | 101011 | 4.36 | | 9 | 1001 | 9 | 101100 | 4.38 | | 10 | 1010 | Α | 101101 | 4.40 | | 11 | 1011 | В | 101110 | 4.42 | | 12-15 | 1100-1111 | C-F | 101111-110010 | 4.44 | #### **Thermal Regulation and Protection** When the IC's junction temperature reaches $T_{CF}$ (about 120°C), the charger reduces its output current to 550 mA to prevent overheating. If the temperature increases beyond $T_{SHUTDOWN}$ ; charging is suspended, the FAULT bits are set to 101, and STAT is pulsed HIGH. In Suspend Mode, all timers stop and the state of the IC's logic is preserved. Charging resumes at programmed current after the die cools to about 120°C. Additional $\theta_{JA}$ data points, measured using the FAN54040 evaluation board, are given in Table 18 (measured with $T_A\!\!=\!\!25^\circ\!C).$ Note that as power dissipation increases, the effective $\theta_{JA}$ decreases due to the larger difference between the die temperature and ambient. Table 18. Evaluation Board Measured $\theta_{JA}$ | Power (W) | θ <sub>JA</sub> | |-----------|-----------------| | 0.504 | 54°C/W | | 0.844 | 50°C/W | | 1.506 | 46°C/W | # **Charge Mode Input Supply Protection Sleep Mode** When $V_{BUS}$ falls below $V_{BAT} + V_{SLP}$ and $V_{BUS}$ is above $V_{IN(MIN)}$ , the IC enters Sleep Mode to prevent the battery from draining into VBUS. During Sleep Mode, reverse current is disabled by body switching Q1. #### Input Supply Low-Voltage Detection The IC continuously monitors $V_{BUS}$ during charging. If $V_{BUS}$ falls below $V_{IN(MIN)}$ , the IC: - Terminates charging - Pulses the STAT pin, sets the STATUS bits to 11, and sets the FAULT bits to 011. If $V_{BUS}$ recovers above the $V_{IN(MIN)}$ rising threshold after time $t_{INT}$ (about two seconds), the charging process is repeated. This function prevents the USB power bus from collapsing or oscillating when the IC is connected to a suspended USB port or a low-current-capable OTG device. #### **Input Over-Voltage Detection** When the V<sub>BUS</sub> exceeds VBUS<sub>OVP</sub>, the IC: - Turns off Q3 - Suspends charging - 3. Sets the FAULT bits to 001, sets the STATUS bits to 11, and pulses the STAT pin. When $V_{BUS}$ falls about 100 mV below VBUS<sub>OVP</sub>, the fault is cleared and charging resumes after $V_{BUS}$ is revalidated (see VBUS POR / Non-Compliant Charger Rejection). #### **VBUS Short While Charging** If VBUS is shorted with a very low impedance while the IC is charging with $I_{\text{BUSLIMIT}}{=}100~\text{mA},$ the IC may not meet datasheet specifications until power is removed. To trigger this condition, $V_{\text{BUS}}$ must be driven from 5 V to GND with a high slew rate. Achieving this slew rate requires a 0 $\Omega$ short to the USB cable less than 10 cm from the connector. #### SYS Short During Discharge / Supplemental Mode Caution should be taken to ensure the SYS pin is not shorted when connected to a battery. This condition can induce high current flow through the BATFET (Q4) until the battery's own safety circuit trips. The resulting high current can damage the IC. # **Charge Mode Battery Detection & Protection V**<sub>BAT</sub> **Over-Voltage Protection** The OREG voltage regulation loop prevents $V_{BAT}$ from overshooting $V_{OREG}$ by more than 50 mV when the battery is removed. When the PWM charger runs with no battery, the TE bit is not set and a battery is inserted that is charged to a voltage higher than $V_{OREG}$ ; PWM pulses stop. If no further pulses occur for 30 ms, the IC sets the FAULT bits to 100, sets the STATUS bits to 11, and pulses the STAT pin. #### **Battery Detection During Charging** The IC can detect the presence, absence, or removal of a battery if the termination bit (TE) is set and CE# = 0. During normal charging, once $V_{\text{BAT}}$ is close to $V_{\text{OREG}}$ and the charge current falls below $I_{\text{TERM}}$ ; the PWM charger continues to provide power to SYS and Q4 is turned off. It then turns on a discharge current, $I_{\text{DETECT}}$ , for $t_{\text{DETECT}}$ . If $V_{\text{BAT}}$ is still above $V_{\text{OREG}}-V_{\text{RCH}}$ , the battery is present and the IC sets the STATUS bits to 10 (Charge Done). If $V_{\text{BAT}}$ is below $V_{\text{OREG}}-V_{\text{RCH}}$ , the battery is absent and the IC: - 1. Sets the charging parameters to their default values. - Sets the FAULT bits to 111 (Battery Absent) and sets the NOBAT bit. - If EOC=0, the IC turns off the PWM for t<sub>INT</sub>, then resumes charging. If the battery is still absent, the battery absent fault is then re-enunciated every t<sub>INT</sub>. - If EOC = 1, the PWM remains on to provide power to SYS, but charge termination and the battery absent test are performed every t<sub>INT</sub>. #### **Linear Charging** If the battery voltage is below the short-circuit threshold ( $V_{SHORT}$ ); a linear current source, $I_{SHORT}$ , charges $V_{BAT}$ until $V_{BAT} > V_{SHORT}$ . For $I_{\text{BUSLIM}}$ settings of 100 mA or 500 mA, the linear charging current is typically 13 mA. For higher $I_{\text{BUSLIM}}$ settings, the linear charging current is increased to 30 mA. #### **Charger Status / Fault Status** The STAT pin indicates the operating condition of the IC and provides a fault indicator for interrupt driven systems. **Table 19. STAT Pin Function** | EN_STAT | Charge State | STAT Pin | |---------|---------------------------|----------------------------| | 0 | X | OPEN | | Х | Normal Conditions | OPEN | | 1 | Charging | LOW | | Х | Fault (Charging or Boost) | 128 μs Pulse,<br>then OPEN | The FAULT bits (R0[2:0]) indicate the type of fault in Charge Mode (see Table 28). # **Production Test Mode (PTM)** PTM provides 4.2 V at up to 2.3 A to VBAT when $V_{BUS}$ = 5.5 V ±5%. The IC enters PTM when the PROD bit is set and the NOBAT bit is HIGH, indicating that the IC has detected battery absence. A battery absence detection test after VBUS POR is performed automatically for FAN54040, FAN54042, and FAN54047 only. A battery-absent detection test can be performed at any time by setting the TE bit, setting $V_{OREG}$ to at least 4.0 V, then resetting the CE# bit. If no battery is present; charge termination occurs, followed by a battery absent test, which sets the NOBAT bit. Battery-absence detection is completed within 500 ms from the time that CE# is set. In PTM, GATE is LOW, Q4 and Q5 are on, and all auxiliary control loops are disabled. Only the OREG loop is active, which controls $V_{BAT}$ to 4.2 V, regardless of the OREG register setting. Thermal shutdown remains active. During PTM, high current pulses (load currents greater than 1.5 A) must be limited to 20% duty cycle with a minimum period of 10 ms. #### **Charge Mode Control Bits** Setting either HZ\_MODE through $I^2C$ or DIS pin to HIGH disables the charger, puts the IC into High-Impedance Mode, and stops $t_{32S}$ . If $V_{BAT} < V_{LOWV}$ while in High-Impedance Mode, $t_{32S}$ begins running and, when it overflows, all registers (except SAFETY) reset, which enables $t_{15MIN}$ charging on versions with the 15-minute timer if DIS=0. When t<sub>15MIN</sub> overflows, the IC enters High-Impedance Mode (IDLE). A new charge cycle can only be initiated through I<sup>2</sup>C or VBUS POR. Setting the RESET bit clears all registers. If HZ\_MODE bit was set when the RESET bit is set, this bit is also cleared, but the $t_{32S}$ timer is not started and the IC remains in High-Impedance Mode. Table 20. DIS Pin and HZ MODE Bit Functionality | Charging | DIS Pin | HZ_MODE | |----------|---------|---------| | ENABLE | 0 | 0 | | DISABLE | X | 1 | | DISABLE | 1 | Х | Raising the DIS pin stops $t_{32S}$ from advancing, but does not reset it. If the DIS pin is raised during $t_{15\text{MIN}}$ charging, the $t_{15\text{MIN}}$ timer is reset. CE# determines whether charging to $V_{BAT}$ is enabled or not. #### **Boost Mode** Boost Mode can be enabled if the IC is in 32-Second Mode by setting the OPA\_MODE bit HIGH and clearing the HZ MODE bit. Table 21. Enabling Boost | HZ_MODE | OPA_MODE | BOOST | |---------|----------|----------| | 0 | 1 | Enabled | | 1 | X | Disabled | | X | 0 | Disabled | To remain in Boost Mode, the TMR\_RST must be set by the host before the $t_{32S}$ timer times out. If $t_{32S}$ times out in Boost Mode; the IC resets all registers, pulses the STAT pin, sets the FAULT bits to 110, and resets the BOOST bit. VBUS POR or reading R0 clears the fault condition. #### **Boost PWM Control** The IC uses a minimum on-time and computed minimum off-time to regulate $V_{\text{BUS}}$ . The regulator achieves excellent transient response by employing current-mode modulation. This technique causes the regulator to exhibit a load line. During PWM Mode, the output voltage drops slightly as the input current rises. With a constant $V_{\text{BAT}}$ , this appears as a constant output resistance. The "droop" caused by the output resistance when a load is applied allows the regulator to respond smoothly to load transients with no undershoot from the load line. This can be seen in Figure 33 and Figure 45. Figure 45. Output Resistance (ROUT) $V_{BUS}$ as a function of $I_{LOAD}$ can be computed when the regulator is in PWM Mode (continuous conduction) as: $$V_{OUT} = 5.07 - R_{OUT} \bullet I_{LOAD}$$ EQ. 1 At $V_{BAT}$ =3.0 V and $I_{LOAD}$ =300 mA, $V_{BUS}$ drops to: $$V_{OUT} = 5.07 - 0.30 \cdot 0.3 = 4.98V$$ EQ. 2 At V<sub>BAT</sub>=3.6 V and I<sub>LOAD</sub>=500 mA, V<sub>BUS</sub> drops to: $$V_{OUT} = 5.07 - 0.24 \cdot 0.5 = 4.95V$$ EQ. 3 #### **PFM Mode** If $V_{BUS} > VREF_{BOOST}$ (nominally 5.07 V) when the minimum off-time ends, the regulator enters PFM Mode. Boost pulses are inhibited until $V_{BUS} < VREF_{BOOST}$ . The minimum on-time is increased to enable the output to pump up sufficiently with each PFM boost pulse. Therefore, the regulator behaves like a constant on-time regulator, with the bottom of its output voltage ripple at 5.07 V in PFM Mode. Table 22. Boost PWM Operating States | Mode Description | | Invoked When | |------------------|----------------------|------------------------------------------------------------| | LIN | Linear Startup | V <sub>BAT</sub> > V <sub>BUS</sub> | | SS | Boost Soft-Start | V <sub>BUS</sub> < V <sub>BST</sub> | | BST | Boost Operating Mode | V <sub>BAT</sub> > UVLO <sub>BST</sub> and<br>SS Completed | #### Startup When the boost regulator is shut down, current flow is prevented from $V_{BAT}$ to $V_{BUS}$ , as well as reverse flow from $V_{BUS}$ to $V_{BAT}$ . #### **LIN State** When EN rises, if $V_{BAT}$ > UVLO<sub>BST</sub>; the regulator first attempts to bring PMID within 400 mV of $V_{BAT}$ using an internal 450 mA current source from VBAT (LIN State). If PMID has not achieved $V_{BAT}$ – 400 mV after 560 $\mu$ s, a FAULT state is initiated. #### **SS State** When PMID > $V_{BAT}$ - 400 mV, the boost regulator begins switching with a reduced peak current limit of about 50% of its normal current limit. The output slews up until $V_{BUS}$ is within 5% of its setpoint; at which time, the regulation loop is closed and the current limit is set to 100%. If the output fails to achieve 95% of its setpoint ( $V_{BST}$ ) within 128 $\mu s$ , the current limit is increased to 100%. If the output fails to achieve 95% of its setpoint after this second 384 $\mu s$ period, a fault state is initiated. #### **BST State** This is the normal operating mode of the regulator. The regulator uses a minimum $t_{\text{OFF}}\text{-minimum}\ t_{\text{ON}}$ modulation scheme. The minimum $t_{\text{OFF}}$ is proportional to $\frac{V_{\text{IN}}}{V_{\text{OUT}}}$ , which keeps the regulator's switching frequency reasonably constant in CCM. $t_{ON(MIN)}$ is proportional to $V_{BAT}$ and is a higher value if the inductor current reached 0 before $t_{OFF(MIN)}$ in the prior cycle. To ensure $V_{\text{BUS}}$ does not overshoot the regulation point, the boost switch remains off as long as $V_{\text{FB}} > V_{\text{REF(BST)}}$ . #### **Boost Faults** If a BOOST fault occurs: - 1. The STAT pin pulses. - 2. OPA\_MODE bit is reset. - 3. The power stage is in High-Impedance Mode. - 4. The FAULT bits (REG0[2:0]) are set per Table 23. #### **Restart After Boost Faults** OPA\_MODE is reset on boost faults. Boost Mode can only be re-enabled by setting the OPA\_MODE bit. **Table 23. Fault Bits During Boost Mode** | Fa | ult I | Bit | Fault Description | |----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B2 | В1 | В0 | Fault Description | | 0 | 0 | 0 | Normal (no fault) | | 0 | 0 | 1 | V <sub>BUS</sub> > VBUS <sub>OVP</sub> | | 0 | 1 | 0 | $V_{\text{BUS}}$ fails to achieve the voltage required to advance to the next state during soft-start or sustained (>50 $\mu$ s) current limit during the BST state. | | 0 | 1 | 1 | V <sub>BAT</sub> < UVLO <sub>BST</sub> | | 1 | 0 | 0 | NA: This code does not appear. | | 1 | 0 | 1 | Thermal shutdown | | 1 | 1 | 0 | Timer fault; all registers reset. | | 1 | 1 | 1 | NA: This code does not appear. | # Monitor Registers (Reg10H, Reg11H) Additional status monitoring bits enable the host processor to have more visibility into the status of the IC. The monitor bits are real-time status indicators and are not internally debounced or otherwise time qualified. The state of the MONITOR register bits listed in High-Impedance Mode is valid only when V<sub>BUS</sub> is valid. #### I<sup>2</sup>C Interface The FAN5404X's serial interface is compatible with Standard, Fast, Fast Plus, and High-Speed Mode I<sup>2</sup>C bus specifications. The FAN5404X SCL line is an input and the SDA line is a bi-directional open-drain output; it can only pull down the bus when active. The SDA line only pulls LOW during data reads and when signaling ACK. All data is shifted in MSB (bit 7) first. #### Slave Address Table 24. I<sup>2</sup>C Slave Address Byte | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|------------------| | 1 | 1 | 0 | 1 | 0 | 1 | 1 | $R/\overline{W}$ | In hex notation, the slave address assumes a 0 LSB. The hex slave address is D6H for all parts in the family. Other slave addresses can be accommodated upon request. Contact a Fairchild Semiconductor representative. #### **Bus Timing** As shown in Figure 46, data is normally transferred when SCL is LOW. Data is clocked in on the rising edge of SCL. Typically, data transitions shortly at or after the falling edge of SCL to allow ample time for the data to set up before the next SCL rising edge. Figure 46. Data Transfer Timing Each bus transaction begins and ends with SDA and SCL HIGH. A transaction begins with a START condition, which is defined as SDA transitioning from 1 to 0 with SCL HIGH, as shown in Figure 47 Transactions end with a STOP condition, which is SDA transitioning from 0 to 1 with SCL HIGH, as shown in Figure 48. During a read from the FAN5404X (Figure 51), the master issues a Repeated Start after sending the register address and before resending the slave address. The Repeated Start is a 1-to-0 transition on SDA while SCL is HIGH, as shown in Figure 49. ### High-Speed (HS) Mode The protocols for High-Speed (HS), Low-Speed (LS), and Fast-Speed (FS) Modes are identical except the bus speed for HS Mode is 3.4 MHz. HS Mode is entered when the bus master sends the HS master code 00001XXX after a start condition. The master code is sent in Fast or Fast Plus Mode (less than 1 MHz clock); slaves do not ACK the transmission. The master then generates a repeated start condition (Figure 49) that causes all slaves on the bus to switch to HS Mode. The master then sends I<sup>2</sup>C packets, as described above, using the HS Mode clock rate and timing. The bus remains in HS Mode until a stop bit (Figure 48) is sent by the master. While in HS Mode, packets are separated by repeated start conditions (Figure 49). Figure 49. Repeated Start Timing #### **Read and Write Transactions** The figures below outline the sequences for data read and write. Bus control is signified by the shading of the packet, defined as Master Drives Bus and All addresses and data are MSB first. Table 25. Bit Definitions for Figure 50 - Figure 53 | Symb | ool | Definition | | | | | | | | |------|-----|---------------------------------------------------------------------|--|--|--|--|--|--|--| | S | | START, see Figure 47 | | | | | | | | | А | | ACK. The slave drives SDA to 0 to acknowledge the preceding packet. | | | | | | | | | Ā | | NACK. The slave sends a 1 to NACK the preceding packet. | | | | | | | | | R | | Repeated START, see Figure 49 | | | | | | | | | Р | | STOP, see Figure 48 | | | | | | | | # Multi-Byte (Sequential) Read and Write Transactions #### **Sequential Write (Figure 52)** The Slave Address, Reg Addr address, and the first data byte are transmitted to the FAN5404x in the same way as in a byte write (Figure 50). However, instead of generating a Stop condition, the master transmits additional bytes that are written to consecutive sequential registers after the falling edge of the eighth bit. After the last byte written and its ACK bit received, the master issues a STOP bit. The IC contains an 8-bit counter that increments the address pointer after each byte is written. #### Seguential Read (Figure 53) Sequential reads are initiated in the same way as a single-byte read (Figure 51), except that once the slave transmits the first data byte, the master issues an acknowledge instead of a STOP condition. This directs the slave's I<sup>2</sup>C logic to transmit the next sequentially addressed 8-bit word. The FAN5404x contains an 8-bit counter that increments the address pointer after each byte is read, which allows the entire memory contents to be read during one I<sup>2</sup>C transaction. # **Register Descriptions** The eight user-accessible IC registers are defined in Table 26. Table 26. I<sup>2</sup>C Register Address | Register | Register | | | | Address Bits | | | | | | | | | |---------------|----------|---|---|---|--------------|---|---|---|---|--|--|--|--| | Name | REG# | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CONTROL0 | 0H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | CONTROL1 | 1H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | OREG | 2H | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | IC_INFO | 3H | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | | | | IBAT | 4H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | | VBUS_CONTROL | 5H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | | | | SAFETY | 6H | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | | | | POST_CHARGING | 7H | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | | | MONITOR0 | 10H | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | | MONITOR1 | 11H | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | NTC | 12H | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | | | | | WD_CONTROL | 13H | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | | | | # **Table 27. Register Bit Definitions** This table defines the operation of each register bit for all IC versions. Default values are in **bold** text. | Bit | Name | Value | Туре | | | | | Description | | | | |----------|---------|-------|------|-------------------------|---------------------------------------------------------------------------------------------|-----------|--------|-----------------------------------|---|--|--| | CONTROL0 | | | | • | Registe | er Add | lress: | 00 Default Value=0100 0000 | D | | | | 7 | TMR_RST | 0 | W | | 1 resets<br>this bit al | | | ; writing a 0 has no effect.<br>0 | | | | | 6 | EN_STAT | 0 | R/W | | Prevents STAT pin from going LOW during charging; STAT pin still pulses to enunciate faults | | | | | | | | - 1 | | 1 | | Enables | Enables STAT pin to be LOW when IC is charging | | | | | | | | 5:4 | | 00 | R | Ready | | | | | | | | | | STAT | 01 | | PWM En | PWM Enabled. Charging is occurring if CE# = 0. | | | | | | | | | SIAI | 10 | | Charge of | Charge done | | | | | | | | | | 11 | | Fault | Fault | | | | | | | | 3 | BOOST | 0 | R | IC is not in Boost Mode | | | | | | | | | 3 | воозт | 1 | | IC is in B | oost Mod | de | | | | | | | 2:0 | FAULT | | R | Table 2 | Table 28. Charger Mode Faults | | | | | | | | | | | | | Fault Bit | | it | Fault Description | | | | | | | | | | 2 | 1 | 0 | | | | | | | | | | | 0 | 0 | 0 | Normal (No Fault) | | | | | | | | | | 0 | 0 | 1 | VBUS OVP | | | | | | | | | | 0 | 1 | 0 | Sleep Mode | | | | | | | | | | 0 | 1 | 1 | Poor Input Source | | | | | | | | | | 1 | 0 | 0 | Battery OVP | | | | | | | | | | 1 | 0 | 1 | Thermal Shutdown | | | | | | | | | | 1 | 1 | 0 | Timer Fault | | | | | | | | | | 1 | 1 | 1 | No Battery | | | | | | | | | For Boos | st Mode fa | aults, se | ee Tab | ole 23 | | | | | Bit | Name | Value | Туре | Description | | | | |--------|---------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CONT | ROL1 | | • | Register Address: 01 | Default Value=0011 0X00 | | | | 7:6 | I <sub>BUSLIM</sub> | | R/W | Input current limit; defaults to 00 (100 mA), | , see Table 14 | | | | | ., | 00 | R/W | 3.4 V | | | | | - 1 | | 01 | | 3.5 V | <b>7</b> | | | | 5:4 | $V_{LOWV}$ | 10 | | 3.6 V | Weak battery voltage threshold | | | | | | 11 | | 3.7 V | | | | | • | TE | 0 | R/W | Disable charge current termination | | | | | 3 | TE | 1 | | Enable charge current termination | | | | | • | 05# | 0 | R/W | Charging enabled. Default for FAN54040, I | FAN54042, FAN54047. | | | | 2 | CE# | 1 | | Charging disabled. Default for FAN54041, | FAN54045 , FAN54046. | | | | 4 | 117 14005 | 0 | R/W | Not High-Impedance Mode | | | | | 1 | HZ_MODE | 1 | | High-Impedance Mode | | | | | • | 654 14655 | 0 | R/W | Charge Mode | See Table 21 | | | | 0 | OPA_MODE | 1 | | Boost Mode | | | | | OREG | | | | Register Address: 02 | Default Value=0000 1000 (08H) | | | | 7:2 | OREG | 7 | R/W | Charger output "float" voltage; programmable from 3.5 to 4.44 V in 20 mV increments; <b>defaults to 000010 (3.54 V)</b> , see Table 4. | | | | | | DBAT_B | 0 | R/W | Indicates that the IC detected a dead battery after VBUS_POR and that the charge has not yet completed the three steps to ensure that the battery's protection switch is closed if a battery is present, as described in the <a href="Dead Battery">Dead Battery</a> section on page 21. Writing a 0 to this bit is ignored. | | | | | 1 | | 1 | | The IC sets this bit to 1 if any of the following Dead Battery (V <sub>BAT</sub> < V <sub>SHORT</sub> ) was a The IC has completed the three stern present, the battery's protection sware bead Battery section on page 21. If the host sets this bit while the IC is charging the three steps are aborted and normal Power. | not detected at VBUS_POR. eps to ensure that if the battery is vitch has closed, as described in the eng the battery and DBAT_B is LOW, | | | | 0 | EOC | 0 | R/W | If no battery is detected when a full battery (Q4 and Q5 remain on, and the charger auto TE and CE# bits unchanged. | | | | | | X | 1 | | If no battery is detected when a full battery (charger stays on, allowing the host processor | | | | | IC_INF | -O | | | Register Address: 03 | Default Value=100X XXXX | | | | 7:6 | Vendor Code | 10 | R | Identifies Fairchild Semiconductor as the IC | supplier | | | | 5:3 | PN | | R | Part number bits, see the Ordering Info on page 2 | | | | | 2:0 | REV | | R | IC Revision, revision 1.X, where X is the decimal of these three bits | | | | | IBAT | | | | Register Address: 04 | Default Value=1000 0001 (81H) | | | | 7 | RESET | 1 | W | Writing a 1 resets all registers, except the S writing a 0 has no effect; read returns 1 | afety register (Reg6), to their defaults: | | | | 6:3 | IOCHARGE | Table 5 | R/W | | | | | | 2:0 | ITERM | Table 6 | R/W | Sets the current used for charging termination | | | | | Bit | Name | Value | Туре | Description | | | | | |----------|------------|----------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------|--|--| | VBUS | CONTROL | | | Register A | ddress: 05 | Default Value=001X X100 | | | | 7 | Reserved | 0 | R | This bit alw | ays returns 0 | | | | | 6 | DROD | 0 | R/W | Charger op | erates in Normal Mode. | | | | | 6 PROD 1 | | | Charger operates in Production Test Mode. | | | | | | | 5 | IO LEVEL | 0 | R/W | Battery cur | rent is controlled by IOCH | HARGE bits. | | | | 5 | IO_LEVEL | 1 | | Battery cur | rent control is set to 340 i | mA. | | | | 4 | VBUS_CON | | R | 1 Indicates that V <sub>BUS</sub> is above 4.4 V (rising) or 3.8 V (falling). When VBUS_CON changes from 0 to 1, a STAT pulse occurs. | | | | | | 2 | SP | 0 | R | VBUS cont | rol loop is not active (V <sub>BU</sub> | <sub>S</sub> is able to stay above V <sub>BUSLIM</sub> ) | | | | 3 | 3F | 1 | | VBUS cont | rol loop is active and V <sub>BU</sub> | S is being regulated to V <sub>BUSLIM</sub> | | | | 2:0 | VBUSLIM | Table 15 | R/W | VBUS cont | rol voltage reference, see | e Table 15 | | | | SAFE | ΓY | | | Register A | ddress: 06 | Default Value=0100 0000 (40H) | | | | 7:4 | ISAFE | Table 16 | R/W | Sets the ma | aximum I <sub>OCHARGE</sub> value us | sed by the control circuit, see Table 16 | | | | 3:0 | VSAFE | Table 17 | R/W | Sets the ma | aximum V <sub>OREG</sub> used by th | ne control circuit, see Table 17 | | | | POST | _CHARGING | | | Register A | ddress: 07 | Default Value=0000 0001 (01H) | | | | | / | | 7 | | determine whether a batt ading indicates out-of-rar | ery absent detection will be performed when nge when charging. | | | | | 1 | | R/W | [7:6] | When NTC goes out-o | of-range | | | | | | | | 00 | Always do battery abs | sent detection | | | | 7:6 | BDET | | | 01 | Disable detection in No | | | | | | | | | 10 | done. | Reg FA = B5 (PWM running after charge | | | | | | | | 11 | NTC out-of-range in chadetection. | arge done does not cause battery absent | | | | | | | | After charger termination, in the charge done state, these bits control VBUS loading to improve detection of AC power removal from the AC adapter. | | | | | | | | | | [5:4] | VBUS loading in Char | ge Done State: | | | | 5:4 | VBUS_LOAD | 0 | R/W | 00 | None | | | | | | | | | 01 | Load VBUS for 4 ms ev | | | | | | | | | 10 | Load VBUS for 131 ms | • | | | | | | | | 11 | Load VBUS for 135 ms | • | | | | 3 | PC_EN | 0 | R/W | | ing or background chargin | | | | | | | 1 | | | ing or background chargin | | | | | 2:0 | PC_IT | Table 6 | R/W | l . | <u>_</u> | or underground charging, see Table 6 | | | | MONI | | | 1 | | ddress: 10H (16) | Default Value=XXX0 XXXX (XXH) | | | | 7 | ITERM_CMP | | R | ITERM comparator output, 1 when $I_{CHARGE} > I_{TER}M$ reference | | | | | | 6 | VBAT_CMP | | R | Output of VBAT comparator, 1 when $V_{BAT} < V_{BUS}$ | | | | | | 5 | LINCHG | | R | 1 when 30 mA linear charger ON (V <sub>BAT</sub> < V <sub>SHORT</sub> ) | | | | | | 4 | T_120 | | R | Thermal regulation comparator, 1 when the die temperature is greater than 120°C. During this condition, charge current is limited to 340 mA. | | | | | | 3 | ICHG | | R | 0 indicates the ICHARGE loop is controlling the battery charge current. | | | | | | 2 | IBUS | | R | 0 indicates the IBUS (input current) loop is controlling the battery charge current. | | | | | | 1 | VBUS_VALID | | R | 1 indicates | V <sub>BUS</sub> has passed validation | on and is capable of charging. | | | | 0 | CV | | R | | the constant-voltage loop ting loops have released. | o (OREG) is controlling the charger and all | | | | Bit | Name | Value | Type | Description | | | | | | |---------|--------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|--| | MONIT | ΓOR1 | | | Register Address: 11H (17) | efault Value=XX1X XXXX | | | | | | 7 | CATE | 0 | R | GATE pin is LOW, Q5 is driven on. | | | | | | | 7 | GATE | 1 | | GATE pin is HIGH, Q5 is off. | | | | | | | _ | VDAT | 0 | R | $V_{BAT} < V_{BATMIN}$ in PP charging, $V_{BAT} < V_{LOW}$ in PV | VM charging | | | | | | 6 VBAT | | 1 | | $V_{BAT} > V_{BATMIN}$ in PP charging, $V_{BAT} > V_{LOW}$ in PV | VM charging | | | | | | 5 504.5 | | 0 | D.444 | POK_B Pin is LOW. | | | | | | | 5 | POK_B | 1 | R/W | POK_B Pin is HIGH. Writing to this bit sets the POK_B pin. | | | | | | | | DIG 1 5) (5) | 0 | R | DIS pin is LOW. | | | | | | | 4 | DIS_LEVEL | 1 | | DIS pin is HIGH. | | | | | | | | NODAT | 1 | R | Battery absence | | | | | | | 3 | NOBAT | 0 | | Battery presence | | | | | | | | DO 011 | 1 | R | Post charging (background charging) is under pr | ogress. | | | | | | 2 | PC_ON | 0 | | Post charging (background charging) is not under progress. | | | | | | | 1:0 | Reserved | 0 | R | These bits always return 0. | | | | | | | NTC | | | | Register Address: 12H (18) Default Value=000X XXXX | | | | | | | 7:6 | Reserved | 00 | R | These bits always return 0. | | | | | | | | 1 | 0 | R/W | NTC Temperature measurement results affect cl | harge parameters. | | | | | | 5 | TEMP_DIS | 1 | | NTC Temperature measurement results do not affect charge. Temperature measurements continue to be updated every second in the NTC1-4 monitor bits. | | | | | | | 4 | NTC_OK | | R | 0 if NTC is either shorted to GND, open, or shorted to REF. | | | | | | | 3 | NTC4 | | R | 1 indicates that NTC is above the T4 threshold. | | | | | | | 2 | NTC3 | | R | 1 indicates that NTC is above the T3 threshold. | | | | | | | 1 | NTC2 | | R | 1 indicates that NTC is above the T2 threshold. | See Table 10 – Table 13 | | | | | | 0 | NTC1 | | R | 1 indicates that NTC is above the T1 threshold. | | | | | | | WD_C | ONTROL | | | Register Address: 13H (19) | efault Value = 0110 1100 | | | | | | 7 | Reserved | 0 | R/W | These bits do not change the function of the IC. | | | | | | | 6:5 | Reserved | 11 | R/W | These bits do not change the function of the IC. | | | | | | | 4 | Reserved | 0 | R/W | These bits do not change the function of the IC. | | | | | | | 3 | Reserved | 1 | R/W | These bits do not change the function of the IC. | | | | | | | _ | EN 1/250 | 0 | DAM | VREG is off | | | | | | | 2 | EN_VREG | 1 | R/W | VREG is on | Y. | | | | | | 4 | WD DIG | 0 | D.04/ | Watchdog timer (T32S) operation normal | | | | | | | 1 | WD_DIS | 1 | R/W | Watchdog timer (T32S) disabled. | 100 | | | | | | 0 | Reserved | 0 | R | This bit always returns 0 | | | | | | | REST | ART | | | Register Address: FAH (250) | efault Value = 1111 1111 | | | | | | 7:0 | RESTART | | W | Writing B5H restarts charging when the IC is in t reads back FF. | he charge done state. This regis | | | | | # **PCB Layout Recommendation** Bypass capacitors should be placed as close to the IC as possible. In particular, the total loop length for CMID should be minimized to reduce overshoot and ringing on the SW, PMID, and VBUS pins. Power and ground pins should be routed directly to their bypass capacitors using the top copper layer. The copper area connecting to the IC should be maximized to improve thermal performance. See the layout recommendations in Figure 54. Figure 54. PCB Layout Recommendation # **Product-Specific Dimensions** | Product | D | E | X | Y | |-------------|-------------|-------------|-------|-------| | FAN5404XUCX | 2.40 ±0.030 | 2.00 ±0.030 | 0.180 | 0.380 | RECOMMENDED LAND PATTERN (NSMD PAD TYPE) #### NOTES: - A. NO JEDEC REGISTRATION APPLIES. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCE PER ASMEY14.5M, 1994. - DATUM C IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS. - PACKAGE NOMINAL HEIGHT IS 586 MICRONS ±39 MICRONS (547-625 MICRONS). - FOR DIMENSIONS D, E, X, AND Y SEE PRODUCT DATASHEET. - G. DRAWING FILENAME: MKT-UC025AArev3. **BOTTOM VIEW** ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative