# ANALOG DEVICES

# Full/Low Speed 2.5 kV USB Digital Isolator

### **Data Sheet**

# ADuM3160

#### **FEATURES**

#### USB 2.0 compatible Low and full speed data rate: 1.5 Mbps and 12 Mbps **Bidirectional communication** 4.5 V to 5.5 V V<sub>BUS</sub> operation 7 mA maximum upstream supply current at 1.5 Mbps 8 mA maximum upstream supply current at 12 Mbps 2.3 mA maximum upstream idle current Upstream short-circuit protection Class 3A contact ESD performance per ANSI/ESD STM5.1-2007 High temperature operation: 105°C High common-mode transient immunity: >25 kV/µs 16-lead SOIC wide body package **RoHS compliant Qualified for automotive applications** Safety and regulatory approvals UL recognition: 2500 V rms for 1 minute per UL 1577 CSA Component Acceptance Notice #5A IEC 60950-1: 600 V rms (basic)

VDE certificate of conformity DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 V<sub>IORM</sub> = 560 V peak

#### APPLICATIONS

USB peripheral isolation Isolated USB hub

#### **GENERAL DESCRIPTION**

The ADuM3160<sup>1</sup> is a USB port isolator based on Analog Devices, Inc., *i*Coupler<sup>®</sup> technology. Combining high speed CMOS and monolithic air core transformer technology, this isolation component provides outstanding performance characteristics and is easily integrated with low and full speed USB-compatible peripheral devices.

Many microcontrollers implement USB so that it presents only the D+ and D– lines to external pins. This is desirable in many cases because it minimizes external components and simplifies the design; however, this presents particular challenges when isolation is required. Because the USB lines must switch between actively driving D+/D– and allowing external resistors to set the state of the bus, the ADuM3160 provides mechanisms for detecting the direction of data flow and control over the state of the output buffers. Data direction is determined on a packet-by-packet basis.

The ADuM3160 uses the edge detection based *i*Coupler technology in conjunction with internal logic to implement a transparent, easily configured, upstream-facing port isolator. Isolating the upstream port provides several advantages in simplicity, power management, and robust operation.

The isolator has a propagation delay comparable to that of a standard hub and cable. It operates with the bus voltage on either side ranging from 4.5 V to 5.5 V, allowing connection directly to  $V_{\text{BUSx}}$  by internally regulating the voltage to the signaling level. The ADuM3160 provides isolated control of the pull-up resistor to allow the peripheral to control connection timing. The device draws low enough idle current that a suspend state is not required. A 5 kV, reinforced insulation version, the ADuM4160, is available.



#### FUNCTIONAL BLOCK DIAGRAM



<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; 7,075,329; and 8,432,812.

#### Rev. C

Document Feedback

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2010-2014 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

## ADUM3160\* Product Page Quick Links

Last Content Update: 11/01/2016

## Comparable Parts

View a parametric search of comparable parts

### Evaluation Kits

- EVAL-ADUM4160: USB Isolator Board for the ADuM3160 and ADuM4160
- ezLINX<sup>™</sup> iCoupler<sup>®</sup> Isolated Interface Development Environment

### Documentation 🖵

#### **Data Sheet**

 ADuM3160: Full/Low Speed 2.5 kV USB Digital Isolator Data Sheet

#### **User Guides**

- UG-043: iCoupler ADuM4160/ADuM3160 USB Isolator Evaluation Board
- UG-461: ezLINX *i*Coupler Isolated Interface Development Environment Software User Guide

### Reference Designs

- CN0159
- CN0160
- CN0373

### Reference Materials

#### Press

• Analog Devices Achieves Major Milestone by Shipping 1 Billionth Channel of iCoupler Digital Isolation

#### **Product Selection Guide**

• Digital Isolator Product Selection and Resource Guide

#### **Technical Articles**

- Inside iCoupler® Technology:ADuM347x PWM Controller and Transformer Driver with Quad-Channel Isolators Design Summary
- N*App*kin Note: Breaking Ground Loops to Protect USB Data Transmission
- NAppkin Note: Lowering the Power of the ADuM524x

### Design Resources 🖵

- ADuM3160 Material Declaration
- PCN-PDN Information
- Quality And Reliability
- Symbols and Footprints

### Discussions 🖵

View all ADuM3160 EngineerZone Discussions

### Sample and Buy

Visit the product page to see pricing options

## Technical Support

Submit a technical question or find your regional support number

\* This page was dynamically generated by Analog Devices, Inc. and inserted into this data sheet. Note: Dynamic changes to the content on this page does not constitute a change to the revision number of the product data sheet. This content may be frequently modified.

## TABLE OF CONTENTS

| Features 1                                     |
|------------------------------------------------|
| Applications1                                  |
| General Description                            |
| Functional Block Diagram1                      |
| Revision History                               |
| Specifications                                 |
| Electrical Characteristics                     |
| Package Characteristics 4                      |
| Regulatory Information                         |
| Insulation and Safety-Related Specifications   |
| DIN V VDE V 0884-10 (VDE V 0884-10) Insulation |
| Characteristics                                |
| Recommended Operating Conditions 5             |
| Absolute Maximum Ratings                       |

#### **REVISION HISTORY**

| 3/14—Rev. B to Rev. C                                    |    |
|----------------------------------------------------------|----|
| Change to Features Section                               | 1  |
| Added Patent                                             | 1  |
| Change to Switching Specifications, I/O Pins, Full Speed |    |
| Parameter, Table 1                                       | 3  |
| Changes to Ordering Guide                                | 13 |
| Added Automotive Products Section                        | 13 |

#### 3/13-Rev. A to Rev. B

| Created Hyperlink for Safety and Regulatory Approvals |    |
|-------------------------------------------------------|----|
| Entry in Features Section                             | 1  |
| Changes to General Description Section and Figure 1   | 1  |
| Change to Table 8                                     | 6  |
| Changes to Figure 3 and Table 9                       |    |
| Changes to Functional Description Section             | 9  |
| Updated Outline Dimensions                            | 13 |

| ESD Caution                                 | 6  |
|---------------------------------------------|----|
| Pin Configuration and Function Descriptions | 7  |
| Applications Information                    | 9  |
| Functional Description                      | 9  |
| Product Usage                               | 9  |
| Compatibility of Upstream Applications      | 10 |
| Power Supply Options                        | 10 |
| Printed Circuit Board Layout                | 10 |
| DC Correctness and Magnetic Field Immunity  | 10 |
| Insulation Lifetime                         | 11 |
| Outline Dimensions                          | 13 |
| Ordering Guide                              | 13 |
| Automotive Products                         | 13 |
|                                             |    |

#### 9/10-Rev. 0 to Rev. A

| Changes to Data Sheet Title, Features, Applications,      |
|-----------------------------------------------------------|
| and General Description; Added USB Logo1                  |
| Changes to Electrical Characteristics Section and Table 1 |
| Changes to Table 2 and Table 3, Endnote 14                |
| Changes to Table 55                                       |
| Changes to Table 9                                        |
| Changes to Table 109                                      |
| Changes to Functional Description Section 10              |
| Changes to Product Usage Section 10                       |
| Added Compatibility of Upstream Applications Section 11   |
| Changes to Power Supply Options Section and               |
| DC Correctness and Magnetic Field Immunity Section11      |
|                                                           |

#### 7/10—Revision 0: Initial Version

## **SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS**

 $4.5 \text{ V} \le V_{BUS1} \le 5.5 \text{ V}, 4.5 \text{ V} \le V_{BUS2} \le 5.5 \text{ V}; 3.1 \text{ V} \le V_{DD1} \le 3.6 \text{ V}, 3.1 \text{ V} \le V_{DD2} \le 3.6 \text{ V}.$  All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = V_{DD2} = 3.3 \text{ V}$ . All voltages are relative to their respective grounds.

| Parameter                                                         | Symbol                                                                                                                                                          | Min | Тур  | Max  | Unit | Test Conditions/Comments <sup>1</sup>                                                                                                                                          |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC SPECIFICATIONS                                                 |                                                                                                                                                                 |     |      |      |      |                                                                                                                                                                                |
| Total Supply Current <sup>2</sup>                                 |                                                                                                                                                                 |     |      |      |      |                                                                                                                                                                                |
| 1.5 Mbps                                                          |                                                                                                                                                                 |     |      |      |      | 750 kHz logic signal rate, $C_L = 450 \text{ pF}$                                                                                                                              |
| VDD1 or VBUS1 Supply Current                                      | IDD1 (L)                                                                                                                                                        |     | 5    | 7    | mA   |                                                                                                                                                                                |
| V <sub>DD2</sub> or V <sub>BUS2</sub> Supply Current              | I <sub>DD2 (L)</sub>                                                                                                                                            |     | 5    | 7    | mA   |                                                                                                                                                                                |
| 12 Mbps                                                           |                                                                                                                                                                 |     |      |      |      | 6 MHz logic signal rate, $C_L = 50 \text{ pF}$                                                                                                                                 |
| VDD1 or VBUS1 Supply Current                                      | IDD1 (F)                                                                                                                                                        |     | 6    | 8    | mA   |                                                                                                                                                                                |
| VDD2 or VBUS2 Supply Current                                      | DD2 (F)                                                                                                                                                         |     | 6    | 8    | mA   |                                                                                                                                                                                |
| Idle Current                                                      |                                                                                                                                                                 |     |      |      |      |                                                                                                                                                                                |
| V <sub>DD1</sub> or V <sub>BUS1</sub> Idle Current                | DD1 (I)                                                                                                                                                         |     | 1.7  | 2.3  | mA   |                                                                                                                                                                                |
| Input Currents                                                    | I <sub>DD</sub> -, I <sub>DD+</sub> ,<br>I <sub>UD+</sub> , I <sub>UD</sub> -,<br>I <sub>SPD</sub> , I <sub>PIN</sub> ,<br>I <sub>SPU</sub> , I <sub>PDEN</sub> | -1  | +0.1 | +1   | μΑ   | 0 V $\leq$ V_DD-, V_DD+, V_UD+, V_UD-, V_SPD, V_PIN, V_SPU, V_PDEN $\leq$ 3.0 V                                                                                                |
| Single-Ended Logic High Input Threshold                           | VIH                                                                                                                                                             | 2.0 |      |      | V    |                                                                                                                                                                                |
| Single-Ended Logic Low Input Threshold                            | VIL                                                                                                                                                             |     |      | 0.8  | V    |                                                                                                                                                                                |
| Single-Ended Input Hysteresis                                     | V <sub>HST</sub>                                                                                                                                                |     | 0.4  |      | V    |                                                                                                                                                                                |
| Differential Input Sensitivity                                    | V <sub>DI</sub>                                                                                                                                                 | 0.2 |      |      | V    | $ V_{XD+} - V_{XD-} $                                                                                                                                                          |
| Logic High Output Voltages                                        | <b>V</b> OH                                                                                                                                                     | 2.8 |      | 3.6  | V    | $R_{L} = 15 k\Omega, V_{L} = 0 V$                                                                                                                                              |
| Logic Low Output Voltages                                         | Vol                                                                                                                                                             | 0   |      | 0.3  | V    | $R_L = 1.5 \text{ k}\Omega, V_L = 3.6 \text{ V}$                                                                                                                               |
| V <sub>DD1</sub> and V <sub>DD2</sub> Supply Undervoltage Lockout | VUVLO                                                                                                                                                           | 2.4 |      | 3.1  | V    |                                                                                                                                                                                |
| V <sub>BUS1</sub> Supply Undervoltage Lockout                     | V <sub>UVLOB1</sub>                                                                                                                                             | 3.5 |      | 4.35 | V    |                                                                                                                                                                                |
| V <sub>BUS2</sub> Supply Undervoltage Lockout                     | VUVLOB2                                                                                                                                                         | 3.5 |      | 4.4  | V    |                                                                                                                                                                                |
| Transceiver Capacitance                                           | CIN                                                                                                                                                             |     | 10   |      | рF   | UD+, UD–, DD+, DD– to ground                                                                                                                                                   |
| Capacitance Matching                                              |                                                                                                                                                                 |     | 10   |      | %    |                                                                                                                                                                                |
| Full Speed Driver Impedance                                       | ZOUTH                                                                                                                                                           | 4   |      | 20   | Ω    |                                                                                                                                                                                |
| Impedance Matching                                                |                                                                                                                                                                 |     | 10   |      | %    |                                                                                                                                                                                |
| SWITCHING SPECIFICATIONS, I/O PINS,<br>LOW SPEED                  |                                                                                                                                                                 |     |      |      |      |                                                                                                                                                                                |
| Low Speed Data Rate                                               |                                                                                                                                                                 |     | 1.5  |      | Mbps | $C_L = 50 \text{ pF}$                                                                                                                                                          |
| Propagation Delay <sup>3</sup>                                    | tphl, tplh                                                                                                                                                      |     |      | 325  | ns   | $\begin{split} C_L &= 50 \text{ pF, SPD} = \text{SPU} = \text{low,} \\ V_{\text{DD1}}, V_{\text{DD2}} &= 3.3 \text{ V} \end{split}$                                            |
| Side 1 Output Rise/Fall Time (10% to 90%),<br>Low Speed           | t <sub>RL</sub> , t <sub>FL</sub>                                                                                                                               | 75  |      | 300  | ns   | $C_L = 450 \text{ pF, SPD} = \text{SPU} = \text{Iow,}$ $V_{\text{DD1}}, V_{\text{DD2}} = 3.3 \text{ V}$                                                                        |
| Low Speed Differential Jitter, Next Transition                    | t⊔N                                                                                                                                                             |     | 45   |      | ns   | $C_L = 50 \text{ pF}$                                                                                                                                                          |
| Low Speed Differential Jitter, Paired Transition                  | t <sub>LJP</sub>                                                                                                                                                |     | 15   |      | ns   | $C_L = 50 \text{ pF}$                                                                                                                                                          |
| SWITCHING SPECIFICATIONS, I/O PINS,<br>FULL SPEED                 |                                                                                                                                                                 |     |      |      |      |                                                                                                                                                                                |
| Maximum Data Rate                                                 |                                                                                                                                                                 | 12  |      |      | Mbps | $C_L = 50 \text{ pF}$                                                                                                                                                          |
| Propagation Delay <sup>3</sup>                                    | t <sub>PHL</sub> , t <sub>PLH</sub>                                                                                                                             | 20  | 60   | 70   | ns   | $C_L = 50 \text{ pF, SPD} = \text{SPU} = \text{high},$<br>$V_{\text{DD1}}, V_{\text{DD2}} = 3.3 \text{ V}$                                                                     |
| Output Rise/Fall Time (10% to 90%), Full Speed                    | t <sub>RF</sub> , t <sub>FF</sub>                                                                                                                               | 4   |      | 20   | ns   | $\label{eq:classical_constraint} \begin{array}{l} C_{\text{L}} = 50 \text{ pF, SPD} = \text{SPU} = \text{high}, \\ V_{\text{DD1}}, V_{\text{DD2}} = 3.3 \text{ V} \end{array}$ |
| Full Speed Differential Jitter, Next Transition                   | t <sub>HJN</sub>                                                                                                                                                |     | 3    |      | ns   | $C_L = 50 \text{ pF}$                                                                                                                                                          |
| Full Speed Differential Jitter, Paired Transition                 | t <sub>HJP</sub>                                                                                                                                                |     | 1    |      | ns   | $C_{L} = 50 \text{ pF}$                                                                                                                                                        |

## ADuM3160

| Parameter                                                           | Symbol          | Min | Тур | Max | Unit  | Test Conditions/Comments <sup>1</sup>                                                                                     |
|---------------------------------------------------------------------|-----------------|-----|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------|
| For All Operating Modes                                             |                 |     |     |     |       |                                                                                                                           |
| Common-Mode Transient Immunity<br>at Logic High Output <sup>4</sup> | CM <sub>H</sub> | 25  | 35  |     | kV/µs | $V_{UD+}$ , $V_{UD-}$ , $V_{DD+}$ , $V_{DD-} = V_{DD1}$ or $V_{DD2}$ ,<br>$V_{CM} = 1000 V$ , transient magnitude = 800 V |
| Common-Mode Transient Immunity<br>at Logic Low Output <sup>4</sup>  | CM∟             | 25  | 35  |     | kV/μs | $V_{UD+}, V_{UD-}, V_{DD+}, V_{DD-} = 0 V, V_{CM} = 1000 V, transient magnitude = 800 V$                                  |

 $^{1}$  C<sub>L</sub> = load capacitance, R<sub>L</sub> = test load resistance, V<sub>L</sub> = test load voltage, and V<sub>CM</sub> = common-mode voltage.

<sup>2</sup> The supply current values are for the device running at a fixed continuous data rate 50% duty cycle, alternating J and K states. Supply current values are specified with USB-compliant load present.

<sup>3</sup> Propagation delay of DD+ to UD+ or DD- to UD- in either signal direction is measured from the 50% level of the rising or falling edge to the 50% level of the rising or falling edge of the corresponding output signal.

 $^{4}$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

#### PACKAGE CHARACTERISTICS

#### Table 2.

| Parameter                                  | Symbol           | Min Typ          | Max | Unit | Test Conditions/Comments                            |
|--------------------------------------------|------------------|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub> | 10 <sup>12</sup> |     | Ω    |                                                     |
| Capacitance (Input to Output) <sup>1</sup> | CI-O             | 2.2              |     | pF   | f = 1 MHz                                           |
| Input Capacitance <sup>2</sup>             | Cı               | 4.0              |     | pF   |                                                     |
| IC Junction-to-Ambient Thermal Resistance  | ALθ              | 45               |     | °C/W | Thermocouple located at center of package underside |

<sup>1</sup> The device is considered a 2-terminal device; Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

<sup>2</sup> Input capacitance is from any input data pin to ground.

#### **REGULATORY INFORMATION**

The ADuM3160 has been approved by the organizations listed in Table 3. For more information about the recommended maximum working voltages for specific cross-insulation waveforms and insulation levels, see Table 8 and the Insulation Lifetime section.

#### Table 3.

| UL                                                                  | CSA                                                                                                    | VDE                                                                                |
|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Recognized under UL 1577 component recognition program <sup>1</sup> | Approved under CSA Component Acceptance Notice #5A                                                     | Certified according to DIN V VDE V<br>0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> |
| Single protection, 2500 V rms isolation voltage                     | Basic insulation per CSA 60950-1-07 and IEC 60950-1,<br>600 V rms (849 V peak) maximum working voltage | Reinforced insulation, 560 V peak                                                  |
| File E214100                                                        | File 205078                                                                                            | File 2471900-4880-0001                                                             |

<sup>1</sup> In accordance with UL 1577, each ADuM3160 is proof tested by applying an insulation test voltage  $\geq$  3000 V rms for 1 sec (current leakage detection limit = 10 µA). <sup>2</sup> In accordance with DIN V VDE V 0884-10 (VDE V 0884-10):2006-12, each ADuM3160 is proof tested by applying an insulation test voltage  $\geq$  1050 V peak for 1 sec (partial discharge detection limit = 5 pC). The asterisk (\*) marking branded on the component indicates DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval.

#### INSULATION AND SAFETY-RELATED SPECIFICATIONS

#### Table 4.

| Parameter                                        | Symbol | Value     | Unit | Test Conditions/Comments                                                             |
|--------------------------------------------------|--------|-----------|------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |        | 2500      | V    | 1 minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01) | 8.0 min   | mm   | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(I02) | 7.7 min   | mm   | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |        | 0.017 min | mm   | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | СТІ    | >175      | V    | DIN IEC 112/VDE 0303, Part 1                                                         |
| Isolation Group                                  |        | Illa      |      | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |

#### DIN V VDE V 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS

This isolator is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by protective circuits. The asterisk (\*) marking branded on the component denotes DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval.

| Table 5.                                                     |                                                                                                  |                 |                |        |
|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|----------------|--------|
| Description                                                  | Test Conditions/Comments <sup>1</sup>                                                            | Symbol          | Characteristic | Unit   |
| Installation Classification per DIN VDE 0110                 |                                                                                                  |                 |                |        |
| For Rated Mains Voltage ≤ 150 V rms                          |                                                                                                  |                 | l to IV        |        |
| For Rated Mains Voltage ≤ 300 V rms                          |                                                                                                  |                 | l to III       |        |
| For Rated Mains Voltage ≤ 400 V rms                          |                                                                                                  |                 | l to ll        |        |
| Climatic Classification                                      |                                                                                                  |                 | 40/105/21      |        |
| Pollution Degree per DIN VDE 0110, Table 1                   |                                                                                                  |                 | 2              |        |
| Maximum Working Insulation Voltage                           |                                                                                                  | VIORM           | 560            | V peak |
| Input-to-Output Test Voltage, Method B1                      | $V_{IORM} \times 1.875 = V_{PR}$ , 100% production test, $t_m = 1$ sec, partial discharge < 5 pC | Vpr             | 1050           | V peak |
| Input-to-Output Test Voltage, Method A                       |                                                                                                  | VPR             |                |        |
| After Environmental Tests Subgroup 1                         | $V_{IORM} \times 1.6 = V_{PR}$ , $t_m = 60$ sec, partial discharge < 5 pC                        |                 | 896            | V peak |
| After Input and/or Safety Tests<br>Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PR}$ , t <sub>m</sub> = 60 sec, partial discharge < 5 pC               |                 | 672            | V peak |
| Highest Allowable Overvoltage                                | Transient overvoltage, $t_{TR} = 10$ seconds                                                     | VTR             | 4000           | V peak |
| Safety-Limiting Values                                       | Maximum value allowed in the event of a failure (see Figure 2)                                   |                 |                |        |
| Case Temperature                                             |                                                                                                  | Ts              | 150            | °C     |
| Side 1 + Side 2 Current                                      |                                                                                                  | I <sub>S1</sub> | 550            | mA     |
| Insulation Resistance at Ts                                  | $V_{IO} = 500 \text{ V}$                                                                         | Rs              | >109           | Ω      |

 $^{\scriptscriptstyle 1}$  For information about  $t_{\scriptscriptstyle M}, t_{\scriptscriptstyle TR}$  and  $V_{\scriptscriptstyle IO}$  see DIN V VDE V 0884-10.



Figure 2. Thermal Derating Curve, Dependence of Safety-Limiting Values on Case Temperature, per DIN V VDE V 0884-10

#### **RECOMMENDED OPERATING CONDITIONS**

#### Table 6.

| 1 4010 01                           |              |     |      |      |
|-------------------------------------|--------------|-----|------|------|
| Parameter                           | Symbol       | Min | Max  | Unit |
| Operating Temperature               | TA           | -40 | +105 | °C   |
| Supply Voltages <sup>1</sup>        | VBUS1, VBUS2 | 3.0 | 5.5  | ٧    |
| Input Signal Rise and Fall<br>Times |              |     | 1.0  | ms   |

<sup>1</sup> All voltages are relative to their respective grounds. See the DC Correctness and Magnetic Field Immunity section for information about immunity to external magnetic fields.

## **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature = 25°C, unless otherwise noted.

#### Table 7.

| Parameter                                                                                                         | Rating                             |
|-------------------------------------------------------------------------------------------------------------------|------------------------------------|
| Storage Temperature (Tst)                                                                                         | -40°C to +150°C                    |
| Ambient Operating Temperature (T <sub>A</sub> )                                                                   | -40°C to +105°C                    |
| Supply Voltages (V <sub>BUS1</sub> , V <sub>BUS2</sub> , V <sub>DD1</sub> ,<br>V <sub>DD2</sub> ) <sup>1, 2</sup> | –0.5 V to +6.5 V                   |
| Input Voltage (V <sub>UD+</sub> , V <sub>UD-</sub> , V <sub>SPU</sub> ) <sup>1</sup>                              | -0.5 V to V <sub>DD1</sub> + 0.5 V |
| Output Voltage $(V_{DD-}, V_{DD+}, V_{SPD}, V_{PIN})^1$                                                           | -0.5 V to V <sub>DD2</sub> + 0.5 V |
| Average Output Current per Pin <sup>3</sup>                                                                       |                                    |
| Side 1 (I <sub>01</sub> )                                                                                         | –10 mA to +10 mA                   |
| Side 2 (I <sub>O2</sub> )                                                                                         | –10 mA to +10 mA                   |
| Common-Mode Transients <sup>4</sup>                                                                               | –100 kV/µs to +100 kV/µs           |

<sup>1</sup> All voltages are relative to their respective grounds.

<sup>2</sup> V<sub>DD1</sub>, V<sub>DD2</sub>, V<sub>BU51</sub>, and V<sub>BU52</sub> refer to the supply voltages on the input and output sides of a given channel, respectively.

<sup>3</sup> See Figure 2 for maximum rated current values for various temperatures.
<sup>4</sup> Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the Absolute Maximum Ratings may cause latch-up or permanent damage.

#### Table 8. Maximum Continuous Working Voltage<sup>1</sup>

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

| Table 8. Maximum Continuous working voltage |     |        |                                                  |  |  |  |
|---------------------------------------------|-----|--------|--------------------------------------------------|--|--|--|
| Parameter                                   | Max | Unit   | Constraint                                       |  |  |  |
| AC Voltage, Bipolar Waveform                |     |        |                                                  |  |  |  |
| Basic Insulation                            | 560 | V peak | 50-year minimum lifetime                         |  |  |  |
| AC Voltage, Unipolar Waveform               |     |        |                                                  |  |  |  |
| Basic Insulation                            | 849 | V peak | Maximum approved working voltage per IEC 60950-1 |  |  |  |
| DC Voltage                                  |     |        |                                                  |  |  |  |
| Basic Insulation                            | 849 | V peak | Maximum approved working voltage per IEC 60950-1 |  |  |  |

<sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information.

## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



\*PIN 2 AND PIN 8 ARE INTERNALLY CONNECTED TO EACH OTHER, AND IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND. PIN 9 AND PIN 15 ARE INTERNALLY CONNECTED TO EACH OTHER, AND IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND.

Figure 3. Pin Configuration

| Table 9. | Table 9. Pin Function Descriptions |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|----------|------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin No.  | Mnemonic                           | Direction    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1        | V <sub>BUS1</sub>                  | Power        | Input Power Supply for Side 1. When the isolator is powered by the USB bus voltage (4.5 V to 5.5 V), connect the V <sub>BUS1</sub> pin to the USB power bus. When the isolator is powered from a 3.3 V power supply, connect V <sub>BUS1</sub> to V <sub>DD1</sub> and to the external 3.3 V power supply. A bypass capacitor to GND <sub>1</sub> is required.                                                                                                           |  |  |  |  |
| 2        | GND1                               | Return       | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected to each other, and it is recommended that both pins be connected to a common ground.                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 3        | V <sub>DD1</sub>                   | Power        | Input Power Supply for Side 1. When the isolator is powered by the USB bus voltage (4.5 V to 5.5 V), the $V_{DD1}$ pin should be used for a bypass capacitor to GND <sub>1</sub> . Signal lines that may require pull-up, such as PDEN and SPU, should be tied to this pin. When the isolator is powered from a 3.3 V power supply, connect $V_{BUS1}$ to $V_{DD1}$ and to the external 3.3 V power supply. A bypass capacitor to GND <sub>1</sub> is required.          |  |  |  |  |
| 4        | PDEN                               | Input        | Pull-Down Enable. This pin is read when exiting reset. This pin must be connected to V <sub>DD1</sub> for standard operation. If this pin is connected to GND1 when exiting reset, the downstream pull-down resistors are disconnected, allowing buffer impedance measurements.                                                                                                                                                                                          |  |  |  |  |
| 5        | SPU                                | Input        | Speed Select, Upstream Buffer. Active high logic input. When SPU is tied high, the full speed slew rate, timing, and logic conventions are selected; when SPU is tied low, the low speed slew rate, timing, and logic conventions are selected. This input must be set high via connection to V <sub>DD1</sub> or set low via connection to GND1 and must match Pin 13 (both pins tied high or both pins tied low).                                                      |  |  |  |  |
| 6        | UD-                                | Input/Output | Upstream D–.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 7        | UD+                                | Input/Output | Upstream D+.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 8        | GND1                               | Return       | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected to each other, and it is recommended that both pins be connected to a common ground.                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 9        | GND <sub>2</sub>                   | Return       | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected to each other, and it is recommended that both pins be connected to a common ground.                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 10       | DD+                                | Input/Output | Downstream D+.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 11       | DD-                                | Input/Output | Downstream D–.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 12       | PIN                                | Input        | Upstream Pull-Up Enable. PIN controls the power connection to the pull-up for the upstream port. It can be tied to $V_{DD2}$ for operation on power-up, or it can be tied to an external control signal for an application that requires delayed enumeration.                                                                                                                                                                                                            |  |  |  |  |
| 13       | SPD                                | Input        | Speed Select, Downstream Buffer. Active high logic input. When SPD is tied high, the full speed slew rate, timing, and logic conventions are selected; when SPD is tied low, the low speed slew rate, timing, and logic conventions are selected. This input must be set high via connection to $V_{DD2}$ or set low via connection to GND <sub>2</sub> and must match Pin 5 (both pins tied high or both pins tied low).                                                |  |  |  |  |
| 14       | V <sub>DD2</sub>                   | Power        | Input Power Supply for Side 2. When the isolator is powered by the USB bus voltage (4.5 V to 5.5 V), the V <sub>DD2</sub> pin should be used for a bypass capacitor to GND <sub>2</sub> . Signal lines that may require pull-up, such as SPD, can be tied to this pin. When the isolator is powered from a 3.3 V power supply, connect V <sub>BUS2</sub> to V <sub>DD2</sub> and to the external 3.3 V power supply. A bypass capacitor to GND <sub>2</sub> is required. |  |  |  |  |
| 15       | GND <sub>2</sub>                   | Return       | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected to each other, and it is recommended that both pins be connected to a common ground.                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 16       | V <sub>BUS2</sub>                  | Power        | Input Power Supply for Side 2. When the isolator is powered by the USB bus voltage (4.5 V to 5.5 V), connect the V <sub>BUS2</sub> pin to the USB power bus. When the isolator is powered from a 3.3 V power supply, connect V <sub>BUS2</sub> to V <sub>DD2</sub> and to the external 3.3 V power supply. A bypass capacitor to GND <sub>2</sub> is required.                                                                                                           |  |  |  |  |

| V <sub>SPU</sub><br>Input <sup>1</sup> | V <sub>UD+</sub> , V <sub>UD-</sub><br>State <sup>1</sup> | V <sub>BUS1</sub> , V <sub>DD1</sub><br>State | V <sub>BUS2</sub> , V <sub>DD2</sub><br>State | V <sub>DD+</sub> , V <sub>DD-</sub><br>State <sup>1</sup> | V <sub>PIN</sub><br>Input <sup>1</sup> | V <sub>SPD</sub><br>Input <sup>1</sup> | Description                                                                                                                                                                                 |
|----------------------------------------|-----------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------------------|----------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High                                   | Active                                                    | Powered                                       | Powered                                       | Active                                                    | High                                   | High                                   | Input and output logic set for full speed logic convention and timing.                                                                                                                      |
| Low                                    | Active                                                    | Powered                                       | Powered                                       | Active                                                    | High                                   | Low                                    | Input and output logic set for low speed logic convention and timing.                                                                                                                       |
| Low                                    | Active                                                    | Powered                                       | Powered                                       | Active                                                    | High                                   | High                                   | Not allowed. $V_{SPU}$ and $V_{SPD}$ must be set to the same value. The USB host detects a communication error.                                                                             |
| High                                   | Active                                                    | Powered                                       | Powered                                       | Active                                                    | High                                   | Low                                    | Not allowed. V <sub>SPU</sub> and V <sub>SPD</sub> must be set to the same value. The USB host detects a communication error.                                                               |
| Х                                      | Z                                                         | Powered                                       | Powered                                       | Z                                                         | Low                                    | Х                                      | Upstream Side 1 presents a disconnected state to the USB cable.                                                                                                                             |
| x                                      | x                                                         | Unpowered                                     | Powered                                       | Z                                                         | X                                      | X                                      | When power is not present on $V_{DD1}$ , the down-<br>stream data output drivers revert to the high-Z<br>state within 32 bit times. The downstream side<br>initializes in the high-Z state. |
| Х                                      | Z                                                         | Powered                                       | Unpowered                                     | Х                                                         | Х                                      | Х                                      | When power is not present on V <sub>DD2</sub> , the upstream side disconnects the pull-up and disables the upstream drivers within 32 bit times.                                            |

#### Table 10. Truth Table, Control Signals, and Power (Positive Logic)

<sup>1</sup> X is don't care; Z is the high impedance output state.

### **APPLICATIONS INFORMATION** FUNCTIONAL DESCRIPTION

USB isolation in the D+/D- lines is challenging for several reasons. First, access to the output enable signals is normally required to control the transceiver. Some level of intelligence must be built into the isolator to interpret the data stream and determine when to enable and disable its upstream and down-stream output buffers. Second, the signal must be faithfully reconstructed on the output side of the coupler while retaining precise timing and not passing transient states such as invalid SE0 and SE1 states. In addition, the part must meet the low power requirements of the suspend mode.

The *i*Coupler technology is based on edge detection and, therefore, lends itself well to the USB application. The flow of data through the device is accomplished by monitoring the inputs for activity and setting the direction for data transfer based on a transition from the idle state. After data directionality is established, data is transferred until either an end of packet (EOP) or a sufficiently long idle state is encountered. At this point, the coupler disables its output buffers and monitors its inputs for the next activity.

During the data transfers, the input side of the coupler holds its output buffers disabled. The output side enables its output buffers and disables edge detection from the input buffers. This allows the data to flow in one direction without wrapping back through the coupler, causing the *i*Coupler to latch. Timing is based on the differential input signal transition. Logic is included to eliminate any artifacts due to different input thresholds of the differential and single-ended buffers. The input state is transferred across the isolation barrier as one of three valid states, J, K, or SE0. The signal is reconstructed at the output side with a fixed time delay from the input side differential input.

The *i*Coupler does not have a special suspend mode, nor does it need one because its power supply current is below the suspend current limit of 2.5 mA when the USB bus is idle.

The ADuM3160 is designed to interface with an upstream-facing low/full speed USB port by isolating the D+/D- lines. An upstream-facing port supports only one speed of operation; therefore, the speed-related parameters, J/K logic levels, and D+/D- slew rate are set to match the speed of the upstream-facing peripheral port (see Table 10).

A control line on the downstream side of the ADuM3160 activates the idle state pull-up resistor. This allows the downstream port to control when the upstream port attaches to the USB bus. The PIN input can be tied to a 3.3 V control logic signal or to the  $V_{DD2}$  rail depending on whether enumeration must be controlled or will occur when power is first applied.

#### **PRODUCT USAGE**

The ADuM3160 is designed to be integrated into a USB peripheral with an upstream-facing USB port, as shown in Figure 4. The key design points are as follows:

- The USB host provides power for the upstream side of the ADuM3160 through the cable.
- The peripheral supply provides power to the downstream side of the ADuM3160.
- The DD+/DD- lines of the isolator interface with the peripheral controller, and the UD+/UD- lines of the isolator connect to the cable or host.
- Peripheral devices have a fixed data rate that is set at design time. The ADuM3160 has configuration pins, SPU and SPD, that are set by the user to match this speed on the upstream and downstream sides of the coupler.
- USB enumeration begins when either the D+ or D- line is pulled high at the peripheral end of the USB cable. Control of the timing of this event is provided by the PIN input on the downstream side of the coupler.
- Pull-up and pull-down resistors are implemented inside the coupler. Only external series resistors and bypass capacitors are required for operation.



Figure 4. Typical ADuM3160 Application

Other than the delayed application of pull-up resistors, the ADuM3160 is transparent to USB traffic, and no modifications to the peripheral design are required to provide isolation. The isolator adds propagation delay to the signals comparable to a hub and cable. Isolated peripherals must be treated as if there were a built-in hub when determining the maximum number of hubs in a data chain.

Hubs can be isolated like any other peripheral. Isolated hubs can be created by placing an ADuM3160 on the upstream port of a hub chip. This configuration can be made compliant if counted as two hub delays. The hub chip allows the ADuM3160 to operate at full speed yet maintain compatibility with low speed devices.

#### **COMPATIBILITY OF UPSTREAM APPLICATIONS**

The ADuM3160 is designed specifically for isolating a USB peripheral. However, the chip has two USB interfaces that meet the electrical requirements for driving USB cables. This opens the possibility of implementing isolation in downstream USB ports such as isolated cables, which have generic connections to both upstream and downstream devices, as well as isolating host ports.

In a fully compliant application, a downstream-facing port must be able to detect whether a peripheral is low speed or full speed based on the application of the upstream pull-up. The buffers and logic conventions must adjust to match the requested speed. Because the ADuM3160 sets its speed by hardwiring pins, the part cannot adjust to different peripherals on the fly.

The practical result of using the ADuM3160 in a host port is that the port works at a single speed. This behavior is acceptable in embedded host applications; however, this type of interface is not fully compliant as a general-purpose USB port.

Isolated cable applications have a similar issue. The cable operates at the preset speed only; therefore, treat cable assemblies as custom applications, not general-purpose isolated cables.

#### **POWER SUPPLY OPTIONS**

In most USB transceivers, 3.3 V is derived from the 5 V USB bus through an LDO regulator. The ADuM3160 includes internal LDO regulators on both the upstream and downstream sides. The output of the LDO regulators is available on the  $V_{DD1}$  and  $V_{DD2}$  pins. In some cases, especially on the peripheral side of the isolation, there may not be a 5 V power supply available. The ADuM3160 has the ability to bypass the regulator and run on a 3.3 V supply directly.

Two power pins are present on each side,  $V_{BUSx}$  and  $V_{DDx}$ . If 5 V is supplied to  $V_{BUSx}$ , an internal regulator creates 3.3 V to power the xD+ and xD- drivers.  $V_{DDx}$  provides external access to the 3.3 V supply to allow external bypass as well as bias for external pull-ups. If only 3.3 V is available, it can be supplied to both  $V_{BUSx}$  and  $V_{DDx}$ . This disables the regulator and powers the coupler directly from the 3.3 V supply.

Figure 5 shows how to configure a typical application when the upstream side of the coupler receives power directly from the USB bus and the downstream side receives 3.3 V from the peripheral power supply. The downstream side can run from a 5 V  $V_{BUS2}$  power supply as well. It can be connected in the same manner as  $V_{BUS1}$ , as shown in Figure 5, if needed.

#### PRINTED CIRCUIT BOARD LAYOUT

The ADuM3160 digital isolator requires no external interface circuitry for the logic interfaces. For full speed operation, the D+ and D– lines on each side of the device require a 24  $\Omega \pm 1\%$  series termination resistor. These resistors are not required for low speed applications. Power supply bypassing is required at the input and output supply pins (see Figure 5). Install bypass capacitors between V<sub>BUSx</sub> and V<sub>DDx</sub> on each side of the chip. The capacitors should have a minimum value of 0.1 µF and low ESR. The total lead length between both ends of the capacitor and the power supply pin should not exceed 10 mm.

Bypassing between Pin 2 and Pin 8 and between Pin 9 and Pin 15 should also be considered unless the ground pair on each package side is connected close to the package. All logic level signals are 3.3 V and should be referenced to the local  $V_{DDx}$  pin or 3.3 V logic signals from an external source.



Figure 5. Suggested PCB Layout Example

In applications that involve high common-mode transients, care should be taken to minimize board coupling across the isolation barrier. Furthermore, design the board layout such that any coupling that does occur affects all pins equally on a given component side. Failure to ensure this can cause voltage differentials between pins that exceed the absolute maximum ratings of the device, thereby leading to latch-up or permanent damage.

# DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input cause narrow (~1 ns) pulses to be sent to the decoder via the transformer. The decoder is bistable and is, therefore, either set or reset by the pulses, indicating input logic transitions.

The limitation on the magnetic field immunity of the ADuM3160 is set by the condition in which induced voltage in the receiving coil of the transformer is sufficiently large to either falsely set or reset the decoder. The following analysis defines the conditions under which this may occur. The 3 V operating condition of the ADuM3160 is examined because it represents the most susceptible mode of operation.

## Data Sheet

## ADuM3160

The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at approximately 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

 $V = (-d\beta/dt) \sum \pi r_n^2; n = 1, 2, \dots, N$ 

where:

 $\beta$  is the magnetic flux density (gauss).

 $r_n$  is the radius of the n<sup>th</sup> turn in the receiving coil (cm). *N* is the number of turns in the receiving coil.

Given the geometry of the receiving coil in the ADuM3160 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 6.



Figure 6. Maximum Allowable External Magnetic Flux Density

For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This voltage is approximately 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (and is of the worst-case polarity), it reduces the received pulse from >1.0 V to 0.75 V—still well above the 0.5 V sensing threshold of the decoder.

The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the ADuM3160 transformers. Figure 7 expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in Figure 7, the ADuM3160 is extremely immune and can be affected only by extremely large currents operated at high frequency very close to the component. For the 1 MHz example noted, a 0.5 kA current must be placed 5 mm away from the ADuM3160 to affect the operation of the device.



Note that at combinations of strong magnetic field and high frequency, any loops formed by PCB traces may induce error voltages sufficiently large to trigger the thresholds of succeeding circuitry. Care should be taken in the layout of such traces to avoid this possibility.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM3160.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 8 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA/VDE approved working voltages. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases.

The insulation lifetime of the ADuM3160 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 8, Figure 9, and Figure 10 illustrate these different isolation voltage waveforms.

### **Data Sheet**

## ADuM3160

Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the bipolar ac condition determines the maximum working voltage recommended by Analog Devices.

In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 8 can be applied while maintaining the 50-year minimum lifetime, provided that the voltage conforms to either the unipolar ac or dc voltage case.

Any cross-insulation voltage waveform that does not conform to Figure 9 or Figure 10 should be treated as a bipolar ac waveform, and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 8.

Note that the voltage shown in Figure 9 is presented as sinusoidal for illustration purposes only. The sinusoidal depiction is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V.







Figure 9. Unipolar AC Waveform

RATED PEAK VOLTAGE

٥v



## **OUTLINE DIMENSIONS**



#### Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Number<br>of Inputs,<br>V <sub>DD1</sub> Side | Number<br>of Inputs,<br>V <sub>DD2</sub> Side | Maximum<br>Full Speed<br>Data Rate<br>(Mbps) | Maximum<br>Full Speed<br>Propagation<br>Delay, 5 V (ns) | Maximum<br>Full Speed<br>Jitter (ns) | Temperature<br>Range | Package<br>Description  | Package<br>Option |
|-----------------------|-----------------------------------------------|-----------------------------------------------|----------------------------------------------|---------------------------------------------------------|--------------------------------------|----------------------|-------------------------|-------------------|
| ADuM3160BRWZ          | 2                                             | 2                                             | 12                                           | 70                                                      | 3                                    | -40°C to +105°C      | 16-Lead SOIC_W          | RW-16             |
| ADuM3160BRWZ-RL       | 2                                             | 2                                             | 12                                           | 70                                                      | 3                                    | -40°C to +105°C      | 16-Lead SOIC_W          | RW-16             |
| ADuM3160WBRWZ         | 2                                             | 2                                             | 12                                           | 70                                                      | 3                                    | -40°C to +105°C      | 16-Lead SOIC_W          | RW-16             |
| ADuM3160WBRWZ-RL      | 2                                             | 2                                             | 12                                           | 70                                                      | 3                                    | -40°C to +105°C      | 16-Lead SOIC_W          | RW-16             |
| EVAL-ADUM4160EBZ      |                                               |                                               |                                              |                                                         |                                      |                      | <b>Evaluation Board</b> |                   |

<sup>1</sup> Z = RoHS Compliant Part.

 $^{2}$  W = Qualified for Automotive Applications.

#### **AUTOMOTIVE PRODUCTS**

The ADuM3160W model is available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

## NOTES

# ADuM3160

## NOTES

## ADuM3160

## NOTES



www.analog.com

©2010–2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09125-0-3/14(C)