

# EVAL-ADN4650EB1Z User Guide

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

### Evaluating the ADN4650 5 kV rms, 600 Mbps LVDS Isolator (SOIC\_W)

#### **FEATURES**

Isolated ground planes (logic side and bus side)
Convenient connections through SMA terminals
3.3 V/2.5 V power on Side 1 (V<sub>IN1</sub>/V<sub>DD1</sub>) and Side 2 (V<sub>IN2</sub>/V<sub>DD2</sub>)
Ground on Side 1 (GND<sub>1</sub>) and Side 2 (GND<sub>2</sub>)
LVDS input signals: D<sub>IN1+</sub>, D<sub>IN1-</sub>, D<sub>IN2+</sub>, D<sub>IN2-</sub>
LVDS output signals: D<sub>OUT1+</sub>, D<sub>OUT1-</sub>, D<sub>OUT2+</sub>, D<sub>OUT2-</sub>
Jumper-selectable supply power of 3.3 V or 2.5 V
Termination resistors on all LVDS drivers/receivers

### **EVALUATION KIT CONTENTS**

**EVAL-ADN4650EB1Z** evaluation board

### **DOCUMENTS NEEDED**

ADN4650 data sheet

### **EQUIPMENT NEEDED**

Signal generator Oscilloscope

### **GENERAL DESCRIPTION**

The EVAL-ADN4650EB1Z allows quick and easy evaluation of the ADN4650 low-voltage differential signalling (LVDS) isolator without the need for external components. The ADN4650 employs Analog Devices, Inc., *i*Coupler\* technology to combine a 2-channel isolator with an LVDS receiver and driver into a single, 20-lead wide body SOIC package. The ADN4650 is capable of running at data rates of up to 600 Mbps with very low jitter.

The evaluation board has separate ground and power planes for each side of the isolator. This separation enables the evaluation of the ADN4650 with galvanic isolation between both sides of the device. Jumper-selectable power supplies at 3.3 V or 2.5 V are required on each side of the ADN4650. An on-chip LDO can provide 2.5 V using an external 3.3 V power supply.

Complete information about the ADN4650 is available in the ADN4650 data sheet, which should be consulted in conjunction with this user guide when using the evaluation board.

### **EVAL-ADN4650EB1Z EVALUATION BOARD**



Figure 1.

### UG-933

### **EVAL-ADN4650EB1Z User Guide**

### **TABLE OF CONTENTS**

| Features                       | ] |
|--------------------------------|---|
| Evaluation Kit Contents        | 1 |
|                                |   |
| Documents Needed               |   |
| Equipment Needed               | 1 |
| General Description            | 1 |
| Revision History               | 2 |
| Evaluation Board Configuration | 2 |

| Setting Up the Evaluation Board            | 3 |
|--------------------------------------------|---|
| Radiated Emissions Test Results (EN 55022) | [ |
| Evaluation Board Schematic and Artwork     | 6 |
| Ordering Information                       | 9 |
| Bill of Materials                          | 9 |
| Related Links                              | ( |

### **REVISION HISTORY**

4/16—Revision 0: Initial Version

## EVALUATION BOARD CONFIGURATION SETTING UP THE EVALUATION BOARD

On the EVAL-ADN4650EB1Z, the power supplies are configured using Jumpers P4 and P7 (see Table 1) and are connected to the J9 and J10 SMA connectors (see Table 2 and Table 3). A 3.3 V power supply can be applied to Side 1 and/or Side 2 of the ADN4650 by removing Jumpers P4 (Side 1) and P7 (Side 2). If a 2.5 V power supply is connected, insert the relevant jumper must (P4 for Side 1 and P7 for Side 2). At 300 MHz with a load resistance of 100  $\Omega$ , the maximum operating current from each power supply is 72 mA.

When using a 3.3 V power supply,  $V_{\rm IN1}$  and  $V_{\rm DD1}$  (Pin 1 and Pin 3 on the ADN4650) are bypassed to GND<sub>1</sub> on the board using 1  $\mu$ F capacitors (C18 and C2, respectively).  $V_{\rm IN2}$  and  $V_{\rm DD2}$  (Pin 20 and Pin 18 on the ADN4650) are bypassed to GND<sub>2</sub> on the board using 1  $\mu$ F capacitors (C19 and C6, respectively). When using a 2.5 V power supply,  $V_{\rm IN1}$  or  $V_{\rm IN2}$  connects directly to  $V_{\rm DD1}$  or  $V_{\rm DD2}$  by shorting Jumpers P4 or P7, respectively. Both  $V_{\rm DD1}$  pins are also bypassed to GND<sub>1</sub> with 0.1  $\mu$ F capacitors (C1 and C4). Both  $V_{\rm DD2}$  pins are also bypassed to GND<sub>2</sub> with 0.1  $\mu$ F capacitors (C5and C7).

Figure 4 shows an example operation of the EVAL-ADN4650EB1Z. SMA connectors expose all LVDS inputs and outputs (see Table 2 and Table 3). Connect a signal generator using the J1 and J2 connectors and set up a 300 MHz square wave clock with an amplitude of 350 mV and an offset of 1.2 V. Connect the oscilloscope directly to the J5 and J6 connectors to perform timing measurements including propagation delay and skew. Precision measurements, for example, jitter, using a differential probe requires attaching the probe at the TP7 and TP8 test points (or TP9 and TP10 for Isolator Channel 2) and potentially cutting the traces to the connectors to minimize reflections.

Figure 2 shows a plot of the oscilloscope connected via the J5 and J6 connectors. Oscilloscope Channel 3 (green) and Channel 4 (purple) show the J5 and J6 connectors separately (single-ended) with the differential signal (orange).

Figure 3 shows an operation of the second isolated LVDS channel. In contrast to Figure 2, the signal generator connects via the J3 and J4 connectors and the oscilloscope connects to the J7 and J8 connectors. Oscilloscope Channel 3 (green) and Channel 4 (purple) show the J7 and J8 connectors separately (single-ended) with the differential signal (orange).



Figure 2. Douti- and Douti+ with a 300 MHz Clock, Single-Ended and Differential



 $\textit{Figure 3. D}_{\text{OUT2-}} \textit{ and D}_{\text{OUT2+}} \textit{ with a 300 MHz Clock, Single-Ended and Differential} \\$ 



Figure 4. Basic LVDS Isolator Evaluation Board Operation

**Table 1. Jumper Configuration** 

| . 1    |          |                                                                                            |  |
|--------|----------|--------------------------------------------------------------------------------------------|--|
| Jumper | Position | Description                                                                                |  |
| P4     | Open     | 3.3 V power supply connected to Connector J9 for V <sub>IN1</sub>                          |  |
|        | Closed   | 2.5 V power supply connected to Connector J9, V <sub>IN1</sub> shorted to V <sub>DD1</sub> |  |
| P7     | Open     | 3.3 V power supply connected to Connector J9 for V <sub>IN2</sub>                          |  |
|        | Closed   | 2.5 V power supply connected to Connector J9, V <sub>IN2</sub> shorted to V <sub>DD2</sub> |  |

**Table 2. Side 1 Connector Descriptions** 

| Connector | or Description                                                    |  |
|-----------|-------------------------------------------------------------------|--|
| J9        | Power supply, 3.3 V (Jumper P4 open) or 2.5 V (Jumper P4 closed)  |  |
| J1        | D <sub>IN1+</sub> , noninverted LVDS input for Isolator Channel 1 |  |
| J2        | D <sub>IN1</sub> -, inverted LVDS input for Isolator Channel 1    |  |
| J3        | D <sub>IN2+</sub> , noninverted LVDS input for Isolator Channel 2 |  |
| J4        | D <sub>IN2-</sub> , inverted LVDS input for Isolator Channel 2    |  |
| J22       | Connects to Connector J21 (test trace for calibration)            |  |
| J24       | Connects to Connector J23 (test trace for calibration)            |  |

**Table 3. Side 2 Connector Descriptions** 

| Connector | Description                                                         |  |
|-----------|---------------------------------------------------------------------|--|
| J10       | Power supply, 3.3 V (Jumper P7 open) or 2.5 V (Jumper P7 closed)    |  |
| J5        | D <sub>OUT1+</sub> , noninverted LVDS output for Isolator Channel 1 |  |
| J6        | D <sub>OUT1-</sub> , inverted LVDS output for Isolator Channel 1    |  |
| J7        | D <sub>OUT2+</sub> , noninverted LVDS output for Isolator Channel 2 |  |
| J8        | D <sub>OUT2-</sub> , inverted LVDS output for Isolator Channel 2    |  |
| J21       | Connects to Connector J22 (test trace for calibration)              |  |
| J23       | Connects to Connector J24 (test trace for calibration)              |  |

### **RADIATED EMISSIONS TEST RESULTS (EN 55022)**



Figure 5. Test Setup for EN 55022 Radiated Emissions Testing

Radiated emissions testing is performed at an independent external test facility with the EVAL-ADN4650EB1Z. Evaluating the EVAL-ADN4650EB1Z to the EN 55022 standard is undertaken in a 10 m radiated emissions test chamber using the test setup shown in Figure 5. The setup comprises a battery-powered EVAL-ADN4650EB1Z connected to a signal generator located outside the chamber via coaxial cables. As specified by the EN 55022 standard, both horizontal and vertical peak scans are undertaken with any visible emissions peaks investigated using quasi-peak detector measurement. For each frequency measured using a quasi-peak detector, the device under test rotates through 360 degrees to find the worst case angle. The receiving antenna then elevates from 1 m to 4 m in height to find the worst case elevation. The worst case quasi-peak measurements are compared to the EN 55022 Class B and Class A limits.

The test results are shown in Table 4; a classification report is available on request (please contact Analog Devices or the component distributor for support). Radiated emissions are measured across 30 MHz to 1 GHz and from 1 GHz to 3 GHz.

With a 600 Mbps PRBS7 input, the EVAL-ADN4650EB1Z passes the EN 55022 Class B limits.

With a 300 MHz clock input, the EVAL-ADN4650EB1Z passes the EN 55022 Class A limits. To pass the Class B limits when isolating high frequency clocks, reduce the printed circuit board (PCB) clearance from the 8 mm implemented on EVAL-ADN4650EB1Z to, for example, 2 mm.

Table 4. EN 55022 Radiated Emissions Classification

| Test Condition | Result                  |
|----------------|-------------------------|
| 600 Mbps PRBS7 | Passes EN 55022 Class B |
| 300 MHz Clock  | Passes EN 55022 Class A |

### **EVALUATION BOARD SCHEMATIC AND ARTWORK**



Figure 6. EVAL-ADN4650EB1Z Schematic





Figure 7. EVAL-ADN4650EB1Z Silkscreen





Figure 9. EVAL-ADN4650EB1Z Inner Layer 2, Ground



Figure 10. EVAL-ADN4650EB1Z Inner Layer 3, Power



Figure 11. EVAL-ADN4650EB1Z Solder Side

### ORDERING INFORMATION

#### **BILL OF MATERIALS**

Table 5.

|      | Reference                     |                                           |                 |                                 |
|------|-------------------------------|-------------------------------------------|-----------------|---------------------------------|
| Qty. | Designator                    | Description                               | Manufacturer    | Part Number                     |
| 4    | C1, C4, C5, C7                | Capacitor, 100 nF, 0402                   | Multicomp       | MC0402X104K100CT                |
| 2    | C2, C6                        | Capacitor, 1 μF, 0603                     | Multicomp       | MC0603X105K100CT                |
| 4    | C3, C8, C11, C12,<br>C17, C20 | Capacitor, 0402                           | Not fitted      | Not applicable                  |
| 2    | C9, C10                       | Capacitor, tantalum, 10 μF, Case C        | AVX             | TAJC106K016RNJ                  |
| 2    | C18, C19                      | Capacitor, 1 μF, 0402                     | Multicomp       | MC0402X105K6R3CT                |
| 10   | J1 to J10                     | Connector, SMA, edge                      | Johnson         | 142-0701-801                    |
| 4    | J21 to J24                    | Connector, SMA, edge                      | Not fitted      | Not applicable                  |
| 2    | P4, P7                        | 2-pin header and jumper                   | TE Connectivity | 826926-2 and 3M/969102-0000-DA) |
| 8    | R1, R4, R6, R8 to R12         | Resistor, 0402                            | Not fitted      | Not applicable                  |
| 4    | R2, R3, R5, R7                | Resistor, 100 Ω, 0402                     | Multicomp       | MCMR04X1000FTL                  |
| 2    | TP1/VDD1,<br>TP40/VDD2        | Test point, yellow                        | Vero            | 20-313140                       |
| 4    | TP2, TP3, TP41, TP42          | Test point, black                         | Vero            | 20-2137                         |
| 2    | TP5/VIN1, TP6/VIN2            | Test point, red                           | Vero            | 20-313137                       |
| 4    | TP7, TP8, TP9, TP10           | Test point, pin, silver                   | Oxley           | 028/30P/LA/KP2 SILVER           |
| 1    | U1                            | ADN4650 5 kV rms, 600 Mbps, LVDS isolator | Analog Devices  | ADN4650BRWZ                     |

### **RELATED LINKS**

| Resource | Description                                                                     |  |
|----------|---------------------------------------------------------------------------------|--|
| ADN4650  | Product page, ADN4650, 5 kV rms, 600 Mbps, dual Tx or Rx channel, LVDS isolator |  |



#### **ESD Caution**

**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### **Legal Terms and Conditions**

By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the "Evaluation Board"), you are agreeing to be bound by the terms and conditions set forth below ("Agreement") unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you ("Customer") and Analog Devices, Inc. ("ADI"), with its principal place of business at One Technology Way, Norwood, MA 02062, USA. Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term "Third Party" includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer, all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board. Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED "AS IS" AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS, ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL, SPECIAL, INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER'S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS, DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL. ADI'S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS (\$100.00). EXPORT. Customer agrees that it will not directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.

©2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. UG14259-0-4/16(0)



www.analog.com