

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

# MIXED SIGNAL MICROCONTROLLER

# **FEATURES**

- Low Supply Voltage Range: 1.8 V to 3.6 V
- **Ultra-Low Power Consumption** 
  - Active Mode: 270 µA at 1 MHz, 2.2 V
  - Standby Mode: 0.7 µA
  - Off Mode (RAM Retention): 0.1 µA
- Ultra-Fast Wake-Up From Standby Mode in Less Than 1 us
- 16-Bit RISC Architecture, 62.5-ns Instruction **Cycle Time**
- **Basic Clock Module Configurations** 
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequencies to ±1%
  - Internal Very-Low-Power Low-Frequency (LF) Oscillator
  - 32-kHz Crystal
  - High-Frequency (HF) Crystal up to 16 MHz
  - Resonator
  - External Digital Clock Source
  - External Resistor
- 16-Bit Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer B With Three Capture/Compare Registers
- **On-Chip Comparator for Analog Signal Compare Function or Slope Analog-to-Digital** (A/D) Conversion

- **Universal Serial Communication Interface** 
  - **Enhanced UART Supporting Auto Baudrate Detection (LIN)**
  - IrDA Encoder and Decoder
  - Synchronous SPI
  - I<sup>2</sup>C<sup>™</sup>
- **Brownout Detector**
- Serial Onboard Programming, No External **Programming Voltage Needed, Programmable Code Protection by Security Fuse**
- **Bootstrap Loader**
- **On-Chip Emulation Module**
- **Family Members Include:** 
  - MSP430F2330
    - 8KB + 256B Flash Memory
    - 1KB RAM
  - MSP430F2350
    - 16KB + 256B Flash Memory
    - 2KB RAM
  - MSP430F2370
    - 32KB + 256B Flash Memory
    - 2KB RAM
- Available in 40-Pin QFN Package and 49-Pin Die-Sized BGA Package (See Table 1)
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)

# DESCRIPTION

The Texas Instruments MSP430<sup>™</sup> family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430F23x0 series is an ultra-low-power microcontroller with two built-in 16-bit timers, one universal serial communication interface (USCI), a versatile analog comparator, and 32 I/O pins.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. MSP430 is a trademark of Texas Instruments.



www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

|                | PACKAGED DEVICES <sup>(1)(2)</sup> |                             |  |  |  |
|----------------|------------------------------------|-----------------------------|--|--|--|
| T <sub>A</sub> | PLASTIC 49-PIN DSBGA<br>(YFF)      | PLASTIC 40-PIN QFN<br>(RHA) |  |  |  |
|                | MSP430F2330IYFF                    | MSP430F2330IRHA             |  |  |  |
| -40°C to 85°C  | MSP430F2350IYFF                    | MSP430F2350IRHA             |  |  |  |
|                | MSP430F2370IYFF                    | MSP430F2370IRHA             |  |  |  |
|                | -                                  | MSP430F2330TRHA             |  |  |  |
| -40°C to 105°C | -                                  | MSP430F2350TRHA             |  |  |  |
|                | -                                  | MSP430F2370TRHA             |  |  |  |

#### Table 1. Available Options

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

# **Development Tool Support**

All MSP430 microcontrollers include an Embedded Emulation Module (EEM) that allows advanced debugging and programming through easy-to-use development tools. Recommended hardware options include:

- Debugging and Programming Interface with Target Board
- MSP-FET430U23X0 (RHA package)
- Debugging and Programming Interface
  - MSP-FET430UIF (USB)
  - MSP-FET430PIF (Parallel Port)
- Target Board
  - MSP-TS430QFN23X0 (RHA package)
  - Production Programmer
  - MSP-GANG430



#### **Device Pinout, RHA Package**



www.ti.com

## Device Pinout, YFF Package



### Package Dimensions

The package dimensions for this YFF package are shown in the following table. See the package drawing at the end of this data sheet for more details.

| PACKAGED DEVICES                                      | D              | E              |
|-------------------------------------------------------|----------------|----------------|
| MSP430F2370IYFF<br>MSP430F2350IYFF<br>MSP430F2330IYFF | 3.20 ± 0.05 mm | 3.20 ± 0.05 mm |

Table 2. YFF Package Dimensions



#### www.ti.com

#### **Functional Block Diagram**



www.ti.com

NSTRUMENTS

Texas

# **Table 3. Terminal Functions**

| TERMINAL                   |     |     |     | DESCRIPTION                                                                                                            |
|----------------------------|-----|-----|-----|------------------------------------------------------------------------------------------------------------------------|
| NAME                       | YFF | RHA | I/O |                                                                                                                        |
| DV <sub>CC</sub>           | B3  | 1   |     | Digital supply voltage, positive terminal. Supplies all digital parts.                                                 |
| XIN/P2.6/CA6               | A2  | 2   | I/O | Input terminal of crystal oscillator/general-purpose digital I/O pin/Comparator A input                                |
| XOUT/P2.7/CA7              | A3  | 3   | I/O | Output terminal of crystal oscillator/general-purpose digital I/O pin/Comparator_A input                               |
| P1.0/TACLK                 | B4  | 4   | 1/O | General-purpose digital I/O pin/Timer_A, clock signal TACLK input                                                      |
| P1.1/TA0                   | C4  | 5   | 1/O | General-purpose digital I/O pin/Timer_A, capture: CCI0A input, compare: Out0 output                                    |
| P1.2/TA1                   | A5  | 6   | I/O | General-purpose digital I/O pin/Timer_A, capture: CCI1A input, compare: Out1 output                                    |
| P1.3/TA2                   | B5  | 7   | I/O | General-purpose digital I/O pin/Timer A, capture: CCI2A input, compare: Out2 output                                    |
| P1.4/SMCLK                 | A6  | 8   | I/O | General-purpose digital I/O pin/SMCLK signal output                                                                    |
| P1.5/TA0                   | B6  | 9   | I/O | General-purpose digital I/O pin/Timer_A, compare: Out0 output                                                          |
| P1.6/TA1                   | A7  | 10  | 1/0 | General-purpose digital I/O pin/Timer_A, compare: Out1 output                                                          |
| P1.7/TA2                   | B7  | 11  | 1/O | General-purpose digital I/O pin/Timer_A, compare: Out2 output                                                          |
| P2.0/ACLK/CA2              | C5  | 12  | 1/O | General-purpose digital I/O pin/ACLK output/Comparator_A input                                                         |
| P2.1/TAINCLK/CA3           | C7  | 13  | 1/O | General-purpose digital I/O pin/Timer_A, clock signal at INCLK/Comparator_A input                                      |
| F2.1/TAINGLIVCAS           | 07  | 13  | 1/0 | General-purpose digital I/O pin/Comparator_A output/Timer_A, capture: CCI0B                                            |
| P2.2/CAOUT/TA0/CA4         | C6  | 14  | I/O | input/Comparator_A input                                                                                               |
| P2.3/CA0/TA1               | D7  | 15  | I/O | General-purpose digital I/O pin/Comparator_A input/Timer_A, compare: Out1 output                                       |
| P2.4/CA1/TA2               | D6  | 16  | I/O | General-purpose digital I/O pin/Comparator_A input/Timer_A, compare: Out2 output                                       |
| P2.5/R <sub>OSC</sub> /CA5 | E7  | 17  | I/O | General-purpose digital I/O pin/input for external resistor defining the DCO nominal frequency/Comparator_A input      |
| P3.0/UCB0STE/<br>UCA0CLK   | E6  | 18  | I/O | General-purpose digital I/O pin/USCIB0 slave transmit enable/USCIA clock input/output                                  |
| P3.1/UCB0SIMO/<br>UCB0SDA  | F7  | 19  | I/O | General-purpose digital I/O pin/USCIB0 slave in/master out in SPI mode, SDA I2C data in I2C mode                       |
| P3.2/UCB0SOMI/<br>UCB0SCL  | F6  | 20  | I/O | General-purpose digital I/O pin/USCIB0 slave out/master in in SPI mode, SCL I2C clock in I2C mode                      |
| P3.3/UCB0CLK/<br>UCA0STE   | G7  | 21  | I/O | General-purpose digital I/O/USCIB0 clock input/output, USCIA0 slave transmit enable                                    |
| P3.4/UCA0TXD/<br>UCA0SIMO  | G6  | 22  | I/O | General-purpose digital I/O pin/USCIA0 transmit data output in UART mode, slave data in/master out in SPI mode         |
| P3.5/UCA0RXD/<br>UCA0SOMI  | G5  | 23  | I/O | General-purpose digital I/O pin/USCIA0 receive data input in UART mode, slave data out/master in in SPI mode           |
| P3.6                       | F5  | 24  | I/O | General-purpose digital I/O pin                                                                                        |
| P3.7                       | G4  | 25  | I/O | General-purpose digital I/O pin                                                                                        |
| P4.0/TB0                   | F4  | 26  | I/O | General-purpose digital I/O pin/Timer_B, capture: CCI0A input, compare: Out0 output                                    |
| P4.1/TB1                   | G3  | 27  | I/O | General-purpose digital I/O pin/Timer_B, capture: CCI1A input, compare: Out1 output                                    |
| P4.2/TB2                   | G2  | 28  | I/O | General-purpose digital I/O pin/Timer_B, capture: CCI2A input, compare: Out2 output                                    |
| P4.3/TB0                   | F3  | 29  | I/O | General-purpose digital I/O pin/Timer_B, capture: CCI0B input, compare: Out0 output                                    |
| P4.4/TB1                   | G1  | 30  | I/O | General-purpose digital I/O pin/Timer B, capture: CCI1B input, compare: Out1 output                                    |
| P4.5/TB2                   | F1  | 31  | I/O | General-purpose digital I/O pin/Timer_B, compare: Out2 output                                                          |
| P4.6/TBOUTH/ACLK           | F2  | 32  | I/O | General-purpose digital I/O pin/switch all PWM digital outputs to high impedance -<br>Timer_B3: TB0 to TB2/ACLK output |
| P4.7/TBCLK                 | E2  | 33  | I/O | General-purpose digital I/O pin/input clock TBCLK - Timer_B3                                                           |
| TDO/TDI                    | E1  | 34  | I/O | Test data output port. TDO/TDI data output or programming data input terminal                                          |
| TDI/TCLK                   | D1  | 35  | I   | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.                              |
| TMS                        | D2  | 36  | I   | Test mode select. TMS is used as an input port for device programming and test.                                        |
| ТСК                        | C1  | 37  | I   | Test clock. TCK is the clock input port for device programming and test.                                               |
| RST/NMI                    | C2  | 38  | I   | Reset input, nonmaskable interrupt input port.                                                                         |
| D/AV <sub>SS</sub>         | B1  | 39  |     | Digital/analog supply voltage, negative terminal                                                                       |



# MSP430F23x0

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

www.ti.com

| Table 3 | Terminal | Functions  | (continued) | <b>\</b> |
|---------|----------|------------|-------------|----------|
|         | rennai   | i unctions | Commuca     | ,        |

| TERMINAL         |                                                         |     |     | DESCRIPTION                                                            |
|------------------|---------------------------------------------------------|-----|-----|------------------------------------------------------------------------|
| NAME             | YFF                                                     | RHA | I/O |                                                                        |
| AV <sub>CC</sub> | A1                                                      | 40  |     | Analog supply voltage, positive terminal                               |
| QFN Pad          | -                                                       | NA  | NA  | QFN package pad. Connection to D/AV <sub>SS</sub> recommended.         |
| Reserved         | A4,<br>B2,<br>C3,<br>D3,<br>D4,<br>D5,<br>E3,<br>E4, E5 | -   | NA  | BGA package GND balls. Connection to $DV_{SS}/AV_{SS}$ is recommended. |

# SHORT-FORM DESCRIPTION

## CPU

The MSP430<sup>™</sup> CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses and can be handled with all instructions.

### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 4 shows examples of the three types of instruction formats; Table 5 shows the address modes.

### **Table 4. Instruction Word Formats**

| INSTRUCTION FORMAT                       | EXAMPLE   | OPERATION                  |
|------------------------------------------|-----------|----------------------------|
| Dual operands, source-destination        | ADD R4,R5 | $R4 + R5 \rightarrow R5$   |
| Single operands, destination only        | CALL R8   | $PC \to (TOS),  R8 \to PC$ |
| Relative jump, unconditional/conditional | JNE       | Jump-on-equal bit = 0      |

|     | Table 5. | Address | Mode D | escriptions |  |
|-----|----------|---------|--------|-------------|--|
| (0) |          |         |        |             |  |

- - -

| ADDRESS MODE           | S <sup>(1)</sup> | D <sup>(2)</sup> | SYNTAX                                | EXAMPLE          | OPERATION                                                                        |
|------------------------|------------------|------------------|---------------------------------------|------------------|----------------------------------------------------------------------------------|
| Register               | 1                | $\checkmark$     | MOV Rs,Rd                             | MOV R10,R11      | $R10 \rightarrow R11$                                                            |
| Indexed                | 1                | $\checkmark$     | MOV X(Rn),Y(Rm) MOV 2(R5),6(R6) M(2+F |                  | $M(2+R5) \rightarrow M(6+R6)$                                                    |
| Symbolic (PC relative) | 1                | $\checkmark$     | MOV EDE, TONI                         |                  | $M(EDE) \to M(TONI)$                                                             |
| Absolute               | 1                | $\checkmark$     | MOV &MEM,&TCDAT                       |                  | $M(MEM) \rightarrow M(TCDAT)$                                                    |
| Indirect               | 1                |                  | MOV @Rn,Y(Rm)                         | MOV @R10,Tab(R6) | $M(R10) \rightarrow M(Tab+R6)$                                                   |
| Indirect autoincrement | ~                |                  | MOV @Rn+,Rm MOV @R10+,R11             |                  | $\begin{array}{c} M(R10) \rightarrow R11 \\ R10 + 2 \rightarrow R10 \end{array}$ |
| Immediate              | ~                |                  | MOV #X,TONI                           | MOV #45,TONI     | #45 $\rightarrow$ M(TONI)                                                        |

(1) S = source

(2) D = destination





www.ti.com



# **Operating Modes**

The MSP430 microcontrollers have one active mode and five software-selectable low-power modes of operation. An interrupt event can wake up the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active.
- Low-power mode 0 (LPM0)
  - CPU is disabled.
  - ACLK and SMCLK remain active. MCLK is disabled.
- Low-power mode 1 (LPM1)
  - CPU is disabled ACLK and SMCLK remain active. MCLK is disabled.
  - DCO dc-generator is disabled if DCO not used in active mode.
- Low-power mode 2 (LPM2)
  - CPU is disabled.
  - MCLK and SMCLK are disabled.
  - DCO dc-generator remains enabled.
  - ACLK remains active.
- Low-power mode 3 (LPM3)
  - CPU is disabled.
  - MCLK and SMCLK are disabled.
  - DCO dc-generator is disabled.
  - ACLK remains active.
- Low-power mode 4 (LPM4)
  - CPU is disabled.
  - ACLK is disabled.
  - MCLK and SMCLK are disabled.
  - DCO dc-generator is disabled.
  - Crystal oscillator is stopped.



### Interrupt Vector Addresses

The interrupt vectors and the power-up starting address are located in the address range of 0xFFFF to 0xFFC0. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0xFFFE) contains 0xFFFF (for example, if flash is not programmed), the CPU goes into LPM4 immediately after power up.

|                                                          |                                                           | ipi vecioi Addies   |                  |                 |  |
|----------------------------------------------------------|-----------------------------------------------------------|---------------------|------------------|-----------------|--|
| INTERRUPT SOURCE                                         | INTERRUPT FLAG                                            | SYSTEM<br>INTERRUPT | WORD ADDRESS     | PRIORITY        |  |
| Power-up                                                 | PORIFG                                                    |                     |                  |                 |  |
| External Reset                                           | RSTIFG                                                    |                     |                  |                 |  |
| Watchdog                                                 | WDTIFG                                                    | Reset               | 0xFFFE           | 31, highest     |  |
| Flash key violation                                      | KEYV                                                      |                     |                  |                 |  |
| PC out of range <sup>(1)</sup>                           | (2)                                                       |                     |                  |                 |  |
| NMI                                                      | NMIIFG                                                    | (non)-maskable      |                  |                 |  |
| Oscillator Fault                                         | OFIFG                                                     | (non)-maskable      | 0xFFFC           | 30              |  |
| Flash memory access violation                            | ACCVIFG <sup>(2)(3)</sup>                                 | (non)-maskable      |                  |                 |  |
| Timer_B3                                                 | TBCCR0 CCIFG <sup>(4)</sup>                               | maskable            | 0xFFFA           | 29              |  |
| Timer_B3                                                 | TBCCR1 and TBCCR2,<br>CCIFGs, TBIFG <sup>(2)(4)</sup>     | maskable            | 0xFFF8           | 28              |  |
| Comparator_A+                                            | CAIFG                                                     | maskable            | 0xFFF6           | 27              |  |
| Watchdog timer                                           | WDTIFG                                                    | maskable            | 0xFFF4           | 26              |  |
| Timer_A3                                                 | TACCR0 CCIFG <sup>(4)</sup>                               | maskable            | 0xFFF2           | 25              |  |
| Timer_A3                                                 | TACCR1 CCIFG,<br>TACCR2 CCIFG,<br>TAIFG <sup>(2)(4)</sup> | maskable            | 0xFFF0           | 24              |  |
| USCI_A0/USCI_B0 Receive<br>USCI_B0 I2C Status            | UCA0RXIFG,<br>UCB0RXIFG <sup>(2)(5)</sup>                 | maskable            | 0xFFEE           | 23              |  |
| USCI_A0/USCI_B0 Transmit<br>USCI_B0 I2C Receive/Transmit | UCA0TXIFG,<br>UCB0TXIFG <sup>(2)(6)</sup>                 | maskable            | 0xFFEC           | 22              |  |
|                                                          |                                                           |                     | 0xFFEA           | 21              |  |
|                                                          |                                                           |                     | 0xFFE8           | 20              |  |
| I/O port P2 (eight flags)                                | P2IFG.0 to P2IFG.7 <sup>(2)(3)</sup>                      | maskable            | 0xFFE6           | 19              |  |
| I/O port P1 (eight flags)                                | P1IFG.0 to P1IFG.7 <sup>(2)(3)</sup>                      | maskable            | 0xFFE4           | 18              |  |
|                                                          |                                                           |                     | 0xFFE2           | 17              |  |
|                                                          |                                                           |                     | 0xFFE0           | 16              |  |
| See <sup>(7)</sup>                                       |                                                           |                     | 0xFFDE           | 15              |  |
| See <sup>(8)</sup>                                       |                                                           |                     | 0xFFDC to 0xFFC0 | 14 to 0, lowest |  |

### **Table 6. Interrupt Vector Addresses**

(1) A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0x0000 to 0x01FF) or from within unused address range.

(2) Multiple source flags

(3) (non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.

Nonmaskable: neither the individual nor the general interrupt-enable bit will disable an interrupt event.

(4) Interrupt flags are located in the module.

(5) In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG

 (6) In UART/SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG
 (7) This location is used as bootstrap loader security key (BSLSKEY). A 0xAA55 at this location disables the BSL completely.

A zero (0x0) disables the erasure of the flash if an invalid password is supplied.

(8) The interrupt vectors at addresses 0xFFDC to 0xFFC0 are not used in this device and can be used for regular program code if necessary.



### **Special Function Registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

#### Legend

| rw          | Bit can be read and written.                            |
|-------------|---------------------------------------------------------|
| rw-0, 1     | Bit can be read and written. It is Reset or Set by PUC. |
| rw-(0), (1) | Bit can be read and written. It is Reset or Set by POR. |
|             | SFR bit is not present in device.                       |

### Table 7. Interrupt Enable 1

| Address | 7 | 6 | 5      | 4     | 3 | 2 | 1    | 0     |
|---------|---|---|--------|-------|---|---|------|-------|
| 00h     |   |   | ACCVIE | NMIIE |   |   | OFIE | WDTIE |
|         |   |   | rw-0   | rw-0  |   |   | rw-0 | rw-0  |

| WDTIE  | Watchdog timer interrupt enable. Inactive if watchdog mode is selected. Active if watchdog timer is configured in interval timer mode. |
|--------|----------------------------------------------------------------------------------------------------------------------------------------|
| OFIE   | Oscillator fault interrupt enable                                                                                                      |
| NMIIE  | (Non)maskable interrupt enable                                                                                                         |
| ACCVIE | Flash access violation interrupt enable                                                                                                |

### Table 8. Interrupt Enable 2

| Address         | 7              | 6                | 5    | 4 | 3        | 2        | 1        | 0               |
|-----------------|----------------|------------------|------|---|----------|----------|----------|-----------------|
| 01h             |                |                  |      |   | UCB0TXIE | UCBORXIE | UCA0TXIE | <b>UCA0RXIE</b> |
|                 |                |                  |      |   | rw-0     | rw-0     | rw-0     | rw-0            |
| UCA0RXIE        | USCI_A0 receiv | ve-interrupt ena | ble  |   |          |          |          |                 |
| <b>UCA0TXIE</b> | USCI_A0 trans  | mit-interrupt en | able |   |          |          |          |                 |
| UCB0RXIE        | USCI_B0 receiv | ve-interrupt ena | ble  |   |          |          |          |                 |

UCB0TXIE USCI\_B0 transmit-interrupt enable

#### Table 9. Interrupt Flag Register 1

| Address | 7                                            | 6                 | 5                          | 4               | 3               | 2               | 1                          | 0      |
|---------|----------------------------------------------|-------------------|----------------------------|-----------------|-----------------|-----------------|----------------------------|--------|
| 02h     |                                              |                   |                            | NMIIFG          | RSTIFG          | PORIFG          | OFIFG                      | WDTIFG |
|         |                                              |                   |                            | rw-0            | rw-(0)          | rw-(1)          | rw-1                       | rw-(0) |
| WDTIFG  | Set on watchdo<br>Reset on V <sub>CC</sub> p | 0                 | · U                        |                 | , ,             | ۱.              |                            |        |
| OFIFG   | Flag set on osc                              | illator fault     |                            |                 |                 |                 |                            |        |
| RSTIFG  | External reset i                             | nterrupt flag. Se | et on a reset co           | ndition at RST/ | NMI pin in rese | t mode. Reset c | on V <sub>CC</sub> power u | ıp.    |
| PORIFG  | Power-on reset                               | interrupt flag. S | Set on V <sub>CC</sub> pow | er up.          |                 |                 |                            |        |
| NIMUEC  | Sot via DST/NA                               | /I nin            |                            |                 |                 |                 |                            |        |

NMIIFG Set via RST/NMI pin

### Table 10. Interrupt Flag Register 2

| Address          | 7              | 6                  | 5 | 4 | 3         | 2         | 1                | 0         |
|------------------|----------------|--------------------|---|---|-----------|-----------|------------------|-----------|
| 03h              |                |                    |   |   | UCB0TXIFG | UCBORXIFG | <b>UCA0TXIFG</b> | UCA0RXIFG |
|                  |                |                    |   |   | rw-0      | rw-0      | rw-0             | rw-0      |
| UCA0RXIFG        | USCI_A0 receiv | ve-interrupt flag  |   |   |           |           |                  |           |
| <b>UCA0TXIFG</b> | USCI_A0 trans  | mit-interrupt flag | 9 |   |           |           |                  |           |
| <b>UCB0RXIFG</b> | USCI_B0 receiv | ve-interrupt flag  |   |   |           |           |                  |           |
| UCB0TXIFG        | USCI_B0 transi | mit-interrupt flag | 9 |   |           |           |                  |           |



# **Memory Organization**

|                        |           | MSP430F2330     | MSP430F2350     | MSP430F2370     |  |  |
|------------------------|-----------|-----------------|-----------------|-----------------|--|--|
| Memory                 | Size      | 8KB Flash       | 16KB Flash      | 32KB            |  |  |
| Main: interrupt vector | Flash     | 0xFFFF - 0xFFC0 | 0xFFFF - 0xFFC0 | 0xFFFF - 0xFFC0 |  |  |
| Main: code memory      | Flash     | 0xFFFF - 0xE000 | 0xFFFF - 0xC000 | 0xFFFF - 0x8000 |  |  |
| Information memory     | Size      | 256 Byte        | 256 Byte        | 256 Byte        |  |  |
|                        | Flash     | 0x10FF - 0x1000 | 0x10FF - 0x1000 | 0x10FF - 0x1000 |  |  |
| Boot memory            | Size      | 1KB             | 1KB             | 1KB             |  |  |
|                        | ROM       | 0x0FFF - 0x0C00 | 0x0FFF - 0x0C00 | 0x0FFF - 0x0C00 |  |  |
| RAM                    | Size      | 1KB             | 2KB             | 2KB             |  |  |
|                        |           | 0x5FF - 0x0200  | 0x9FF - 0x0200  | 0x09FF - 0x0200 |  |  |
| Peripherals            | 16–bit    | 0x01FF - 0x0100 | 0x01FF - 0x0100 | 0x01FF - 0x0100 |  |  |
|                        | 8–bit     | 0x00FF - 0x0010 | 0x00FF - 0x0010 | 0x00FF - 0x0010 |  |  |
|                        | 8-bit SFR | 0x000F - 0x0000 | 0x000F - 0x0000 | 0x000F - 0x0000 |  |  |

### Table 11. Memory Organization

# Bootstrap Loader (BSL)

The MSP430 bootstrap loader (BSL) enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the *MSP430 Programming Via the Bootstrap Loader User's Guide*, literature number SLAU319.

| BSL FUNCTION  | YFF PACKAGE PINS | RHA PACKAGE PINS |  |  |  |  |  |
|---------------|------------------|------------------|--|--|--|--|--|
| Data transmit | C4 - P1.1        | 5 - P1.1         |  |  |  |  |  |
| Data receive  | C6 - P2.2        | 14 - P2.2        |  |  |  |  |  |

### Table 12. BSL Function Pins

# Flash Memory

The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset, segment A is protected against programming and erasing. It can be unlocked, but care should be taken not to erase this segment if the device-specific calibration data is required.



# Peripherals

www.ti.com

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the *MSP430x2xx Family User's Guide* (SLAU144).

### Oscillator and System Clock

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator, an internal digitally-controlled oscillator (DCO), and a high-frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal, a high-frequency crystal, or the internal very-low-power LF oscillator.
- Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

The DCO settings to calibrate the DCO output frequency are stored in the information memory segment A.

|               | 0                    |      |         |
|---------------|----------------------|------|---------|
| DCO FREQUENCY | CALIBRATION REGISTER | SIZE | ADDRESS |
| 4 MUL         | CALBC1_1MHZ          | byte | 0x10FF  |
| 1 MHz         | CALBC0_1MHZ          | byte | 0x10FE  |
| 0.1411        | CALBC1_8MHZ          | byte | 0x10FD  |
| 8 MHz         | CALBC0_8MHZ          | byte | 0x10FC  |
| 12 MHz        | CALBC1_12MHZ         | byte | 0x10FB  |
|               | CALBC0_12MHZ         | byte | 0x10FA  |
|               | CALBC1_16MHZ         | byte | 0x10F9  |
| 16 MHz        | CALBC0_16MHZ         | byte | 0x10F8  |

 Table 13. DCO Calibration Data, Provided From Factory In Flash Info Memory

 Segment A

### Brownout

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

# Digital I/O

There are four 8-bit I/O ports implemented—ports P1, P2, P3, and P4:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all eight bits of port P1 and P2.
- Read/write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup/pulldown resistor.

The MSP430F23x0 devices provide 32 total port I/O pins available externally. See the device pinout for more information.

### Watchdog Timer (WDT+)

The primary function of the WDT+ module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.



### Hardware Multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs 16×16, 16×8, 8×16, and 8×8 bit operations. The module is capable of supporting signed and unsignedmultiplication as well as signed and unsignedmultiply and accumulate operations. The result of an operation can be accessed immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are required.

## Comparator\_A+

The primary function of the comparator\_A+ module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

### Timer\_A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| INPUT PIN | INPUT PIN NUMBER |                        | MODULE          | MODULE | MODULE           | OUTPUT PI | N NUMBER  |
|-----------|------------------|------------------------|-----------------|--------|------------------|-----------|-----------|
| YFF       | RHA              | DEVICE INPUT<br>SIGNAL | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | YFF       | RHA       |
| B4 – P1.0 | 4 – P1.0         | TACLK                  | TACLK           |        |                  |           |           |
|           |                  | ACLK                   | ACLK            | Timor  | NA               |           |           |
|           |                  | SMCLK                  | SMCLK           | Timer  | INA              |           |           |
| C7 – P2.1 | 13 – P2.1        | TAINCLK                | INCLK           |        |                  |           |           |
| C4 – P1.1 | 5 – P1.1         | TA0                    | CCI0A           |        |                  | C4 – P1.1 | 5 – P1.1  |
| C6 – P2.2 | 14 – P2.2        | TA0                    | CCI0B           | 0000   | TAO              | B6 – P1.5 | 9 - P1.5  |
|           |                  | V <sub>SS</sub>        | GND             | CCR0   | TA0              |           |           |
|           |                  | V <sub>CC</sub>        | V <sub>CC</sub> |        |                  |           |           |
| A5 – P1.2 | 6 – P1.2         | TA1                    | CCI1A           |        |                  | A5 – P1.2 | 6 – P1.2  |
|           |                  | CAOUT<br>(internal)    | CCI1B           | CCR1   | TA1              | A7 – P1.6 | 10 – P1.6 |
|           |                  | V <sub>SS</sub>        | GND             |        |                  | D7 – P2.3 | 15 – P2.3 |
|           |                  | V <sub>CC</sub>        | V <sub>CC</sub> |        |                  |           |           |
| B5 – P1.3 | 7 – P1.3         | TA2                    | CCI2A           |        |                  | B5 – P1.3 | 7 – P1.3  |
|           |                  | ACLK (internal)        | CCI2B           | CCR2   | TAO              | B7 – P1.7 | 11 – P1.7 |
|           |                  | V <sub>SS</sub>        | GND             |        | TA2              | D6 – P2.4 | 16 – P2.4 |
|           |                  | V <sub>CC</sub>        | V <sub>CC</sub> |        |                  |           |           |

### Table 14. Timer\_A3 Signal Connections



# www.ti.com Timer\_B3

Timer\_B3 is a 16-bit timer/counter with three capture/compare registers. Timer\_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| INPUT PIN NUMBER |           | DEVICE INPUT    | INPUT MODULE    | MODULE | IE MODULE        | OUTPUT PIN NUMBER |           |
|------------------|-----------|-----------------|-----------------|--------|------------------|-------------------|-----------|
| YFF              | RHA       | SIGNAL          | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | YFF               | RHA       |
| E2 – P4.7        | 33 – P4.7 | TBCLK           | TACLK           |        |                  |                   |           |
|                  |           | ACLK            | ACLK            | Times  | NIA              |                   |           |
|                  |           | SMCLK           | SMCLK           | Timer  | NA               |                   |           |
|                  |           | TBCLK           | INCLK           |        |                  |                   |           |
| F4 – P4.0        | 26 – P4.0 | TB0             | CCI0A           |        |                  | F4 – P4.0         | 26 – P4.0 |
| F3 – P4.3        | 29 – P4.3 | TB0             | CCI0B           | 0000   | TDO              | F3 – P4.3         | 29 – P4.3 |
|                  |           | V <sub>SS</sub> | GND             | CCR0   | TB0              |                   |           |
|                  |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |
| G3 – P4.1        | 27 – P4.1 | TA1             | CCI1A           |        |                  | G3 – P4.1         | 27 – P4.1 |
| G1 - P4.4        | 30 - P4.4 | TB1             | CCI1B           | 000    | <b>TD</b> (      | G1 – P4.4         | 30 – P4.4 |
|                  |           | V <sub>SS</sub> | GND             | CCR1   | TB1              |                   |           |
|                  |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |
| G2 – P4.2        | 28 – P4.2 | TB2             | CCI2A           |        |                  | G2 – P4.2         | 28 – P4.2 |
|                  |           | ACLK (internal) | CCI2B           | 0000   | TDO              | F1 – P4.5         | 31 – P4.5 |
|                  |           | V <sub>SS</sub> | GND             | CCR2   | TB2              |                   |           |
|                  |           | V <sub>CC</sub> | V <sub>CC</sub> |        |                  |                   |           |

#### Table 15. Timer\_B3 Signal Connections

### **Universal Serial Communications Interface (USCI)**

The USCI module is used for serial data communication. The USCI module supports synchronous communication protocols like SPI (3 or 4 pin), I2C and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection (LIN), and IrDA.

USCI\_A0 provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

USCI\_B0 provides support for SPI (3 or 4 pin) and I2C.



www.ti.com

# **Peripheral File Map**

| MODULE              | REGISTER NAME                        | SHORT NAME | ADDRESS<br>OFFSET |
|---------------------|--------------------------------------|------------|-------------------|
| Timer_B3            | Capture/compare register             | TBCCR2     | 0x0196            |
|                     | Capture/compare register             | TBCCR1     | 0x0194            |
|                     | Capture/compare register             | TBCCR0     | 0x0192            |
|                     | Timer_B register                     | TBR        | 0x0190            |
|                     | Capture/compare control              | TBCCTL2    | 0x0186            |
|                     | Capture/compare control              | TBCCTL1    | 0x0184            |
|                     | Capture/compare control              | TBCCTL0    | 0x0182            |
|                     | Timer_B control                      | TBCTL      | 0x0180            |
|                     | Timer_B interrupt vector             | TBIV       | 0x011E            |
| Гimer_А3            | Capture/compare register             | TACCR2     | 0x0176            |
|                     | Capture/compare register             | TACCR1     | 0x0174            |
|                     | Capture/compare register             | TACCR0     | 0x0172            |
|                     | Timer_A register                     | TAR        | 0x0170            |
|                     | Capture/compare control              | TACCTL2    | 0x0166            |
|                     | Capture/compare control              | TACCTL1    | 0x0164            |
|                     | Capture/compare control              | TACCTLO    | 0x0162            |
|                     | Timer_A control                      | TACTL      | 0x0160            |
|                     | Timer_A interrupt vector             | TAIV       | 0x012E            |
| Flash Memory        | Flash control 3                      | FCTL3      | 0x012C            |
|                     | Flash control 2                      | FCTL2      | 0x012A            |
|                     | Flash control 1                      | FCTL1      | 0x0128            |
| Hardware Multiplier | Sum extend                           | SUMEXT     | 0x013E            |
|                     | Result high word                     | RESHI      | 0x013C            |
|                     | Result low word                      | RESLO      | 0x013A            |
|                     | Second operand                       | OP2        | 0x0138            |
|                     | Multiply signed +accumulate/operand1 | MACS       | 0x0136            |
|                     | Multiply+accumulate/operand1         | MAC        | 0x0134            |
|                     | Multiply signed/operand1             | MPYS       | 0x0132            |
|                     | Multiply unsigned/operand1           | MPY        | 0x0130            |
| Watchdog Timer+     | Watchdog/timer control               | WDTCTL     | 0x0120            |

# Table 16. Peripherals With Word Access

| Table 17. | Peripherals | With Byte | e Access |
|-----------|-------------|-----------|----------|
|-----------|-------------|-----------|----------|

| MODULE  | REGISTER NAME              | SHORT NAME | ADDRESS<br>OFFSET |
|---------|----------------------------|------------|-------------------|
| USCI_B0 | USCI_B0 transmit buffer    | UCB0TXBUF  | 0x06F             |
|         | USCI_B0 receive buffer     | UCBORXBUF  | 0x06E             |
|         | USCI_B0 status             | UCB0STAT   | 0x06D             |
|         | USCI_B0 bit rate control 1 | UCB0BR1    | 0x06B             |
|         | USCI_B0 bit rate control 0 | UCB0BR0    | 0x06A             |
|         | USCI_B0 control 1          | UCB0CTL1   | 0x069             |
|         | USCI_B0 control 0          | UCB0CTL0   | 0x068             |
|         | USCI_B0 I2C slave address  | UCB0SA     | 0x011A            |
|         | USCI_B0 I2C own address    | UCB0OA     | 0x0118            |

# MSP430F23x0



SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

### www.ti.com

| MODULE             | REGISTER NAME                  | SHORT NAME | ADDRESS<br>OFFSET |
|--------------------|--------------------------------|------------|-------------------|
| JSCI_A0            | USCI_A0 transmit buffer        | UCA0TXBUF  | 0x0067            |
|                    | USCI_A0 receive buffer         | UCA0RXBUF  | 0x0066            |
|                    | USCI_A0 status                 | UCA0STAT   | 0x0065            |
|                    | USCI_A0 modulation control     | UCA0MCTL   | 0x0064            |
|                    | USCI_A0 baud rate control 1    | UCA0BR1    | 0x0063            |
|                    | USCI_A0 baud rate control 0    | UCA0BR0    | 0x0062            |
|                    | USCI_A0 control 1              | UCA0CTL1   | 0x0061            |
|                    | USCI_A0 control 0              | UCA0CTL0   | 0x0060            |
|                    | USCI_A0 IrDA receive control   | UCA0IRRCTL | 0x005F            |
|                    | USCI_A0 IrDA transmit control  | UCA0IRTCTL | 0x005E            |
|                    | USCI_A0 auto baud rate control | UCA0ABCTL  | 0x005D            |
| asic Clock System+ | Basic clock system control 3   | BCSCTL3    | 0x0053            |
|                    | Basic clock system control 2   | BCSCTL2    | 0x0058            |
|                    | Basic clock system control 1   | BCSCTL1    | 0x0057            |
|                    | DCO clock frequency control    | DCOCTL     | 0x0056            |
| ort P4             | Port P4 resistor enable        | P4REN      | 0x0011            |
|                    | Port P4 selection              | P4SEL      | 0x001F            |
|                    | Port P4 direction              | P4DIR      | 0x001E            |
|                    | Port P4 output                 | P4OUT      | 0x001D            |
|                    | Port P4 input                  | P4IN       | 0x001C            |
| ort P3             | Port P3 resistor enable        | P3REN      | 0x0010            |
|                    | Port P3 selection              | P3SEL      | 0x001B            |
|                    | Port P3 direction              | P3DIR      | 0x001A            |
|                    | Port P3 output                 | P3OUT      | 0x0019            |
|                    | Port P3 input                  | P3IN       | 0x0018            |
| ort P2             | Port P2 resistor enable        | P2REN      | 0x002F            |
|                    | Port P2 selection              | P2SEL      | 0x002E            |
|                    | Port P2 interrupt enable       | P2IE       | 0x002D            |
|                    | Port P2 interrupt edge select  | P2IES      | 0x002C            |
|                    | Port P2 interrupt flag         | P2IFG      | 0x002B            |
|                    | Port P2 direction              | P2DIR      | 0x002A            |
|                    | Port P2 output                 | P2OUT      | 0x0029            |
|                    | Port P2 input                  | P2IN       | 0x0028            |
| ort P1             | Port P1 resistor enable        | P1REN      | 0x0027            |
|                    | Port P1 selection              | P1SEL      | 0x0026            |
|                    | Port P1 interrupt enable       | P1IE       | 0x0025            |
|                    | Port P1 interrupt edge select  | P1IES      | 0x0024            |
|                    | Port P1 interrupt flag         | P1IFG      | 0x0023            |
|                    | Port P1 direction              | P1DIR      | 0x0022            |
|                    | Port P1 output                 | P1OUT      | 0x0021            |
|                    | Port P1 input                  | P1IN       | 0x0020            |
| pecial Function    | SFR interrupt flag 2           | IFG2       | 0x0003            |
|                    | SFR interrupt flag 1           | IFG1       | 0x0002            |
|                    | SFR interrupt enable 2         | IE2        | 0x0001            |
|                    | SFR interrupt enable 1         | IE1        | 0x0000            |

# Table 17. Peripherals With Byte Access (continued)



### Absolute Maximum Ratings<sup>(1)</sup>

| Voltage applied at $V_{CC}$ to $V_{SS}$              |                                              | -0.3 V to 4.1 V |
|------------------------------------------------------|----------------------------------------------|-----------------|
| Voltage applied to any pin <sup>(2)</sup>            | -0.3 V to (V <sub>CC</sub> + 0.3 V)<br>+2 mA |                 |
| Diode current at any device terminal                 |                                              | ±2 mA           |
|                                                      | Unprogrammed device                          | -55°C to 150°C  |
| Storage temperature, T <sub>stg</sub> <sup>(3)</sup> | Programmed device                            | -55°C to 150°C  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.

(3) Higher temperature may be applied during board soldering process according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

## **Recommended Operating Conditions**<sup>(1)</sup>

|                 |                                                                                                                                                                                                                                                                   |                                                    | MIN | MAX  | UNIT |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|------|------|
| V               | V <sub>CC</sub> Supply voltage (2), $AV_{CC} = DV_{CC} = V_{CC}$ V <sub>SS</sub> Supply voltage, $AV_{SS} = DV_{SS} = V_{SS}$ T <sub>A</sub> Operating free-air temperature         Processor frequency (maximum MCLK frequency) <sup>(1)(3)</sup> (see Figure 1) | During program execution                           | 1.8 | 3.6  | V    |
| VCC             |                                                                                                                                                                                                                                                                   | During flash memory programming                    | 2.2 | 3.6  | v    |
| V <sub>SS</sub> | Supply voltage, $AV_{SS} = DV_{SS} = V_{SS}$                                                                                                                                                                                                                      |                                                    | 0   | 0    | V    |
| -               |                                                                                                                                                                                                                                                                   | I version                                          | -40 | 85   | °C   |
| IA              | Supply voltage, $AV_{SS} = DV_{SS} = V_{SS}$<br>Operating free-air temperature<br>Processor frequency (maximum MCLK frequency) <sup>(1)(3)</sup>                                                                                                                  | T version                                          | -40 | 105  | C    |
|                 |                                                                                                                                                                                                                                                                   | $V_{CC}$ = 1.8 V, Duty cycle = 50% ±10%            | dc  | 4.15 |      |
| <b>f</b> SYSTEM | VSS     Supply voltage, $AV_{SS} = DV_{SS} = V_{SS}$ TA     Operating free-air temperature       Processor frequency (maximum MCLK frequency) <sup>(1)(3)</sup> $V_{C}$ SYSTEM     Processor frequency (maximum MCLK frequency) <sup>(1)(3)</sup>                 | $V_{CC}$ = 2.7 V, Duty cycle = 50% ±10%            | dc  | 12   | MHz  |
|                 |                                                                                                                                                                                                                                                                   | $V_{CC} \ge 3.3 \text{ V}$ , Duty cycle = 50% ±10% | dc  | 16   |      |

(1) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.

(2) It is recommended to power AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of 0.3 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power-up.

(3) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency.



NOTE: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 1. Operating Area



#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

# Active Mode Supply Current (Into DV<sub>cc</sub> + AV<sub>cc</sub> ) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)(2)</sup>

| F                      | PARAMETER                           | TEST CONDITIONS                                                                                                                                                                                                              | T <sub>A</sub> | V <sub>cc</sub> | MIN TYP    | MAX        | UNIT |  |
|------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|------------|------------|------|--|
| I <sub>AM,1MHz</sub>   | Active mode (AM)<br>current (1 MHz) |                                                                                                                                                                                                                              |                | 2.2 V<br>3 V    | 270<br>390 | 370<br>550 | μΑ   |  |
|                        |                                     | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                                                                                            |                | 2.2 V           | 226        |            |      |  |
| I <sub>AM,1MHz</sub>   | Active mode (AM)<br>current (1 MHz) | $      f_{ACLK} = 32768 \text{ Hz}, \\            Program executes in RAM, \\            BCSCTL1 = CALBC1_1MHZ, \\            DCOCTL = CALDCO_1MHZ, \\            CPUOFF = 0, SCG0 = 0, SCG1 = 0, \\            OSCOFF = 0 $ |                | 3 V             | 318        |            | μA   |  |
|                        |                                     | $f_{MCLK} = f_{SMCLK} = f_{ACLK} = 32768 \text{ Hz} / 8$                                                                                                                                                                     | -40°C to 85°C  | 0.0.1/          | 2          | 6          | 3    |  |
|                        |                                     | = 4096 Hz,<br>f <sub>DCO</sub> = 0 Hz,                                                                                                                                                                                       | 105°C          | 2.2 V           |            | 14         |      |  |
| 1                      | Active mode (AM)                    | Program executes in flash,                                                                                                                                                                                                   | -40°C to 85°C  |                 | 3          | 9          | μA   |  |
| I <sub>AM,4kHz</sub> ( | current (4 kHz)                     | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,<br>CPUOFF = 0, SCG0 = 1, SCG1 = 0,<br>OSCOFF = 0                                                                                                                        | 105°C          | 3 V             |            | 17         | μα   |  |
|                        |                                     | $f_{MCLK} = f_{SMCLK} = f_{DCO(0,0)} \approx 100 \text{ kHz},$                                                                                                                                                               | -40°C to 85°C  | 0.01/           | 60         | 85         |      |  |
|                        | Active mode (AM)                    | $f_{ACLK} = 0 Hz,$                                                                                                                                                                                                           | 105°C          | 2.2 V           |            | 95         |      |  |
| IAM,100kHz             | current (100 kHz)                   | Program executes in flash,<br>RSELx = 0, DCOx = 0, CPUOFF = 0,                                                                                                                                                               | -40°C to 85°C  | 2.14            | 72         | 95         | μA   |  |
|                        |                                     | SCG0 = 0, SCG1 = 0, OSCOFF = 1                                                                                                                                                                                               | 105°C          | 3 V             |            | 105        |      |  |

(1)

All inputs are tied to 0 V or V<sub>CC</sub>. Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external (2) load capacitance is chosen to closely match the required 9 pF.

#### Typical Characteristics - Active-Mode Supply Current (Into DV<sub>cc</sub> + AV<sub>cc</sub>) **ACTIVE-MODE CURRENT**



#### ACTIVE-MODE CURRENT vs DCO FREQUENCY



EXAS STRUMENTS

www.ti.com

# Low-Power-Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current <sup>(1)(2)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PA                | RAMETER                                           | TEST CONDITIONS                                                                                                                                      | T <sub>A</sub> | V <sub>cc</sub> | MIN TYP | MAX | UNIT         |
|-------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------|-----|--------------|
|                   |                                                   | f <sub>MCLK</sub> = 0 MHz,                                                                                                                           | -40°C to 85°C  | 0.0.1/          | 68      | 84  |              |
|                   |                                                   | $f_{SMCLK} = f_{DCO} = 1 \text{ MHz},$<br>$f_{ACLK} = 32768 \text{ Hz},$                                                                             | 105°C          | 2.2 V           |         | 90  |              |
| ILPM0. 1MHz       | Low-power mode 0<br>(LPM0) current <sup>(3)</sup> | $BCSCTL1 = CALBC1_1MHZ,$                                                                                                                             | -40°C to 85°C  |                 | 88      | 110 | μA           |
|                   | (LPMO) current <sup>(4)</sup>                     | DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 1, SCG0 = 0, SCG1 = 0,<br>OSCOFF = 0                                                                               | 105°C          | 3 V             |         | 115 |              |
|                   |                                                   | $f_{MCLK} = 0 MHz,$                                                                                                                                  | -40°C to 85°C  | 2.2 V           | 36      | 45  |              |
|                   | Low-power mode 0                                  | $f_{SMCLK} = f_{DCO}(0, 0) \approx 100 \text{ kHz},$<br>$f_{ACLK} = 0 \text{ Hz},$                                                                   | 105°C          | 2.2 V           |         | 50  |              |
| LPM0, 100kHz      | (LPM0) current <sup>(3)</sup>                     | RSELx = 0, $DCOx = 0$ ,                                                                                                                              | -40°C to 85°C  |                 | 40      | 50  | μA           |
|                   |                                                   | $CPUOFF = 1, SCG0 = 0, SCG1 = 0, \\OSCOFF = 1$                                                                                                       | 105°C          | 3 V             |         | 54  |              |
|                   |                                                   | $f_{MCLK} = f_{SMCLK} = 0 MHz,$                                                                                                                      | -40°C to 85°C  | 2.2.1/          | 20      | 28  |              |
|                   |                                                   | $f_{DCO} = 1 \text{ MHz},$<br>$f_{ACLK} = 32768 \text{ Hz},$                                                                                         | 105°C          | 2.2 V           |         | 32  |              |
| I <sub>LPM2</sub> | Low-power mode 2<br>(LPM2) current <sup>(4)</sup> | $BCSCTL1 = CALBC1_1MHZ,$                                                                                                                             | -40°C to 85°C  |                 | 23      | 32  | μA           |
|                   |                                                   | DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 1, SCG0 = 0, SCG1 = 1,<br>OSCOFF = 0                                                                               | 105°C          | 3 V             |         | 37  |              |
|                   |                                                   |                                                                                                                                                      | -40°C to 25°C  |                 | 0.7     | 1   | μA           |
|                   |                                                   |                                                                                                                                                      | 85°C           | 2.2 V           |         | 3.3 |              |
|                   | Low-power mode 3<br>(LPM3) current <sup>(4)</sup> | f <sub>DCO</sub> = f <sub>MCLK</sub> = f <sub>SMCLK</sub> = 0 MHz,<br>f <sub>ACLK</sub> = 32768 Hz,<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,<br>OSCOFF = 0 | 105°C          |                 |         | 10  |              |
| LPM3, LFXT1       |                                                   |                                                                                                                                                      | -40°C to 25°C  |                 | 0.85    | 1.2 |              |
| 'LPM3, LFXT1      |                                                   |                                                                                                                                                      | 85°C           | 3 V             |         | 3.8 |              |
|                   |                                                   |                                                                                                                                                      | 105°C          |                 |         | 12  |              |
|                   |                                                   |                                                                                                                                                      | -40°C to 25°C  |                 | 0.25    | 0.8 |              |
|                   |                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                    | 85°C           | 2.2 V           |         | 2.9 |              |
| l                 | Low-power mode 3                                  | f <sub>ACLK</sub> from internal LF oscillator<br>(VLO),                                                                                              | 105°C          |                 |         | 9   | μA           |
| LPM3, VLO         | current, (LPM3) <sup>(4)</sup>                    | CPUOFF = 1, SCG0 = 1, SCG1 = 1,                                                                                                                      | -40°C to 25°C  |                 | 0.35    | 1   | μΛ           |
|                   |                                                   | OSCOFF = 0                                                                                                                                           | 85°C           | 3 V             |         | 3.5 |              |
|                   |                                                   |                                                                                                                                                      | 105°C          |                 |         | 11  |              |
|                   |                                                   |                                                                                                                                                      | -40°C          |                 |         | 0.5 |              |
|                   |                                                   |                                                                                                                                                      | 25°C           | 2.2 V           |         | 0.5 |              |
|                   |                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 MHz,$                                                                                                            | 85°C           | 2.2 V           | 1.7     | 2.7 |              |
| l. <b></b> .      | Low-power mode 4                                  | $f_{ACLK} = 0$ Hz,                                                                                                                                   | 105°C          |                 |         | 8.6 | μA<br>5<br>5 |
| I <sub>LPM4</sub> | (LPM4) current <sup>(5)</sup>                     | CPUOFF = 1, $SCG0 = 1$ , $SCG1 = 1$ ,<br>OSCOFF = 1                                                                                                  | -40°C          |                 |         | 0.5 |              |
|                   |                                                   |                                                                                                                                                      | 25°C           | 3 V             |         | 0.5 |              |
|                   |                                                   |                                                                                                                                                      | 85°C           | 5 V             | 1.9     | 3   |              |
|                   |                                                   |                                                                                                                                                      | 105°C          |                 |         | 9   |              |

(1)

All inputs are tied to 0 V or  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external (2) load capacitance is chosen to closely match the required 9 pF. Current for brownout and WDT clocked by SMCLK included. Current for brownout and WDT clocked by ACLK included.

(3)

(4)

(5) Current for brownout included.



#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

# Schmitt-Trigger Inputs (Ports P1, P2, P3, P4, JTAG, RST/NMI, XIN<sup>(1)</sup>)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                        | TEST CONDITIONS                                                    | V <sub>cc</sub> | MIN                  | TYP | MAX                  | UNIT |
|-------------------|--------------------------------------------------|--------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------|
|                   |                                                  |                                                                    |                 | 0.45 V <sub>CC</sub> |     | 0.75 V <sub>CC</sub> |      |
| V <sub>IT+</sub>  | Positive-going input threshold voltage           |                                                                    | 2.2 V           | 1                    |     | 1.65                 | V    |
|                   |                                                  |                                                                    | 3 V             | 1.35                 |     | 2.25                 |      |
|                   |                                                  |                                                                    |                 | 0.25 V <sub>CC</sub> |     | 0.55 V <sub>CC</sub> |      |
| V <sub>IT-</sub>  | IT- Negative-going input threshold voltage       |                                                                    | 2.2 V           | 0.55                 |     | 1.20                 | V    |
|                   |                                                  |                                                                    | 3 V             | 0.75                 |     | 1.65                 |      |
|                   |                                                  |                                                                    | 2.2 V           | 0.2                  |     | 1                    | V    |
| V <sub>hys</sub>  | Input voltage hysteresis ( $V_{IT+} - V_{IT-}$ ) |                                                                    | 3 V             | 0.3                  |     | 1                    | V    |
| R <sub>Pull</sub> | Pullup/pulldown resistor                         | For pullup: $V_{IN} = V_{SS}$ ,<br>For pulldown: $V_{IN} = V_{CC}$ |                 | 20                   | 35  | 50                   | kΩ   |
| CI                | Input capacitance                                | $V_{IN} = V_{SS} \text{ or } V_{CC}$                               |                 |                      | 5   |                      | pF   |

(1) XIN only in bypass mode

# Inputs (Ports P1, P2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER | TEST CONDITIONS                                                                              | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|-----------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>(int)</sub> |           | Port P1, P2: P1.x to P2.x, External trigger pulse width to set interrupt flag <sup>(1)</sup> | 2.2 V/3 V       | 20  |     |     | ns   |

(1) An external signal sets the interrupt flag every time the minimum interrupt pulse width  $t_{(int)}$  is met. It may be set with trigger signals shorter than  $t_{(int)}$ .

### Leakage Current (Ports P1, P2, P3, P4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|-----|-----|-----|------|
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current | (1) (2)         | 2.2 V/3 V       |     |     | ±50 | nA   |

(1) The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pin(s), unless otherwise noted.

(2) The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.

www.ti.com

# Outputs (Ports P1, P2, P3, P4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                    | TEST CONDITIONS                       | V <sub>cc</sub> | MIN                    | MAX                    | UNIT |
|-------------------|------------------------------|---------------------------------------|-----------------|------------------------|------------------------|------|
|                   |                              | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | 2.2 V           | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |
| V                 | DH High-level output voltage | $I_{OH(max)} = -6 \text{ mA}^{(2)}$   | 2.2 V           | V <sub>CC</sub> - 0.6  | V <sub>CC</sub>        | V    |
| V <sub>OH</sub>   |                              | $I_{OH(max)} = -1.5 \text{ mA}^{(1)}$ | 3 V             | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |
|                   |                              | $I_{OH(max)} = -6 \text{ mA}^{(2)}$   | 3 V             | V <sub>CC</sub> - 0.6  | V <sub>CC</sub>        |      |
|                   |                              | $I_{OL(max)} = 1.5 \text{ mA}^{(1)}$  | 2.2 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
| V                 | Low-level output voltage     | $I_{OL(max)} = 6 \text{ mA}^{(2)}$    | 2.2 V           | V <sub>SS</sub>        | V <sub>SS</sub> + 0.6  | V    |
| V <sub>OL</sub> L | Low-level output voltage     | $I_{OL(max)} = 1.5 \text{ mA}^{(1)}$  | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |
|                   |                              | $I_{OL(max)} = 6 \text{ mA}^{(2)}$    | 3 V             | V <sub>SS</sub>        | V <sub>SS</sub> + 0.6  |      |

(1) The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±12 mA to hold the maximum voltage drop specified.

(2) The maximum total current, I<sub>OH(max)</sub> and I<sub>OL(max)</sub>, for all outputs combined, should not exceed ±48 mA to hold the maximum voltage drop specified.

# Output Frequency (Ports P1, P2, P3, P4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                                | TEST CONDITIONS                                      | Vcc   | MIN | TYP | MAX | UNIT    |
|---------------------|--------------------------------------------------------------------------|------------------------------------------------------|-------|-----|-----|-----|---------|
| f <sub>Px.y</sub> F | Port output frequency (with load) P1.4/SMCLK, $C_L = 20 \text{ pF}, R_L$ | D(1)(2)                                              | 2.2 V |     |     | 7.5 | N 41 1- |
|                     |                                                                          | P1.4/SINCLR, $C_L = 20$ pF, $R_L = 1$ KΩ $(1.4)$     | 3 V   |     |     | 12  | MHz     |
| 4                   |                                                                          |                                                      | 2.2 V |     |     | 7.5 | N 41 1- |
| TPort°CLK           | Clock output frequency P2.0/                                             | P2.0/ACLK, P1.4/SMCLK, $C_{L} = 20 \text{ pF}^{(2)}$ | 3 V   |     |     | 16  | MHz     |

 A resistive divider with two 0.5-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

(2) The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.





# POR/Brownout Reset (BOR)<sup>(1)(2)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                       | TEST CONDITIONS              | V <sub>cc</sub> | MIN | TYP                           | MAX  | UNIT |
|-------------------------|-----------------------------------------------------------------|------------------------------|-----------------|-----|-------------------------------|------|------|
| V <sub>CC(start)</sub>  | See Figure 8                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     | 0.7 ×<br>V <sub>(B_IT-)</sub> |      | V    |
| V <sub>(B_IT-)</sub>    | See Figure 8 through Figure 10                                  | $dV_{CC}$ / $dt \le 3$ V/s   |                 |     |                               | 1.71 | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 8                                                    | $dV_{CC}/dt \le 3 V/s$       |                 | 70  | 130                           | 210  | mV   |
| t <sub>d(BOR)</sub>     | See Figure 8                                                    |                              |                 |     |                               | 2000 | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at RST/NMI pin to accepted reset internally |                              | 2.2 V/3 V       | 2   |                               |      | μs   |

The current consumption of the brownout module is already included in the I<sub>CC</sub> current consumption data. The voltage level (1)

 $V_{(B\_IT-)} + V_{hys(B\_IT-)}$  is  $\leq 1.8$  V. During power up, the CPU begins code execution following a period of  $t_{d(BOR)}$  after  $V_{CC} = V_{(B\_IT-)} + V_{hys(B\_IT-)}$ . The default DCO settings must not be changed until  $V_{CC} \geq V_{CC(min)}$ , where  $V_{CC(min)}$  is the minimum supply voltage for the desired operating frequency. (2)



Figure 8. POR/Brownout Reset (BOR) vs Supply Voltage





Figure 9.  $V_{CC(drop)}$  Level With a Square Voltage Drop to Generate a POR/Brownout Signal



Figure 10. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal

# MSP430F23x0

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

## **Main DCO Characteristics**

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often  $f_{DCO(RSEL,DCO+1)}$  is used within the period of 32 DCOCLK cycles. The frequency  $f_{DCO(RSEL,DCO)}$  is used for the remaining cycles. The frequency is an average equal to:

 $f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$ 

# **DCO Frequency**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                       | TEST CONDITIONS                                       | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|-------------------------------------------------|-------------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                                 | RSELx < 14                                            |                 | 1.8  |      | 3.6  |       |
| V <sub>CC</sub>        | Supply voltage range                            | RSELx = 14                                            |                 | 2.2  |      | 3.6  | V     |
|                        |                                                 | RSELx = 15                                            |                 | 3.0  |      | 3.6  |       |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                            | RSELx = 0, $DCOx = 0$ , $MODx = 0$                    | 2.2 V/3 V       | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                            | RSELx = 0, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                            | RSELx = 1, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.10 |      | 0.20 | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                            | RSELx = 2, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.14 |      | 0.28 | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                            | RSELx = 3, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.20 |      | 0.40 | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                            | RSELx = 4, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.28 |      | 0.54 | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                            | RSELx = 5, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.39 |      | 0.77 | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                            | RSELx = 6, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                            | RSELx = 7, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                            | RSELx = 8, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 1.10 |      | 2.10 | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                            | RSELx = 9, $DCOx = 3$ , $MODx = 0$                    | 2.2 V/3 V       | 1.60 |      | 3.00 | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                           | RSELx = 10, DCOx = 3, MODx = 0                        | 2.2 V/3 V       | 2.50 |      | 4.30 | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                           | RSELx = 11, DCOx = 3, MODx = 0                        | 2.2 V/3 V       | 3.00 |      | 5.50 | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                           | RSELx = 12, DCOx = 3, MODx = 0                        | 2.2 V/3 V       | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                           | RSELx = 13, DCOx = 3, MODx = 0                        | 2.2 V/3 V       | 6.00 |      | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                           | RSELx = 14, DCOx = 3, MODx = 0                        | 2.2 V/3 V       | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                           | RSELx = 15, DCOx = 3, MODx = 0                        | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                           | RSELx = 15, DCOx = 7, MODx = 0                        | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between<br>range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)} / f_{DCO(RSEL,DCO)}$  | 2.2 V/3 V       |      |      | 1.55 | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1        | $S_{DCO} = f_{DCO(RSEL, DCO+1)} / f_{DCO(RSEL, DCO)}$ | 2.2 V/3 V       | 1.05 | 1.08 | 1.12 | ratio |
|                        | Duty cycle                                      | Measured at P1.4/SMCLK                                | 2.2 V/3 V       | 40   | 50   | 60   | %     |

STRUMENTS

EXAS

www.ti.com

## **Calibrated DCO Frequencies - Tolerance at Calibration**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                          | TEST CONDITIONS                                                        | TA   | Vcc | MIN   | TYP  | MAX   | UNIT |
|-------------------------|------------------------------------|------------------------------------------------------------------------|------|-----|-------|------|-------|------|
|                         | Frequency tolerance at calibration |                                                                        | 25°C | 3 V | -1    | ±0.2 | +1    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value            | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C | 3 V | 0.990 | 1    | 1.010 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value            | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C | 3 V | 7.920 | 8    | 8.080 | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value           | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C | 3 V | 11.88 | 12   | 12.12 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value           | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C | 3 V | 15.84 | 16   | 16.16 | MHz  |

# Calibrated DCO Frequencies - Tolerance Over Temperature 0°C to 85°C

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                           | TEST CONDITIONS                                                        | T <sub>A</sub> | Vcc   | MIN   | TYP  | MAX   | UNIT |
|-------------------------|-------------------------------------|------------------------------------------------------------------------|----------------|-------|-------|------|-------|------|
|                         | 1-MHz tolerance over<br>temperature |                                                                        | 0°C to 85°C    | 3 V   | -2.5  | ±0.5 | +2.5  | %    |
|                         | 8-MHz tolerance over temperature    |                                                                        | 0°C to 85°C    | 3 V   | -2.5  | ±1   | +2.5  | %    |
|                         | 12-MHz tolerance over temperature   |                                                                        | 0°C to 85°C    | 3 V   | -2.5  | ±1   | +2.5  | %    |
|                         | 16-MHz tolerance over temperature   |                                                                        | 0°C to 85°C    | 3 V   | -3    | ±2   | +3    | %    |
|                         |                                     | BCSCTL1 = CALBC1_1MHZ,                                                 |                | 2.2 V | 0.97  | 1    | 1.03  |      |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value             | DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms                             | 0°C to 85°C    | 3 V   | 0.975 | 1    | 1.025 | MHz  |
|                         |                                     |                                                                        |                | 3.6 V | 0.97  | 1    | 1.03  |      |
|                         |                                     | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,                        | 0°C to 85°C    | 2.2 V | 7.76  | 8    | 8.4   |      |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value             |                                                                        |                | 3 V   | 7.8   | 8    | 8.2   | +    |
|                         |                                     | Gating time: 5 ms                                                      |                | 3.6 V | 7.6   | 8    | 8.24  |      |
|                         |                                     | BCSCTL1 = CALBC1 12MHZ,                                                |                | 2.2 V | 11.64 | 12   | 12.36 |      |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value            | $DCOCTL = CALDCO_12MHZ,$                                               | 0°C to 85°C    | 3 V   | 11.64 | 12   | 12.36 | MHz  |
|                         |                                     | Gating time: 5 ms                                                      |                | 3.6 V | 11.64 | 12   | 12.36 | İ I  |
|                         |                                     | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms |                | 3 V   | 15.52 | 16   | 16.48 |      |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value            |                                                                        | 0°C to 85°C    | 3.6 V | 15    | 16   | 16.48 | MHz  |

# Calibrated DCO Frequencies - Tolerance Over Supply Voltage $V_{\text{cc}}$

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                      | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>cc</sub> | MIN   | TYP | MAX   | UNIT |
|-------------------------|--------------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|-----|-------|------|
|                         | 1-MHz tolerance over $V_{CC}$  |                                                                        | 25°C           | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 8-MHz tolerance over $V_{CC}$  |                                                                        | 25°C           | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 12-MHz tolerance over $V_{CC}$ |                                                                        | 25°C           | 2.2 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 16-MHz tolerance over $V_{CC}$ |                                                                        | 25°C           | 3 V to 3.6 V    | -6    | ±2  | +3    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value        | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C           | 1.8 V to 3.6 V  | 0.97  | 1   | 1.03  | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value        | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C           | 1.8 V to 3.6 V  | 7.76  | 8   | 8.24  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value       | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C           | 2.2 V to 3.6 V  | 11.64 | 12  | 12.36 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value       | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C           | 3 V to 3.6 V    | 15    | 16  | 16.48 | MHz  |

# **Calibrated DCO Frequencies - Overall Tolerance**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| P                       | ARAMETER                    | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------------|-----------------------------|------------------------------------------------------------------------|----------------|-----------------|------|-----|------|------|
|                         | 1-MHz tolerance<br>overall  |                                                                        | -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 8-MHz tolerance<br>overall  |                                                                        | -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 12-MHz tolerance<br>overall |                                                                        | -40°C to 105°C | 2.2 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 16-MHz tolerance<br>overall |                                                                        | -40°C to 105°C | 3 V to 3.6 V    | -6   | ±3  | +6   | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value     | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | -40°C to 105°C | 1.8 V to 3.6 V  | 0.95 | 1   | 1.05 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value     | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | -40°C to 105°C | 1.8 V to 3.6 V  | 7.6  | 8   | 8.4  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value    | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | -40°C to 105°C | 2.2 V to 3.6 V  | 11.4 | 12  | 12.6 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value    | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | -40°C to 105°C | 3 V to 3.6 V    | 15   | 16  | 17   | MHz  |

TEXAS INSTRUMENTS

www.ti.com



SLAS518E - AUGUST 2006 - REVISED AUGUST 2011



STRUMENTS

XAS

# Wake-Up From Lower-Power Modes (LPM3/4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                   | TEST CONDITIONS                                  | V <sub>cc</sub> | MIN T                                           | YP MAX | UNIT |  |
|-------------------------|---------------------------------------------|--------------------------------------------------|-----------------|-------------------------------------------------|--------|------|--|
|                         |                                             | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ   |                 |                                                 |        |      |  |
| . DCC                   | DCO clock wake-up time                      | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ   | 2.2 V/3 V       |                                                 | 1.5    |      |  |
| <sup>t</sup> DCO,LPM3/4 | from LPM3/4 <sup>(1)</sup>                  | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ |                 |                                                 | 1      | μs   |  |
|                         |                                             | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ | 3 V             |                                                 | 1      |      |  |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup> |                                                  |                 | 1 / f <sub>MCLK</sub><br>t <sub>Clock,LPM</sub> |        |      |  |

(1) The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, a port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

(2) Parameter applicable only if DCOCLK is used for MCLK.

### Typical Characteristics - DCO Clock Wake-Up Time From LPM3/4 CLOCK WAKE-UP TIME FROM LPM3





#### www.ti.com

### DCO With External Resistor Rosc<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                  | TEST CONDITIONS                                                                         | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|-----------------------|--------------------------------------------|-----------------------------------------------------------------------------------------|-----------------|---------|-----|------|
|                       |                                            | DCOR = 1,                                                                               | 2.2 V           | 1.8     |     |      |
| f <sub>DCO,ROSC</sub> | DCO output frequency with R <sub>OSC</sub> | $\begin{aligned} RSELx &= 4, \ DCOx = 3, \ MODx = 0, \\ T_A &= 25^\circC \end{aligned}$ | 3 V             | 1.95    |     | MHz  |
| D <sub>T</sub>        | Temperature drift                          | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0                                              | 2.2 V/3 V       | ±0.1    |     | %/°C |
| D <sub>V</sub>        | Drift with $V_{CC}$                        | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0                                              | 2.2 V/3 V       | 10      |     | %/V  |

(1)  $R_{OSC} = 100 \text{ k}\Omega$ . Metal film resistor, type 0257, 0.6 W with 1% tolerance and  $T_{K} = \pm 50 \text{ ppm/°C}$ .



STRUMENTS

FXAS

# Crystal Oscillator LFXT1, Low-Frequency Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                               | TEST CONDITIONS                                                                       | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT       |  |
|-----------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------------|--|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal<br>frequency, LF mode 0, 1                     | XTS = 0, LFXT1Sx = 0 or 1                                                             | 1.8 V to 3.6 V  |       | 32768 |       | Hz         |  |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level<br>square wave input frequency,<br>LF mode | XTS = 0, XCAPx = 0, LFXT1Sx = 3                                                       | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz         |  |
| 04                          | Oscillation allowance for                                               | XTS = 0, LFXT1Sx = 0,<br>f <sub>LFXT1,LF</sub> = 32768 Hz, C <sub>L,eff</sub> = 6 pF  | 500             |       |       | kΩ    |            |  |
| OA <sub>LF</sub>            | LF crystals                                                             | XTS = 0, LFXT1Sx = 0,<br>f <sub>LFXT1,LF</sub> = 32768 Hz, C <sub>L,eff</sub> = 12 pF |                 |       | 200   |       | K12        |  |
|                             |                                                                         | XTS = 0, XCAPx = 0                                                                    |                 |       | 1     |       |            |  |
| C                           | Integrated effective load                                               | XTS = 0, XCAPx = 1                                                                    |                 |       | 5.5   |       | ~ <b>Г</b> |  |
| C <sub>L,eff</sub>          | capacitance, LF mode <sup>(2)</sup>                                     | XTS = 0, XCAPx = 2                                                                    |                 |       | 8.5   |       | pF         |  |
|                             |                                                                         | XTS = 0, XCAPx = 3                                                                    |                 |       | 11    |       |            |  |
|                             | Duty cycle, LF mode                                                     | XTS = 0, Measured at P2.0/ACLK, $f_{LFXT1,LF}$ = 32768 Hz                             | 2.2 V/3 V       | 30    | 50    | 70    | %          |  |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency, LF mode <sup>(3)</sup>                      | $XTS = 0, XCAPx = 0, LFXT1Sx = 3^{(4)}$                                               | 2.2 V/3 V       | 10    |       | 10000 | Hz         |  |

(1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.

(a) Keep the trace between the device and the crystal as short as possible.

(b) Design a good ground plane around the oscillator pins.

(c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.

- (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
- (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
- (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
   (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the crystal that is used.
- (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (4) Measured with logic-level input frequency but also applies to operation with crystals.

# Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                         | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>VLO</sub>      | VLO frequency                                     | 2.2 V/3 V       | 4   | 12  | 20  | kHz  |
| df <sub>VLO</sub> /dT | VLO frequency temperature drift <sup>(1)</sup>    | 2.2 V/3 V       |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$    | VLO frequency supply voltage drift <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 4   |     | %/V  |

(1) Calculated using the box method:

I version: [MAX(-40...85°C) - MIN(-40...85°C)]/MIN(-40...85°C)/[85°C - (-40°C)]

T version: [MAX(-40...105°C) - MIN(-40...105°C)]/MIN(-40...105°C)/[105°C - (-40°C)]

(2) Calculated using the box method: [MAX(1.8...3.6 V) - MIN(1.8...3.6 V)]/MIN(1.8...3.6 V)/(3.6 V - 1.8 V)

#### www.ti.com

### Crystal Oscillator LFXT1, High-Frequency Mode<sup>(1)</sup>

|                             | PARAMETER                                                                 | TEST CONDITIONS                                                                                                                      | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|-----------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| f <sub>LFXT1,HF0</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 0                          | XTS = 1, XCAPx = 0, LFXT1Sx = 0                                                                                                      | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>LFXT1,HF1</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 1                          | XTS = 1, XCAPx = 0, LFXT1Sx = 1                                                                                                      | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                             |                                                                           |                                                                                                                                      | 1.8 V to 3.6 V  | 2   |      | 10  |      |
| f <sub>LFXT1,HF2</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 2                          | XTS = 1, XCAPx = 0, LFXT1Sx = 2                                                                                                      | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
|                             |                                                                           |                                                                                                                                      | 3 V to 3.6 V    | 2   |      | 16  |      |
|                             | LFXT1 oscillator logic-level                                              |                                                                                                                                      | 1.8 V to 3.6 V  | 0.4 |      | 10  |      |
| f <sub>LFXT1,HF,logic</sub> | square-wave input<br>frequency, HF mode                                   | XTS = 1, XCAPx = 0, LFXT1Sx = 3                                                                                                      | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
|                             |                                                                           |                                                                                                                                      | 3 V to 3.6 V    | 0.4 |      | 16  |      |
|                             |                                                                           | $\begin{split} XTS = 1, & XCAPx = 0, LFXT1Sx = 0, \\ f_{LFXT1,HF} = 1 & MHz, C_{L,eff} = 15 & pF \end{split}$                        |                 |     | 2700 |     |      |
| OA <sub>HF</sub>            | Oscillation allowance for HF<br>crystals (see Figure 17 and<br>Figure 18) | $\label{eq:XTS} \begin{array}{l} XTS = 1, \ XCAPx = 0, \ LFXT1Sx = 1, \\ f_{LFXT1,HF} = 4 \ MHz, \ C_{L,eff} = 15 \ pF \end{array}$  |                 |     | 800  |     | Ω    |
|                             |                                                                           | $\label{eq:XTS} \begin{array}{l} XTS = 1, \ XCAPx = 0, \ LFXT1Sx = 2, \\ f_{LFXT1,HF} = 16 \ MHz, \ C_{L,eff} = 15 \ pF \end{array}$ |                 |     | 300  |     |      |
| C <sub>L,eff</sub>          | Integrated effective load capacitance, HF mode <sup>(2)</sup>             | $XTS = 1, XCAPx = 0^{(3)}$                                                                                                           |                 |     | 1    |     | pF   |
|                             |                                                                           | $\begin{array}{l} XTS = 1, \ XCAPx = 0, \\ Measured \ at \ P2.0/ACLK, \\ f_{LFXT1,HF} = 10 \ MHz \end{array}$                        | 2.2 V/3 V       | 40  | 50   | 60  | %    |
|                             | Duty cycle, HF mode                                                       | $\label{eq:XTS} \begin{array}{l} XTS = 1, \ XCAPx = 0, \\ Measured \ at \ P2.0/ACLK, \\ f_{LFXT1,HF} = 16 \ MHz \end{array}$         | 2.2 V/3 V       | 40  | 50   | 60  | 70   |
| f <sub>Fault,HF</sub>       | Oscillator fault frequency <sup>(4)</sup>                                 | $XTS = 1$ , $XCAPx = 0$ , $LFXT1Sx = 3^{(5)}$                                                                                        | 2.2 V/3 V       | 30  |      | 300 | kHz  |

(1) To improve EMI on the XT2 oscillator the following guidelines should be observed:

(a) Keep the trace between the device and the crystal as short as possible.

(b) Design a good ground plane around the oscillator pins.

(c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.

(d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.

(e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.

(f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.

(g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.

(2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.

(3) Requires external capacitors at both terminals. Values are specified by crystal manufacturers.

(4) Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag, and frequencies in between might set the flag.

(5) Measured with logic-level input frequency, but also applies to operation with crystals.

EXAS **ISTRUMENTS** 

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011





### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

# Timer\_A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER               | TEST CONDITIONS                                  | V <sub>cc</sub> | MIN | MAX | UNIT |
|---------------------|-------------------------|--------------------------------------------------|-----------------|-----|-----|------|
|                     |                         | Internal: SMCLK, ACLK                            | 2.2 V           |     | 10  |      |
| f <sub>TA</sub>     | Timer_A clock frequency | External: TACLK, INCLK<br>Duty cycle = 50% ± 10% | 3 V             |     | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing  | TA0, TA1, TA2                                    | 2.2 V/3 V       | 20  |     | ns   |

# Timer\_B

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER               | TEST CONDITIONS                                  | Vcc       | MIN | MAX | UNIT |
|-----------------------|-------------------------|--------------------------------------------------|-----------|-----|-----|------|
| f <sub>TB</sub> Timer |                         | Internal: SMCLK, ACLK                            | 2.2 V     |     | 10  |      |
|                       | Timer_B clock frequency | External: TACLK, INCLK<br>Duty cycle = 50% ± 10% | 3 V       |     | 16  | MHz  |
| t <sub>TB,cap</sub>   | Timer_B capture timing  | TB0, TB1, TB2                                    | 2.2 V/3 V | 20  |     | ns   |

UNIT

MHz

ns

ns

ns

MAX

30

20

**f**SYSTEM

TYP

0

3 V

2.2 V

3 V

# USCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                                 | CONDITIONS                                                        | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|-------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>       | USCI input clock frequency                                                | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>max,BITCLK</sub> | Maximum BITCLK clock frequency (equals baud rate in MBaud) <sup>(1)</sup> |                                                                   | 2.2 V/3 V       | 2   |     |                     | MHz  |
|                         | 110  DT receive deglitch time $(2)$                                       |                                                                   | 2.2 V           | 50  | 150 |                     |      |
| t <sub>T</sub>          | UART receive deglitch time <sup>(2)</sup>                                 |                                                                   | 3 V             | 50  | 100 |                     | ns   |

(1) The DCO wake-up time must be considered in LPM3/4 for baudrates above 1 MHz.

(2) Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

# USCI (SPI Master Mode)<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 19 and Figure 20)

| · ·                                           | <b>,</b>                   |                                       |                 |     |
|-----------------------------------------------|----------------------------|---------------------------------------|-----------------|-----|
|                                               | PARAMETER                  | TEST CONDITIONS                       | V <sub>cc</sub> | MIN |
| f <sub>USCI</sub>                             | USCI input clock frequency | SMCLK, ACLK<br>Duty cycle = 50% ± 10% |                 |     |
| t <sub>SU,MI</sub> SOMI input data setup time | SOMI input data actua tima |                                       | 2.2 V           | 110 |
|                                               |                            | 3 V                                   | 75              |     |
|                                               | SOMI input data hald time  |                                       | 2.2 V           | 0   |
| <sup>τ</sup> HD,MI                            | SOMI input data hold time  |                                       | 0.14            | •   |

 $f_{\text{UCxCLK}} = 1/2 t_{\text{LO/HI}} \text{ with } t_{\text{LO/HI}} \geq max(t_{\text{VALID,MO(USCI)}} + t_{\text{SU,SI(Slave)}}, t_{\text{SU,MI(USCI)}} + t_{\text{VALID,SO(Slave)}}).$ (1) For the slave's parameters t<sub>SU,SI(Slave)</sub> and t<sub>VALID,SO(Slave)</sub>, see the SPI parameters of the attached slave.

# USCI (SPI Slave Mode)<sup>(1)</sup>

t<sub>VALID,MO</sub>

SIMO output data valid time

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 21 and Figure 22)

 $C_{1} = 20 \, pF$ 

|                       | PARAMETER                                         | TEST CONDITIONS                                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------|---------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock                   |                                                   | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high              |                                                   | 2.2 V/3 V       | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out         |                                                   | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE high to SOMI high impedance |                                                   | 2.2 V/3 V       |     | 50  |     | ns   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                        |                                                   | 2.2 V           | 20  |     |     | ~~   |
|                       |                                                   |                                                   | 3 V             | 15  |     |     | ns   |
| t <sub>HD,SI</sub>    | SIMO input data hold time                         |                                                   | 2.2 V           | 10  |     |     |      |
|                       |                                                   |                                                   | 3 V             | 10  |     |     | ns   |
| t <sub>VALID,SO</sub> | SOMI output data valid time                       | UCLK edge to SOMI valid,<br>$C_L = 20 \text{ pF}$ | 2.2 V           |     | 75  | 110 | ns   |
|                       |                                                   |                                                   | 3 V             |     | 50  | 75  |      |

UCLK edge to SIMO valid,

(1)

 $\begin{aligned} &f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq max(t_{VALID,MO(Master)} + t_{SU,SI(USCI)}, t_{SU,MI(Master)} + t_{VALID,SO(USCI)}). \\ & \text{For the master's parameters } t_{SU,MI(Master)} \text{ and } t_{VALID,MO(Master)} \text{ refer to the SPI parameters of the attached slave.} \end{aligned}$ 

## MSP430F23x0

TEXAS INSTRUMENTS

www.ti.com

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011







Figure 20. SPI Master Mode, CKPH = 1

# MSP430F23x0



#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

www.ti.com











#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

### USCI (I2C Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 23)

|                     | PARAMETER                                         | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|---------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                        | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                               |                                                                   | 2.2 V/3 V       | 0   |     | 400                 | kHz  |
|                     | Hold time (repeated) START                        | f <sub>SCL</sub> ≤ 100 kHz                                        | 2.2 V/3 V       | 4   |     |                     |      |
| t <sub>HD,STA</sub> | Hold liftle (repeated) START                      | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |     |                     | μs   |
|                     | Cotup time for a reported START                   | f <sub>SCL</sub> ≤ 100 kHz                                        | 2.2 V/3 V       | 4.7 |     |                     |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START                   | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |     |                     | μs   |
| t <sub>HD,DAT</sub> | Data hold time                                    |                                                                   | 2.2 V/3 V       | 0   |     |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                   |                                                                   | 2.2 V/3 V       | 250 |     |                     | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                               |                                                                   | 2.2 V/3 V       | 4   |     |                     | μs   |
|                     | Dulas width of spilles suppressed by input filter |                                                                   | 2.2 V           | 50  | 150 | 600                 | 20   |
| t <sub>SP</sub>     | Pulse width of spikes suppressed by input filter  |                                                                   | 3 V             | 50  | 100 | 600                 | ns   |



Figure 23. I2C Mode Timing

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011



www.ti.com

## Comparator\_A+<sup>(1)</sup>

over recommended operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                 | TEST CONDITIONS                                                            | V <sub>cc</sub> | MIN  | TYP  | MAX                 | UNIT |
|-----------------------|-----------------------------------------------------------|----------------------------------------------------------------------------|-----------------|------|------|---------------------|------|
|                       |                                                           |                                                                            | 2.2 V           |      | 25   | 40                  | ^    |
| I <sub>(DD)</sub>     |                                                           | CAON = 1, $CARSEL = 0$ , $CAREF = 0$                                       | 3 V             |      | 45   | 60                  | μA   |
| I(Refladder/RefDiode) |                                                           | CAON = 1, CARSEL = 0, CAREF = 1/2/3,                                       | 2.2 V           |      | 30   | 50                  |      |
|                       |                                                           | No load at P2.3/CA0 and P2.4/CA1                                           | 3 V             |      | 45   | 71                  | μA   |
| V <sub>IC</sub>       | Common-mode input voltage range                           | CAON = 1                                                                   | 2.2 V/3 V       | 0    |      | V <sub>CC</sub> - 1 | V    |
| V <sub>(Ref025)</sub> | Voltage at 0.25 V <sub>CC</sub> node /<br>V <sub>CC</sub> | PCA0 = 1, $CARSEL = 1$ , $CAREF = 1$ ,<br>No load at P2.3/CA0 and P2.4/CA1 | 2.2 V/3 V       | 0.23 | 0.24 | 0.25                |      |
| V <sub>(Ref050)</sub> | Voltage at 0.5 V <sub>CC</sub> node /<br>V <sub>CC</sub>  | PCA0 = 1, $CARSEL = 1$ , $CAREF = 2$ ,<br>No load at P2.3/CA0 and P2.4/CA1 | 2.2 V/3 V       | 0.47 | 0.48 | 0.5                 |      |
|                       |                                                           | PCA0 = 1, CARSEL = 1, CAREF = 3,                                           | 2.2 V           | 390  | 480  | 540                 |      |
| V <sub>(RefVT)</sub>  | See Figure 27 and Figure 28                               | No load at P2.3/CA0 and P2.4/CA1,<br>$T_A = 85^{\circ}C$                   | 3 V             | 400  | 490  | 550                 | mV   |
| V <sub>(offset)</sub> | Offset voltage <sup>(2)</sup>                             |                                                                            | 2.2 V/3 V       | -30  |      | 30                  | mV   |
| V <sub>hys</sub>      | Input hysteresis                                          | CAON = 1                                                                   | 2.2 V/3 V       | 0    | 0.7  | 1.4                 | mV   |
|                       |                                                           | $T_A = 25^{\circ}C$ , Overdrive 10 mV,                                     | 2.2 V           | 80   | 165  | 300                 |      |
| t.                    | Response time                                             | Without filter: CAF = $0^{(3)}$<br>(see Figure 24 and Figure 25)           | 3 V             | 70   | 120  | 240                 | ns   |
| t(response)           | (low-high and high-low)                                   | $T_A = 25^{\circ}C$ , Overdrive 10 mV,                                     | 2.2 V           | 1.4  | 1.9  | 2.8                 |      |
|                       |                                                           | With filter: CAF = $1^{(3)}$<br>(see Figure 24 and Figure 25)              | 3 V             | 0.9  | 1.5  | 2.2                 | μs   |

The leakage current for the Comparator\_A+ terminals is identical to I<sub>lkg(Px.y)</sub> specification.
 The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A+ inputs on successive measurements. The two successive measurements are then summed together.

(3) Response time measured at P2.2/CAOUT/TA0/CA4.



## MSP430F23x0

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011







Figure 25. Overdrive Definition



Figure 26. Comparator\_A+ Short Resistance Test Condition

Texas NSTRUMENTS

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011





#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

### Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                           | TEST CONDITIONS     | V <sub>cc</sub> | MIN             | TYP             | MAX | UNIT             |
|-----------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC (PGM/ERASE)</sub> | Program and erase supply voltage                    |                     |                 | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>            | Flash timing generator frequency                    |                     |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>            | Supply current from V <sub>CC</sub> during program  |                     | 2.2 V/3.6 V     |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>          | Supply current from V <sub>CC</sub> during erase    |                     | 2.2 V/3.6 V     |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>            | Cumulative program time <sup>(1)</sup>              |                     | 2.2 V/3.6 V     |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>        | Cumulative mass erase time                          |                     | 2.2 V/3.6 V     | 20              |                 |     | ms               |
|                             | Program/erase endurance                             |                     |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>      | Data retention duration                             | $T_J = 25^{\circ}C$ |                 | 100             |                 |     | years            |
| t <sub>Word</sub>           | Word or byte program time                           | See <sup>(2)</sup>  |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>       | Block program time for first byte or word           | See (2)             |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>    | Block program time for each additional byte or word | See <sup>(2)</sup>  |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>     | Block program end-sequence wait time                | See (2)             |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>     | Mass erase time                                     | See (2)             |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>      | Segment erase time                                  | See (2)             |                 |                 | 4819            |     | t <sub>FTG</sub> |

The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming (1) methods: individual word/byte write and block write modes.

These values are hardwired into the flash controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ). (2)

### RAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS | MIN MAX | UNIT |
|---------------------|---------------------------------------------|-----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage <sup>(1)</sup> | CPU halted      | 1.6     | V    |

This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should (1) happen during this supply voltage condition.

### **JTAG Interface**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                           | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------------|-----------------|-----|-----|-----|------|
| 4                     | TCK input frequency <sup>(1)</sup>                  | 2.2 V           | 0   |     | 5   | MHz  |
| TCK                   | ICK input requency (                                | 3 V             | 0   |     | 10  | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST <sup>(2)</sup> | 2.2 V/3 V       | 25  | 35  | 55  | kΩ   |

 $f_{TCK}$  may be restricted to meet the timing requirements of the module selected. TMS, TDI/TCLK, and TCK pullup resistors are implemented in all versions. (1)

(2)

### JTAG Fuse<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                 | TEST CONDITIONS     | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|---------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | $T_A = 25^{\circ}C$ | 2.5 |     | V    |
| V <sub>FB</sub>     | Voltage level on TEST for fuse blow       |                     | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TEST during fuse blow |                     |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                     |     | 1   | ms   |

(1) After the fuse is blown, no further access to the JTAG/Test and emulation features is possible, and the JTAG block is switched to bypass mode.

SLAS518E - AUGUST 2006-REVISED AUGUST 2011



www.ti.com

### **APPLICATION INFORMATION**

## Port P1 Pin Schematic: P1.0 to P1.7, Input/Output With Schmitt Trigger



## MSP430F23x0



www.ti.com

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

|                 |   | FUNCTION       | CONTROL BIT | S / SIGNALS |
|-----------------|---|----------------|-------------|-------------|
| PIN NAME (P1.x) | x | FUNCTION       | P1DIR.x     | P1SEL.x     |
|                 |   | P1.0 (I/O)     | l: 0, O: 1  | 0           |
| P1.0/TACLK      | 0 | Timer_A3.TACLK | 0           | 1           |
|                 |   | DVSS           | 1           | 1           |
|                 |   | P1.1 (I/O)     | I: 0, O: 1  | 0           |
| P1.1/TA0        | 1 | Timer_A3.CCI0A | 0           | 1           |
|                 |   | Timer_A3.TA0   | 1           | 1           |
|                 |   | P1.2 (I/O)     | l: 0, O: 1  | 0           |
| P1.2/TA1        | 2 | Timer_A3.CCI0A | 0           | 1           |
|                 |   | Timer_A3.TA0   | 1           | 1           |
|                 |   | P1.3 (I/O)     | I: 0, O: 1  | 0           |
| P1.3/TA2        | 3 | Timer_A3.CCI0A | 0           | 1           |
|                 |   | Timer_A3.TA0   | 1           | 1           |
|                 |   | P1.4 (I/O)     | I: 0, O: 1  | 0           |
| P1.4/SMCLK      | 4 | SMCLK          | 1           | 1           |
|                 |   | P1.5 (I/O)     | I: 0, O: 1  | 0           |
| P1.5/TA0        | 5 | Timer_A3.CCI0A | 0           | 1           |
|                 |   | Timer_A3.TA0   | 1           | 1           |
|                 |   | P1.6 (I/O)     | l: 0, O: 1  | 0           |
| P1.6/TA1        | 6 | Timer_A3.CCI0A | 0           | 1           |
|                 |   | Timer_A3.TA1   | 1           | 1           |
|                 |   | P1.7 (I/O)     | l: 0, O: 1  | 0           |
| P1.7/TA2        | 7 | Timer_A3.CCI0A | 0           | 1           |
|                 |   | Timer_A3.TA2   | 1           | 1           |

## Table 18. Port P1 (P1.0 to P1.7) Pin Functions

TEXAS INSTRUMENTS

www.ti.com

## Port P2 Pin Schematic: P2.0 to P2.4, Input/Output With Schmitt Trigger





#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

|                    |   | FUNCTION           | CON    | ROL BITS / SIGN | ALS <sup>(1)</sup> |
|--------------------|---|--------------------|--------|-----------------|--------------------|
| PIN NAME (P2.x)    | x | FUNCTION           | CAPD.x | P2DIR.x         | P2SEL.x            |
|                    |   | P2.0 (I/O)         | 0      | I: 0, O: 1      | 0                  |
| P2.0/ACLK/CA2      | 0 | ACLK               | 0      | 1               | 1                  |
|                    |   | CA2 <sup>(2)</sup> | 1      | Х               | Х                  |
|                    |   | P2.1 (I/O)         | 0      | I: 0, O: 1      | 0                  |
| P2.1/TAINCLK/CA3   | 4 | Timer_A3.TAINCLK   | 0      | 0               | 1                  |
|                    | 1 | DVSS               | 0      | 1               | 1                  |
|                    |   | CA3 <sup>(2)</sup> | 1      | Х               | Х                  |
|                    |   | P2.2 (I/O)         | 0      | I: 0, O: 1      | 0                  |
|                    |   | CAOUT              | 0      | 1               | 1                  |
| P2.2/CAOUT/TA0/CA4 | 2 | TA0                | 0      | 0               | 1                  |
|                    |   | CA4 <sup>(2)</sup> | 1      | Х               | Х                  |
|                    |   | P2.3 (I/O)         | 0      | I: 0, O: 1      | 0                  |
| P2.3/CA0/TA1       | 3 | CA0 <sup>(2)</sup> | 1      | Х               | Х                  |
|                    |   | Timer_A3.TA1       | 0      | 1               | 1                  |
|                    |   | P2.4 (I/O)         | 0      | I: 0, O: 1      | 0                  |
| P2.4/CA1/TA2       | 4 | CA1 <sup>(2)</sup> | 1      | Х               | Х                  |
|                    |   | Timer_A3.TA2       | 0      | 1               | 1                  |

### Table 19. Port P2 (P2.0 to P2.4) Pin Functions

(1)

X = Don't care Setting theCAPD.xbit disables the output driver as well as the input to prevent parasitic cross currentswhenapplying analog signals. Selecting the CAx input to the comparator multiplexer with the P2CAx bits automatically disables the input buffer for that pin, regardless of the state of the associated CAPD.x bit. (2)

#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

www.ti.com



#### Table 20. Port P2 (P2.5) Pin Functions

|                            |   |                    | CONTROL BIT | TS / SIGNALS <sup>(1)</sup> |            |         |
|----------------------------|---|--------------------|-------------|-----------------------------|------------|---------|
| PIN NAME (P2.x)            | x | FUNCTION           | CAPD.5      | DCOR                        | P2DIR.5    | P2SEL.5 |
|                            |   | P2.5 (I/O)         | 0           | 0                           | I: 0, O: 1 | 0       |
|                            | F | R <sub>OSC</sub>   | 0           | 1                           | Х          | х       |
| P2.5/R <sub>OSC</sub> /CA5 | 5 | DV <sub>SS</sub>   | 0           | 0                           | 1          | 1       |
|                            |   | CA5 <sup>(2)</sup> | 1           | 0                           | Х          | Х       |

(1) X = Don't care

(2) Setting theCAPD.xbit disables the output driver as well as the input to prevent parasitic cross currentswhenapplying analog signals. Selecting the CAx input to the comparator multiplexer with the P2CAx bits automatically disables the input buffer for that pin, regardless of the state of the associated CAPD.x bit.



SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

## Port P2 Pin Schematic: P2.6, Input/Output With Schmitt Trigger



# MSP430F23x0

SLAS518E - AUGUST 2006-REVISED AUGUST 2011

**EXAS** STRUMENTS

www.ti.com

#### Table 21. Port P2 (P2.6) Pin Functions

| PIN NAME (P2.x) | x | x FUNCTION         | CONTROL BITS / SIGNALS <sup>(1)</sup> |            |        |         |
|-----------------|---|--------------------|---------------------------------------|------------|--------|---------|
| PIN NAME (P2.X) |   | X                  | X                                     | FUNCTION   | CAPD.6 | P2DIR.6 |
|                 | 6 | P2.6 (I/O)         | 0                                     | l: 0, O: 1 | 0      |         |
| P2.6/XIN/CA6    |   | XIN (default)      | Х                                     | 1          | 1      |         |
|                 |   | CA6 <sup>(2)</sup> | 1                                     | Х          | 0      |         |

(1) X = Don't care(2) Setting theCAF Setting theCAPD.xbit disables the output driver as well as the input to prevent parasitic cross currentswhenapplying analog signals. Selecting the CAx input to the comparator multiplexer with the P2CAx bits automatically disables the input buffer for that pin, regardless of the state of the associated CAPD.x bit.



### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011



## Port P2 Pin Schematic: P2.7, Input/Output With Schmitt Trigger

# MSP430F23x0

SLAS518E - AUGUST 2006-REVISED AUGUST 2011

STRUMENTS www.ti.com

**EXAS** 

#### Table 22. Port P2 (P2.7) Pin Functions

|                 | x FUNCTION | x FUNCTION         | CONTROL BITS / SIGNALS <sup>(1)</sup> |            |   |
|-----------------|------------|--------------------|---------------------------------------|------------|---|
| PIN NAME (P2.x) |            | CAPD.7             | P2DIR.7                               | P2SEL.7    |   |
| P2.7/XOUT/CA7   | 7          | P2.7 (I/O)         | 0                                     | l: 0, O: 1 | 0 |
|                 |            | XOUT (default)     | Х                                     | 1          | 1 |
|                 |            | CA7 <sup>(2)</sup> | 1                                     | Х          | 0 |

(1) X = Don't care(2) Setting theCAF Setting theCAPD.xbit disables the output driver as well as the input to prevent parasitic cross currentswhenapplying analog signals. Selecting the CAx input to the comparator multiplexer with the P2CAx bits automatically disables the input buffer for that pin, regardless of the state of the associated CAPD.x bit.



SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

## Port P3 Pin Schematic: P3.0 to P3.5, Input/Output With Schmitt Trigger



#### Table 23. Port P3 (P3.0 to P3.5) Pin Functions

|                           |   | FUNCTION                           | CONTROL BIT | S / SIGNALS <sup>(1)</sup> |
|---------------------------|---|------------------------------------|-------------|----------------------------|
| PIN NAME (P3.x)           | x | FUNCTION                           | P3DIR.x     | P3SEL.x                    |
| P3.0/UCB0STE/             | 0 | P3.0 (I/O)                         | l: 0, O: 1  | 0                          |
| UCA0CLK                   | 0 | UCB0STE/UCA0CLK <sup>(2)</sup>     | Х           | 1                          |
| P3.1/UCB0SIMO/<br>UCB0SDA | 1 | P3.1 (I/O)                         | l: 0, O: 1  | 0                          |
|                           | 1 | UCB0SIMO/UCB0SDA <sup>(2)(3)</sup> | Х           | 1                          |
| P3.2/UCB0SOMI/            | 2 | P3.2 (I/O)                         | l: 0, O: 1  | 0                          |
| UCB0SCL                   | 2 | UCB0SOMI/UCB0SCL <sup>(2)(3)</sup> | Х           | 1                          |
| P3.3/UCB0CLK/             | 3 | P3.3 (I/O)                         | I: 0, O: 1  | 0                          |
| UCA0STE                   | 3 | UCB0CLK/UCA0STE <sup>(2)</sup>     | Х           | 1                          |
| P3.4/UCA0TXD/             | 4 | P3.4 (I/O)                         | l: 0, O: 1  | 0                          |
| UCA0SIMO                  | 4 | UCA0TXD/UCA0SIMO <sup>(2)</sup>    | Х           | 1                          |
| P3.5/UCA0RXD/             | 5 | P3.5 (I/O)                         | l: 0, O: 1  | 0                          |
| UCA0SOMI                  | 5 | UCA0RXD/UCA0SOMI <sup>(2)</sup>    | Х           | 1                          |

X = Don't care (1)

(2) (3) The pin direction is controlled by the USCI module.

If the I2C functionality is selected, the output drives only the logical 0 to  $V_{\text{SS}}$  level.

TEXAS INSTRUMENTS

www.ti.com

#### SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

## Port P3 Pin Schematic: P3.6 and P3.7, Input/Output With Schmitt Trigger



## Table 24. Port P3 (P3.6 and P3.7) Pin Functions

|                 |   | FUNCTION   | <b>CONTROL BITS / SIGNALS</b> |         |  |  |  |
|-----------------|---|------------|-------------------------------|---------|--|--|--|
| PIN NAME (P3.x) | x | FUNCTION   | P3DIR.x                       | P3SEL.x |  |  |  |
| P3.6            | 6 | P3.6 (I/O) | l: 0, O: 1                    | 0       |  |  |  |
| P3.7            | 7 | P3.7 (I/O) | l: 0, O: 1                    | 0       |  |  |  |



SLAS518E - AUGUST 2006 - REVISED AUGUST 2011

## Port P4 Pin Schematic: P4.0 to P4.7, Input/Output With Schmitt Trigger



### Table 25. Port P4 (P4.0 to P4.7) Pin Functions

| PIN NAME (P4.x)  |   | FUNCTION        | CONTROL BIT | CONTROL BITS / SIGNALS |  |  |  |  |
|------------------|---|-----------------|-------------|------------------------|--|--|--|--|
|                  | x | FUNCTION        | P4DIR.x     | P4SEL.x                |  |  |  |  |
|                  |   | P4.0 (I/O)      | l: 0, O: 1  | 0                      |  |  |  |  |
| P4.0/TB0         | 0 | Timer_B3.CCI0A  | 0           | 1                      |  |  |  |  |
|                  |   | Timer_B3.OUT0   | 1           | 1                      |  |  |  |  |
|                  |   | P4.1 (I/O)      | I: 0, O: 1  | 0                      |  |  |  |  |
| P4.1/TB1         | 1 | Timer_B3.CCI1A  | 0           | 1                      |  |  |  |  |
|                  |   | Timer_B3.OUT1   | 1           | 1                      |  |  |  |  |
|                  |   | P4.2 (I/O)      | l: 0, O: 1  | 0                      |  |  |  |  |
| P4.2/TB2         | 2 | Timer_B3.CCI2A  | 0           | 1                      |  |  |  |  |
|                  |   | Timer_B3.OUT2   | 1           | 1                      |  |  |  |  |
|                  |   | P4.3 (I/O)      | I: 0, O: 1  | 0                      |  |  |  |  |
| P4.3/TB0         | 3 | Timer_B3.CCI0B  | 0           | 1                      |  |  |  |  |
|                  |   | Timer_B3.OUT0   | 1           | 1                      |  |  |  |  |
|                  |   | P4.4 (I/O)      | l: 0, O: 1  | 0                      |  |  |  |  |
| P4.4/TB1         | 4 | Timer_B3.CCI1B  | 0           | 1                      |  |  |  |  |
|                  |   | Timer_B3.OUT1   | 1           | 1                      |  |  |  |  |
|                  |   | P4.5 (I/O)      | I: 0, O: 1  | 0                      |  |  |  |  |
| P4.5/TB2         | 5 | N/A             | 0           | 1                      |  |  |  |  |
|                  |   | Timer_B3.OUT2   | 1           | 1                      |  |  |  |  |
|                  |   | P4.6 (I/O)      | l: 0, O: 1  | 0                      |  |  |  |  |
| P4.6/TBOUTH/ACLK | 6 | Timer_B3.TBOUTH | 0           | 1                      |  |  |  |  |
|                  |   | ACLK            | 1           | 1                      |  |  |  |  |
|                  | 7 | P4.7 (I/O)      | l: 0, O: 1  | 0                      |  |  |  |  |
| P4.7/TBCLK       | 1 | Timer_B3.TBCLK  | 0           | 1                      |  |  |  |  |

INSTRUMENTS

www.ti.com

Texas

SLAS518E - AUGUST 2006-REVISED AUGUST 2011

# JTAG Pins TMS, TCK, TDI/TCLK, TDO/TDI, Input/Output With Schmitt Trigger



During Programming Activity and During Blowing of the Fuse, Pin TDO/TDI Is Used to Apply the T est Input Data for JT AG Circuitry



#### **JTAG Fuse Check Mode**

MSP430 devices that have the fuse on the TEST terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current,  $I_{TF}$ , of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TEST pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current flows only when the fuse check mode is active and the TMS pin is in a low state (see Figure 30). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition).



Figure 30. Fuse Check Mode Current

SLAS518E - AUGUST 2006 - REVISED AUGUST 2011



www.ti.com

## **REVISION HISTORY**

| LITERATURE<br>NUMBER | SUMMARY                                                                                      |  |  |  |  |  |  |
|----------------------|----------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| SLAS518              | PRODUCT PREVIEW data sheet release                                                           |  |  |  |  |  |  |
| SLAS518A             | PRODUCTION DATA data sheet release                                                           |  |  |  |  |  |  |
|                      | The USCI parameter section was revised, pages 36 to 39.                                      |  |  |  |  |  |  |
|                      | Corrected the port schematics of port P2.6 and P2.7                                          |  |  |  |  |  |  |
|                      | Added in the DSBGA package version.                                                          |  |  |  |  |  |  |
| SLAS518B             | Corrected WDTIFG description in IFG1 register.                                               |  |  |  |  |  |  |
|                      | Corrected labels in Figure 17 and 18.                                                        |  |  |  |  |  |  |
|                      | Corrected test conditions of Comparator_A+ from P1.0, P1.1 to P2.3 and P2.4.                 |  |  |  |  |  |  |
|                      | Corrected the UART parameters.                                                               |  |  |  |  |  |  |
| SLAS518C             | Release of MSP430F2330IYFF and MSP430F2350IYFF                                               |  |  |  |  |  |  |
| SLAS518D             | Changed T <sub>stg</sub> , Programmed device, to -40°C to 150°C in Absolute Maximum Ratings. |  |  |  |  |  |  |
| SLAS518E             | Changed T <sub>sto</sub> , Programmed device, to -55°C to 150°C in Absolute Maximum Ratings. |  |  |  |  |  |  |



2-Dec-2014

# **PACKAGING INFORMATION**

| Orderable Device |          | Package Type | •       | Pins | •    |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430F2330IRHAR | ACTIVE   | VQFN         | RHA     | 40   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>F2330  | Samples |
| MSP430F2330IRHAT | ACTIVE   | VQFN         | RHA     | 40   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>F2330  | Samples |
| MSP430F2330IYFFR | ACTIVE   | DSBGA        | YFF     | 49   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | M430F2330      | Samples |
| MSP430F2330IYFFT | NRND     | DSBGA        | YFF     | 49   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  |              | M430F2330      |         |
| MSP430F2330TRHAR | ACTIVE   | VQFN         | RHA     | 40   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430<br>F2330T | Samples |
| MSP430F2330TRHAT | ACTIVE   | VQFN         | RHA     | 40   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430<br>F2330T | Samples |
| MSP430F2350IRHAR | ACTIVE   | VQFN         | RHA     | 40   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>F2350  | Samples |
| MSP430F2350IRHAT | ACTIVE   | VQFN         | RHA     | 40   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>F2350  | Samples |
| MSP430F2350IYFFR | ACTIVE   | DSBGA        | YFF     | 49   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | M430F2350      | Samples |
| MSP430F2350IYFFT | ACTIVE   | DSBGA        | YFF     | 49   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | M430F2350      | Samples |
| MSP430F2350TRHAR | ACTIVE   | VQFN         | RHA     | 40   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430<br>F2350T | Samples |
| MSP430F2350TRHAT | ACTIVE   | VQFN         | RHA     | 40   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430<br>F2350T | Samples |
| MSP430F2370IRHA  | OBSOLETE | VQFN         | RHA     | 40   |      | TBD                        | Call TI          | Call TI             | -40 to 85    |                |         |
| MSP430F2370IRHAR | ACTIVE   | VQFN         | RHA     | 40   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>F2370  | Samples |
| MSP430F2370IRHAT | ACTIVE   | VQFN         | RHA     | 40   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | M430<br>F2370  | Samples |
| MSP430F2370IYFFR | ACTIVE   | DSBGA        | YFF     | 49   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | M430F2370      | Samples |
| MSP430F2370IYFFT | ACTIVE   | DSBGA        | YFF     | 49   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | M430F2370      | Samples |
| MSP430F2370TRHA  | OBSOLETE | VQFN         | RHA     | 40   |      | TBD                        | Call TI          | Call TI             | -40 to 105   |                |         |



2-Dec-2014

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| MSP430F2370TRHAR | ACTIVE | VQFN         | RHA                | 40   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430<br>F2370T          | Samples |
| MSP430F2370TRHAT | ACTIVE | VQFN         | RHA                | 40   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430<br>F2370T          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

2-Dec-2014

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| MSP430F2330IRHAT            | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2330TRHAR            | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2330TRHAT            | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2350IRHAT            | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2350TRHAR            | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2350TRHAT            | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2370IRHAT            | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430F2370TRHAT            | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Apr-2016



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| MSP430F2330IRHAT            | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2330TRHAR            | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F2330TRHAT            | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2350IRHAT            | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2350TRHAR            | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430F2350TRHAT            | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2370IRHAT            | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430F2370TRHAT            | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- Β. This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) Package configuration. C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.
- F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.



RHA (S-PVQFN-N40)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



YFF (R-XBGA-N49)

DIE-SIZE BALL GRID ARRAY



B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated