

# 20-W STEREO DIGITAL AUDIO POWER AMPLIFIER WITH EQ/DRC and FEEDBACK

## FEATURES

- Audio Input/Output
  - 20-W Into an 8-Ω Load From an 18-V Supply
  - Wide PVCC Range (10 V to 26 V)
  - Supports One Serial Audio Input (8 kHz 48 kHz Sample Rates) (LJ/RJ/I<sup>2</sup>S)
  - Power-Stage Feedback Allows Operation From Poorly Regulated Power Supplies
- Audio/PWM Processing
  - Factory-Trimmed Internal Oscillator for Automatic Rate Detection
  - High-End 32-Bit Data Path Audio Processor
  - 18 Biquads for Speaker EQ
  - Dynamic Range Control (DRC)
  - Support for Pseudo Bass and 3D Effects

- Benefits
  - EQ: Speaker Equalization for Better Sound
  - 2-Band DRC: Improved Bass Performance, Enables Speaker Protection and Night mode Listening
  - Autobank Switching: Preloaded
     Coefficients for Three Different Sample
     Rates Eliminates the Need to Update
     Coefficients When Sample Rate Changes
  - Autodetect: Automatically Detects
     Sample-Rate Changes Eliminating the Need for External Microprocessor Intervention
  - Closed-Loop Power Stage: Enables Wide PVCC Operating Range and Reduced Power Supply Ripple Distortion

# DESCRIPTION

The TAS5710 is a 20-W, efficient, digital audio power amplifier for driving stereo bridge-tied speakers. A 32-bit datapath eliminates the need for pre-scaling before processing and preserves signal integrity without sacrificing dynamic range. A digital audio processor with fully programmable digital filters allows designers to custom tune speakers for optimum sound in small enclosures. A programmable DRC can adjust power levels for a scaleable design while also enabling night-mode listening modes.

The closed-loop architecture allows the device to operate from poorly regulated supplies. Figure 1 below shows the benefit of the feedback architecture when a noisy supply (1kHz, 500mVpp ripple) modulates a 10kHz audio input. The figure shows a 40dB improvement in sideband suppression when compared to an open-loop design. This correlates directly to a 24dB improvement in distortion as seen in Figure 2.



Figure 1. Supply Ripple Intermodulation Distortion

Figure 2. THD+N vs Frequency

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ΔĀ

# TAS5710



SLOS605-JANUARY 2009

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# SIMPLIFIED APPLICATION DIAGRAM



\*Refer to user's guide for Loop Filter details.



TAS5710

SLOS605-JANUARY 2009

### **FUNCTIONAL VIEW**



B0262-06

**DAP Process Flow** 



B0321-05

www.ti.com

#### MW9 oT 99 77 <sup>2</sup> 52 $\bigotimes$ $\Diamond$ $(\otimes)$ 0 >DRC-1 DRC-2 46 [D0] 46 [D1] 3B-3C Attack Decay 3E-3F Attack Decay Log Math Log Math Energy XUMXAM Energy XUMXAM ealpha ealpha ealpha ealpha ЗA 3D 3D ЗA Hex numbers refer to 1<sup>2</sup>C subaddresses [i] = byte "" of multibyte subaddress [Di] = bit "I" of subaddress ₹ Vol2 $\bigotimes$ $\otimes$ 2BQ 5C-5D 5A-5B 58-59 2BQ 2BQ 2BQ 5E-51 $\otimes \otimes$ 55 50 [D7]-5BQ 5BQ 2B-2F 32-36 $\bigotimes$ $\otimes$ $\otimes$ BQ BQ 53 2 <u>E</u> $\bigotimes$ $(\sim)$ Sum/2 ല് 5 1BQ 1BQ α 29 30 ۲

4

BnixuM tuqn



SLOS605-JANUARY 2009

## **48-PIN, HTQFP PACKAGE (TOP VIEW)**



P0075-03

### **PIN FUNCTIONS**

| PIN    |     | TYPE | 5-V      | TERMINATION | DESCRIPTION                                                                        |
|--------|-----|------|----------|-------------|------------------------------------------------------------------------------------|
| NAME   | NO. | (1)  | TOLERANT | (2)         | DESCRIPTION                                                                        |
| AGND   | 42  | Р    |          |             | Analog ground for power stage                                                      |
| AVCC   | 43  | Р    |          |             | Analog power supply for power stage. Connect externally to same potential as PVCC. |
| AVDD   | 13  | Р    |          |             | 3.3-V analog power supply                                                          |
| AVSS   | 9   | Р    |          |             | Analog 3.3-V supply ground                                                         |
| BST_A  | 45  | Р    |          |             | High-side bootstrap supply for half-bridge A                                       |
| BST_B  | 47  | Р    |          |             | High-side bootstrap supply for half-bridge B                                       |
| BST_C  | 38  | Р    |          |             | High-side bootstrap supply for half-bridge C                                       |
| BST_D  | 40  | Р    |          |             | High-side bootstrap supply for half-bridge D                                       |
| BYPASS | 41  | AO   |          |             | Nominally equal to $V_{CC}/8$ . Internal reference voltage for analog cells        |
| DVDD   | 27  | Р    |          |             | 3.3-V digital power supply                                                         |
| DVSS   | 28  | Р    |          |             | Digital ground                                                                     |
| DVSSO  | 17  | Р    |          |             | Oscillator Ground                                                                  |
| HIZ    | 44  | DI   |          | Pullup      | Enable high-impedance (Hi-Z) mode (active low)                                     |

(1) TYPE: A = analog; D = 3.3-V digital; P = power/ground/decoupling; I = input; O = output

(2) All pullups are weak pullups and all pulldowns are weak pulldowns. The pullups and pulldowns are included to assure proper input logic levels if the pins are left unconnected (pullups → logic 1 input; pulldowns → logic 0 input).

## **PIN FUNCTIONS (continued)**

| PIN TYPE  |        | TYPE | 5-V      | TERMINATION |                                                                                                                                                                                                                                    |  |
|-----------|--------|------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME      | NO.    | (1)  | TOLERANT | (2)         | DESCRIPTION                                                                                                                                                                                                                        |  |
| LRCLK     | 20     | DI   | 5-V      | Pulldown    | Input serial audio data left/right clock (sample rate clock)                                                                                                                                                                       |  |
| MCLK      | 15     | DI   | 5-V      | Pulldown    | Master Clock Input                                                                                                                                                                                                                 |  |
| OSC_RES   | 16     | AO   |          |             | Oscillator trim resistor. Connect an 18.2-k $\Omega$ 1% resistor to DVSSO.                                                                                                                                                         |  |
| OUT_A     | 4      | 0    |          |             | Output, half-bridge A                                                                                                                                                                                                              |  |
| OUT_B     | 1      | 0    |          |             | Output, half-bridge B                                                                                                                                                                                                              |  |
| OUT_C     | 36     | 0    |          |             | Output, half-bridge C                                                                                                                                                                                                              |  |
| OUT_D     | 33     | 0    |          |             | Output, half-bridge D                                                                                                                                                                                                              |  |
| PDN       | 19     | DI   | 5-V      | Pullup      | Power down, active-low. PDN prepares the device for loss of power supplies by shutting down the Noise Shaper and initiating PWM stop sequence.                                                                                     |  |
| PGND_A    | 5, 6   | Р    |          |             | Power ground for half-bridge A                                                                                                                                                                                                     |  |
| PGND_B    | 2, 3   | Р    |          |             | Power ground for half-bridge B                                                                                                                                                                                                     |  |
| PGND_C    | 34, 35 | Р    |          |             | Power ground for half-bridge C                                                                                                                                                                                                     |  |
| PGND_D    | 31, 32 | Р    |          |             | Power ground for half-bridge D                                                                                                                                                                                                     |  |
| PLL_FLTM  | 10     | AO   |          |             | PLL negative loop filter terminal                                                                                                                                                                                                  |  |
| PLL_FLTP  | 11     | AO   |          |             | PLL positive loop filter terminal                                                                                                                                                                                                  |  |
| PVCC_A    | 7, 8   | Р    |          |             | Power supply input for half-bridge output A                                                                                                                                                                                        |  |
| PVCC_B    | 48     | Р    |          |             | Power supply input for half-bridge output B                                                                                                                                                                                        |  |
| PVCC_C    | 37     | Р    |          |             | Power supply input for half-bridge output C                                                                                                                                                                                        |  |
| PVCC_D    | 29, 30 | Р    |          |             | Power supply input for half-bridge output D                                                                                                                                                                                        |  |
| RESET     | 25     | DI   | 5-V      | Pullup      | Reset, active-low. A system reset is generated by applying a logic low to this pin. RESET is an asynchronous control signal that restores the DAP to its default conditions, and places the PWM in the hard mute state (3-stated). |  |
| SCL       | 24     | DI   | 5-V      |             | I <sup>2</sup> C serial control clock input                                                                                                                                                                                        |  |
| SCLK      | 21     | DI   | 5-V      | Pulldown    | Serial audio data clock (shift clock). SCLK is the serial audio port input data bit clock.                                                                                                                                         |  |
| SDA       | 23     | DIO  | 5-V      |             | I <sup>2</sup> C serial control data interface input/output                                                                                                                                                                        |  |
| SDIN      | 22     | DI   | 5-V      | Pulldown    | Serial audio data input. SDIN supports three discrete (stereo) data formats.                                                                                                                                                       |  |
| STEST     | 26     | DI   |          |             | Factory test pin. Connect directly to DVSS.                                                                                                                                                                                        |  |
| FAULT     | 14     | DO   |          |             | Backend error indicator. Asserted LOW for over current errors.<br>De-asserted upon recovery from error condition.                                                                                                                  |  |
| VR_ANA    | 12     | Р    |          |             | Internally regulated 1.8-V analog supply voltage. This pin must not be used to power external devices.                                                                                                                             |  |
| VR_DIG    | 18     | Р    |          |             | Internally regulated 1.8-V digital supply voltage. This pin must not be used to power external devices.                                                                                                                            |  |
| VCLAMP_AB | 46     | AO   |          |             | Internally generated voltage supply for channel A and B gate drive.<br>This pin must not be used to power external devices. Connect only to<br>external decoupling capacitor                                                       |  |
| VCLAMP_CD | 39     | AO   |          |             | Internally generated voltage supply for channel C and D gate drive.<br>This pin must not be used to power external devices. Connect only to<br>external decoupling capacitor                                                       |  |

www.ti.com



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                   |                                                          | VALUE                             | UNIT |
|-------------------|----------------------------------------------------------|-----------------------------------|------|
| Cupply voltogo    | DVDD, AVDD                                               | -0.3 to 3.6                       | V    |
| Supply voltage    | PVCC_X, AVCC                                             | -0.3 to 30                        | V    |
|                   | 3.3-V digital inputs (except HIZ)                        | -0.5 to DVDD + 0.5                | V    |
|                   | 3.3-V HIZ input                                          | -0.3 to AVDD + 0.3                | V    |
| Input voltage     | 5-V tolerant <sup>(3)</sup> digital inputs (except MCLK) | -0.5 to DVDD + 2.5 <sup>(2)</sup> | V    |
|                   | 5-V tolerant MCLK input                                  | -0.5 to AVDD + 2.5 <sup>(2)</sup> | V    |
| OUT_x to PGND     | _X                                                       | 32 <sup>(4)</sup>                 | V    |
| BST_x to PGND     | _X                                                       | 43 <sup>(4)</sup>                 | V    |
| Operating free-ai | r temperature                                            | 0 to 85                           | °C   |
| Operating junctio | n temperature range                                      | 0 to 150                          | °C   |
| Storage temperat  | ture range, T <sub>stg</sub>                             | -40 to 125                        | °C   |

Stresses beyond those listed under absolute ratings may cause permanent damage to the device. These are stress ratings only and (1) functional operation of the device at these or any other conditions beyond those indicated under recommended operation conditions are not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.

Maximum pin voltage should not exceed 6.0V 5-V tolerant inputs are PDN, RESET, SCLK, LRCLK, MCLK, SDIN, SDA, and SCL. (3)

(4) DC voltage + peak ac waveform measured at the pin should be below the allowed limit for all conditions.

## **DISSIPATION RATINGS**<sup>(1)</sup>

| PACKAGE           | DERATING FACTOR             | T <sub>A</sub> ≤ 25°C | T <sub>A</sub> = 45°C | T <sub>A</sub> = 70°C |
|-------------------|-----------------------------|-----------------------|-----------------------|-----------------------|
|                   | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          | POWER RATING          |
| 7-mm × 7-mm HTQFP | 40 mW/°C                    | 5 W                   | 4.2 W                 | 3.2 W                 |

(1) This data was taken using 1 oz trace and copper pad that is soldered directly to a JEDEC standard high-k PCB. The thermal pad must be soldered to a thermal land on the printed-circuit board. See TI Technical Briefs SLMA002 for more information about using the HTQFP thermal pad

### **RECOMMENDED OPERATING CONDITIONS**

|                               |                                      |                                                         | MIN | NOM | MAX | UNIT |
|-------------------------------|--------------------------------------|---------------------------------------------------------|-----|-----|-----|------|
|                               | Digital/analog supply voltage        | DVDD, AVDD                                              | 3   | 3.3 | 3.6 | V    |
|                               | Half-bridge supply voltage           | PVCC_X, AVCC                                            | 10  |     | 26  | V    |
| V <sub>IH</sub>               | High-level input voltage             | Digital Inputs                                          | 2   |     |     | V    |
| V <sub>IL</sub>               | Low-level input voltage              | Digital Inputs                                          |     |     | 0.8 | V    |
| T <sub>A</sub>                | Operating ambient temperature range  |                                                         | 0   |     | 85  | °C   |
| T <sub>J</sub> <sup>(1)</sup> | Operating junction temperature range |                                                         | 0   |     | 125 | °C   |
| R <sub>L</sub> (BTL)          | Load impedance                       | Output filter: L = 33 $\mu$ H, C = 1 $\mu$ F.           | 6   | 8   |     | Ω    |
| R <sub>L</sub> (PBTL)         | Load impedance                       | Output filter: L = 33 $\mu$ H, C = 1 $\mu$ F.           | 3.2 | 4   |     | Ω    |
| L <sub>O</sub> (BTL)          | Output-filter inductance             | Minimum output inductance under short-circuit condition | 10  |     |     | μH   |
| L <sub>O</sub> (PBTL)         | Output-filter inductance             | Minimum output inductance under short-circuit condition | 10  |     |     | μН   |

(1) Continuous operation above the recommended junction temperature may result in reduced reliability and/or lifetime of the device.

## **PWM OPERATION AT RECOMMENDED OPERATING CONDITIONS**

| PARAMETER          | PARAMETER TEST CONDITIONS           |       |     |  |  |
|--------------------|-------------------------------------|-------|-----|--|--|
|                    | 11.025/22.05/44.1-kHz data rate ±2% | 352.8 | kHz |  |  |
| Output sample rate | 48/24/12/8/16/32-kHz data rate ±2%  | 384   |     |  |  |

www.ti.com

**NSTRUMENTS** 

EXAS

# PLL INPUT PARAMETERS AND EXTERNAL FILTER COMPONENTS

|                              | PARAMETER                                | TEST CONDITIONS      | MIN    | TYP | MAX    | UNIT  |
|------------------------------|------------------------------------------|----------------------|--------|-----|--------|-------|
| f <sub>MCLKI</sub>           | MCLK Frequency                           |                      | 2.8224 |     | 24.576 | MHz   |
|                              | MCLK duty cycle                          |                      | 40%    | 50% | 60%    |       |
| tr /<br>tf <sub>(MCLK)</sub> | Rise/fall time for MCLK                  |                      |        |     | 5      | ns    |
|                              | LRCLK allowable drift before LRCLK reset |                      |        |     | 4      | MCLKs |
|                              | External PLL filter capacitor C1         | SMD 0603 Y5V         |        | 47  |        | nF    |
|                              | External PLL filter capacitor C2         | SMD 0603 Y5V         |        | 4.7 |        | nF    |
|                              | External PLL filter resistor R           | SMD 0603, metal film |        | 470 |        | Ω     |

# **ELECTRICAL CHARACTERISTICS**

DC Characteristics, BD BTL Mode,  $F_S$  = 48 kHz,  $T_A$  = 25°C, PVCC\_X = AVCC = 18 V, DVDD=AVDD= 3.3V,  $R_L$  = 8  $\Omega$  (unless otherwise noted)

|                                    | PARAMETE                      | R                                                    | TEST CONDITIONS                                                          | MIN | TYP  | MAX | UNIT |  |
|------------------------------------|-------------------------------|------------------------------------------------------|--------------------------------------------------------------------------|-----|------|-----|------|--|
| V <sub>OH</sub>                    | High-level output voltage     | FAULT and SDA                                        | I <sub>OH</sub> = -4 mA ,<br>DVDD=AVDD=3.0 V                             | 2.4 |      |     | V    |  |
| V <sub>OL</sub>                    | Low-level output voltage      | FAULT and SDA                                        | I <sub>OL</sub> = 4 mA ,<br>DVDD=AVDD=3.0 V                              |     |      | 0.5 | V    |  |
| VOS                                | Class-D output offset voltage | je                                                   |                                                                          |     | 26   |     | mV   |  |
| V <sub>BYPASS</sub>                | PVCC/8 reference for analog   | og section                                           | No load                                                                  | 2.1 | 2.26 | 2.4 | V    |  |
| IIL                                | Low-level input current       | Digital Inputs                                       | $V_{I} \le V_{IL}$<br>DVDD = AVDD = 3.6 V                                |     |      | 75  | μA   |  |
| I <sub>IH</sub>                    | High-level input current      | Digital Inputs                                       | $V_{I} \ge V_{IH}$<br>DVDD = AVDD = 3.6 V                                |     |      | 75  | μA   |  |
|                                    |                               |                                                      | Normal mode                                                              |     | 43   | 77  |      |  |
| I <sub>DD</sub>                    | 3.3-V supply current          | 3.3V Supply voltage (DVDD +<br>AVDD)                 | Reset ( $\overline{RESET}$ = low, $\overline{PDN}$ = high)               |     | 19   | 24  | mA   |  |
|                                    |                               |                                                      | Normal Mode                                                              |     | 34   | 60  | mA   |  |
| I <sub>CC</sub>                    | Half-Bridge supply current    | No Load (PVCC + AVCC)                                | Reset ( $\overline{\text{RESET}}$ = low, $\overline{\text{PDN}}$ = high) |     | 54   | 310 | μA   |  |
| (4)                                | Drain-to-source resistance,   | $V_{CC} = 18 \text{ V}$ , $I_{O} = 500 \text{ mA}$ , |                                                                          | 240 |      |     |      |  |
| r <sub>DS(on)</sub> <sup>(1)</sup> | Drain-to-source resistance,   | low-side                                             | $T_J = 25^{\circ}C$ , includes<br>metalization resistance                |     | 240  |     | mΩ   |  |
| Protection                         |                               |                                                      |                                                                          |     |      |     |      |  |
| V <sub>uvp</sub>                   | Undervoltage protection limit | PVCC_X = AVCC falling                                |                                                                          |     | 8.4  |     | V    |  |
| V <sub>uvp,hyst</sub>              | Undervoltage protection limit | PVCC_X = AVCC rising                                 |                                                                          |     | 8.5  |     | V    |  |
| V <sub>ovp</sub>                   | Overvoltage protection limit  | PVCC_X = AVCC rising                                 |                                                                          |     | 27.5 |     | V    |  |
| V <sub>ovp,hyst</sub>              | Overvoltage protection limit  | PVCC_X = AVCC falling                                |                                                                          |     | 27.2 |     | V    |  |
| OTE <sup>(2)</sup>                 | Over temperature error (out   | tput shutdown, unlatched)                            |                                                                          |     | 150  |     | °C   |  |
| OTE <sub>HYST</sub> (2)            | Extra temperature drop req    | uired to recover from error                          |                                                                          |     | 15   |     | °C   |  |

(1) This does not include bond-wire or pin resistance.

(2) Specified by design

## **AC Characteristics**

 $PVCC_x = AVCC = 18V$ , BTL BD Mode, FS=48KHz,  $T_A = 25^{\circ}C$ , AVDD = DVDD = 3.3 V,  $R_L = 8 \Omega$ ,  $C_{BST} = 220 nF$ , Audio Frequency = 1 kHz, AES17 filter (unless otherwise noted). All performance is in accordance with recommended operating conditions (unless otherwise specified).

| PARAMETER        |                                      | TEST CONDITIONS                                       |  | MIN TYP MAX |  | UNIT |
|------------------|--------------------------------------|-------------------------------------------------------|--|-------------|--|------|
| K <sub>SVR</sub> | Supply ripple rejection              | 200-mV <sub>PP</sub> ripple at 1 kHz, no audio input  |  | -80         |  | dB   |
| Po               | Continuous output                    | THD+N = 10%, f = 1 kHz                                |  | 20.2        |  | W    |
|                  | power                                | THD+N = 7%, f = 1 kHz                                 |  | 18.8        |  | W    |
| THD+N            | Total harmonic distortion + noise    | f = 1 kHz, P <sub>O</sub> = 1 W                       |  | 0.03%       |  |      |
| V <sub>n</sub>   | Output integrated noise (rms)        | A-weighted                                            |  | 105         |  | μV   |
| Crosstalk        |                                      | $P_{O}=1 W$ , f = 1 kHz                               |  | -63         |  | dB   |
| SNR              | Signal-to-noise ratio <sup>(1)</sup> | Maximum Power at THD+N < 1%, f = 1 kHz,<br>A-weighted |  | 100         |  | dB   |

(1) SNR is calculated relative to 0-dbFS Input Level

## AC Characteristics

PVCC\_x = AVCC = 12V, BTL BD Mode, FS=48KHz,  $T_A = 25^{\circ}$ C, AVDD = DVDD = 3.3 V,  $R_L = 8 \Omega$ ,  $C_{BST} = 220$  nF, Audio Frequency = 1 kHz, AES17 filter (unless otherwise noted). All performance is in accordance with recommended operating conditions (unless otherwise specified).

|                  | PARAMETER                            | TEST CONDITIONS                                       | MIN | TYP   | MAX | UNIT |
|------------------|--------------------------------------|-------------------------------------------------------|-----|-------|-----|------|
| K <sub>SVR</sub> | Supply ripple rejection              | 200-mV_{PP} ripple at 1 kHz, no audio input           |     | -80   |     | dB   |
| Po               | Continuous output power              | THD+N = 10%, f = 1 kHz                                |     | 8.8   |     | W    |
|                  |                                      | THD+N = 7%, f = 1 kHz                                 |     | 8.4   |     | W    |
| THD+N            | Total harmonic distortion + noise    | f = 1 kHz, P <sub>O</sub> = 1 W                       |     | 0.04% |     |      |
| V <sub>n</sub>   | Output integrated noise (rms)        | A-weighted                                            |     | 106   |     | μV   |
| Crosstalk        |                                      | f = 1 kHz, P <sub>O</sub> = 1 W                       |     | -63   |     | dB   |
| SNR              | Signal-to-noise ratio <sup>(1)</sup> | Maximum Power at THD+N < 1%,<br>f = 1 kHz, A-weighted |     | 97    |     | dB   |

(1) SNR is calculated relative to 0-dbFS Input Level

TEXAS INSTRUMENTS

www.ti.com

### SLOS605-JANUARY 2009

## SERIAL AUDIO PORTS SLAVE MODE

over recommended operating conditions (unless otherwise noted)

|                                    | PARAMETER                                                                       | TEST<br>CONDITIONS     | MIN   | TYP | МАХ    | UNIT           |
|------------------------------------|---------------------------------------------------------------------------------|------------------------|-------|-----|--------|----------------|
| <b>f<sub>SCLKIN</sub></b>          | Frequency, SCLK 32 × f <sub>S</sub> , 48 × f <sub>S</sub> , 64 × f <sub>S</sub> | C <sub>L</sub> = 30 pF | 1.024 |     | 12.288 | MHz            |
| t <sub>su1</sub>                   | Setup time, LRCLK to SCLK rising edge                                           |                        | 10    |     |        | ns             |
| t <sub>h1</sub>                    | Hold time, LRCLK from SCLK rising edge                                          |                        | 10    |     |        | ns             |
| t <sub>su2</sub>                   | Setup time, SDIN to SCLK rising edge                                            |                        | 10    |     |        | ns             |
| t <sub>h2</sub>                    | Hold time, SDIN from SCLK rising edge                                           |                        | 10    |     |        | ns             |
|                                    | LRCLK frequency                                                                 |                        | 8     | 48  | 48     | kHz            |
|                                    | SCLK duty cycle                                                                 |                        | 40%   | 50% | 60%    |                |
|                                    | LRCLK duty cycle                                                                |                        | 40%   | 50% | 60%    |                |
|                                    | SCLK rising edges between LRCLK rising edges                                    |                        | 32    |     | 64     | SCLK<br>edges  |
| t <sub>(edge)</sub>                | LRCLK clock edge with respect to the falling edge of SCLK                       |                        | -1/4  |     | 1/4    | SCLK<br>period |
| tr /<br>tf <sub>(SCLK/LRCLK)</sub> | Rise/fall time for SCLK/LRCLK                                                   |                        |       |     | 8      | ns             |



Figure 3. Slave Mode Serial Data Interface Timing



# www.ti.com

# I<sup>2</sup>C SERIAL CONTROL PORT OPERATION

Timing characteristics for I<sup>2</sup>C Interface signals over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                      | TEST CONDITIONS | MIN | MAX | UNIT |
|--------------------|------------------------------------------------|-----------------|-----|-----|------|
| f <sub>SCL</sub>   | Frequency, SCL                                 | No wait states  |     | 400 | kHz  |
| t <sub>w(H)</sub>  | Pulse duration, SCL high                       |                 | 0.6 |     | μs   |
| t <sub>w(L)</sub>  | Pulse duration, SCL low                        |                 | 1.3 |     | μs   |
| t <sub>r</sub>     | Rise time, SCL and SDA                         |                 |     | 300 | ns   |
| t <sub>f</sub>     | Fall time, SCL and SDA                         |                 |     | 300 | ns   |
| t <sub>su1</sub>   | Setup time, SDA to SCL                         |                 | 100 |     | ns   |
| t <sub>h1</sub>    | Hold time, SCL to SDA                          |                 | 0   |     | ns   |
| t <sub>(buf)</sub> | Bus free time between stop and start condition |                 | 1.3 |     | μs   |
| t <sub>su2</sub>   | Setup time, SCL to start condition             |                 | 0.6 |     | μs   |
| t <sub>h2</sub>    | Hold time, start condition to SCL              |                 | 0.6 |     | μs   |
| t <sub>su3</sub>   | Setup time, SCL to stop condition              |                 | 0.6 |     | μs   |
| CL                 | Load capacitance for each bus line             |                 |     | 400 | pF   |



## Figure 4. SCL and SDA Timing



T0028-01

### Figure 5. Start and Stop Conditions Timing



#### SLOS605-JANUARY 2009

## **RESET TIMING (RESET)**

Control signal parameters over recommended operating conditions (unless otherwise noted). Please refer to Recommended Use Model section on usage of all terminals.

|                           | PARAMETER                       | MIN | TYP | MAX  | UNIT |
|---------------------------|---------------------------------|-----|-----|------|------|
| t <sub>w(RESET)</sub>     | Pulse duration, RESET active    | 100 |     |      | us   |
| t <sub>d(I2C_ready)</sub> | Time to enable I <sup>2</sup> C |     |     | 13.5 | ms   |
|                           |                                 |     |     |      |      |



System Initialization. Enable via I<sup>2</sup>C.

T0421-01

- NOTE: On power up, it is recommended that the TAS5710 RESET be held LOW for at least 100 μs after DVDD has reached 3.0 V
- NOTE: If the  $\overline{\text{RESET}}$  is asserted LOW while  $\overline{\text{PDN}}$  is LOW, then the  $\overline{\text{RESET}}$  must continue to be held LOW for at least 100  $\mu$ s after  $\overline{\text{PDN}}$  is deasserted (HIGH).

### Figure 6. Reset Timing

## **TYPICAL CHARACTERISTICS, BTL CONFIGURATION**











TEXAS INSTRUMENTS

www.ti.com



## 14 Submit Documentation Feedback



www.ti.com



## **TYPICAL CHARACTERISTICS, BTL CONFIGURATION (continued)**

DETAILED DESCRIPTION

### POWER SUPPLY

To facilitate system design, the TAS5710 needs only a 3.3-V supply in addition to the 10-V to 26-V power-stage supply. An internal voltage regulator provides suitable voltage levels for the gate drive circuitry. Additionally, all circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only a few external capacitors.

In order to provide good electrical and acoustical characteristics, the PWM signal path for the output stage is designed as identical, independent half-bridges. For this reason, each half-bridge has separate bootstrap pins (BST\_X), and power-stage supply pins (PVCC\_X). The gate drive voltages (VCLAMP\_AB and VCLAMP\_CD) are derived from the PVCC voltage. Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power-supply pins and decoupling capacitors must be avoided.

For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BST\_X) to the power-stage output pin (OUT\_X). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive regulator output pin (VCLAMP\_X) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM switching frequencies in the range from 352 kHz to 384 kHz, it is recommended to use 220-nF ceramic capacitors, size 0603 or 0805, for the bootstrap supply. These 220-nF capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully turned on during the remaining part of the PWM cycle.

Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement, and routing. As indicated, each half-bridge has independent power-stage supply pins (PVCC\_X). For optimal electrical performance, EMI compliance, and system reliability, it is important that each PVCC\_X pin is decoupled with a 100-nF ceramic capacitor placed as close as possible to each supply pin.

The TAS5710 is fully protected against erroneous power-stage turnon due to parasitic gate charging.

Copyright © 2009, Texas Instruments Incorporated



# ERROR REPORTING

SLOS605-JANUARY 2009

Any fault resulting in device shutdown is signaled by the FAULT pin going low (see Table 1). A sticky version of this pin is available on D1 of register 0X02.

| FAULT | DESCRIPTION                  |
|-------|------------------------------|
| 0     | Overcurrent (OC) ERROR       |
| 1     | No faults (normal operation) |

### Table 1. FAULT Output States

### **DEVICE PROTECTION SYSTEM**

### **Overcurrent (OC) Protection**

The device has independent, fast-reacting current detectors on all high-side and low-side power-stage FETs, which protects against shorts across the load, to GND, or to PVCC. The protection system triggers a latching shutdown, resulting in the power stage being set in the high-impedance (Hi-Z) state and FAULT being asserted low. The device returns to normal operation once the fault condition (i.e., a short circuit on the output) is removed. Current limiting and overcurrent protection are not independent for half-bridges. That is, if the bridge-tied load between half-bridges A and B causes an overcurrent fault, half-bridges A, B, C, and D are shut down.

### **Overtemperature Protection**

The TAS5710 has an over-temperature protection system. If the device junction temperature exceeds 150°C (nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state. The TAS5710 recovers automatically once the temperature drops approximately 15°.

### Undervoltage Protection (UVP) and Overvoltage Protection (OVP)

THE UVP circuits of the TAS5710 fully protect the device in any power-up/down and brownout situation. The UVP engages if  $PVCC_X = AVCC$  drops below 8.4-V (typical) and disengages when  $PVCC_X = AVCC$  exceeds 8.5-V. The OVP circuits protect against voltage spikes and engage when  $PVCC_X = AVCC$  exceeds 27.5-V (typical). The OVP circuits disengage when  $PVCC_X = AVCC$  drops below 27.2-V. When the protection circuits engage, all half-bridge outputs are immediately placed in the high-impedance (Hi-Z) state.

### SERIAL DATA INTERFACE

Serial data is input on SDIN. The PWM outputs are derived from SDIN. The TAS5710 DAP accepts serial data in 16-, 20-, or 24-bit left-justified, right-justified, and I<sup>2</sup>S serial data formats.

## CLOCK, AUTO DETECTION, and PLL

The TAS5710 is a slave device. It accepts MCLK, SCLK, and LRCLK. The digital audio processor (DAP) supports all the sample rates and MCLK rates that are defined in the clock control register.

The TAS5710 checks to verify that SCLK is a specific value of 32  $f_S$ , 48  $f_S$ , or 64  $f_S$ . The DAP only supports a 1 x  $f_S$  LRCLK. The timing relationship of these clocks to SDIN is shown in subsequent sections. The clock section uses MCLK or the internal oscillator clock (when MCLK is unstable, out of range, or absent) to produce the internal clock (DCLK) running at 512 times the PWM switching frequency.

The DAP can autodetect and set the internal clock control logic to the appropriate settings for all supported clock rates as defined in the clock control register.

TAS5710 has robust clock error handling that uses the bulit-in trimmed oscillator clock to quickly detect changes/errors. Once the system detects a clock change/error, it will mute the audio (through a single step mute) and then force PLL to limp using the internal oscillator as a reference clock. Once the clocks are stable, the system will auto detect the new rate and revert to normal operation. During this process, the default volume will be restored in a single step (also called hard unmute). The ramp process can be programmed to ramp back slowly (also called soft unmute) as defined in volume register (0X0E).



## **PWM Section**

The TAS5710 DAP device uses noise-shaping and sophisticated non-linear correction algorithms to achieve high power efficiency and high-performance digital audio reproduction. The DAP uses a fourth-order noise shaper to increase dynamic range and SNR in the audio band. The PWM section accepts 24-bit PCM data from the DAP and outputs two BTL PWM audio output channels.

The PWM section has individual channel dc blocking filters that can be enabled and disabled. The filter cutoff frequency is less than 1 Hz. Individual channel de-emphasis filters for 44.1- and 48-kHz are included and can be enabled and disabled.

Finally, the PWM section has an adjustable maximum modulation limit of 93.8% to 99.2%.

For detailed description of using audio processing features like DRC and EQ, please refer to User's Guide and TAS570X GDE software development tool documentation. Also refer to GDE software development tool for device data path.

## I<sup>2</sup>C COMPATIBLE SERIAL CONTROL INTERFACE

The TAS5710 DAP has an I<sup>2</sup>C serial control slave interface to receive commands from a system controller. The serial control interface supports both normal-speed (100-kHz) and high-speed (400-kHz) operations without wait states. As an added feature, this interface operates even if MCLK is absent.

The serial control interface supports both single-byte and multi-byte read and write operations for status registers and the general control registers associated with the PWM.

## SERIAL INTERFACE CONTROL AND TIMING

### I<sup>2</sup>S Timing

 $I^2S$  timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is low for the left channel and high for the right channel. A bit clock running at 32, 48, or 64 × f<sub>S</sub> is used to clock in the data. There is a delay of one bit clock from the time the LRCLK signal changes state to the first bit of data on the data lines. The data is written MSB first and is valid on the rising edge of bit clock. The DAP masks unused trailing data bit positions.

# TAS5710

### SLOS605-JANUARY 2009

Texas Instruments

www.ti.com

2-Channel I<sup>2</sup>S (Philips Format) Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

Figure 18. I<sup>2</sup>S 64-f<sub>S</sub> Format



2-Channel I<sup>2</sup>S (Philips Format) Stereo Input/Output (24-Bit Transfer Word Size)

Figure 19. I<sup>2</sup>S 48-f<sub>S</sub> Format

NOTE: All data presented in 2s-complement form with MSB first.



SLOS605-JANUARY 2009

### 2-Channel I<sup>2</sup>S (Philips Format) Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

### Figure 20. I<sup>2</sup>S 32-f<sub>S</sub> Format

### Left-Justified

Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32, 48, or  $64 \times f_S$  is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused trailing data bit positions.

2-Channel Left-Justified Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

## Figure 21. Left-Justified 64-f<sub>S</sub> Format

# TAS5710

SLOS605-JANUARY 2009

TEXAS INSTRUMENTS

www.ti.com

2-Channel Left-Justified Stereo Input (24-Bit Transfer Word Size)



NOTE: All data presented in 2s-complement form with MSB first.

### Figure 22. Left-Justified 48-f<sub>S</sub> Format

2-Channel Left-Justified Stereo Input



NOTE: All data presented in 2s-complement form with MSB first.

## Figure 23. Left-Justified 32-f<sub>S</sub> Format

## **Right-Justified**

Right-justified (RJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when



it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32, 48, or  $64 \times f_S$  is used to clock in the data. The first bit of data appears on the data 8 bit-clock periods (for 24-bit data) after LRCLK toggles. In RJ mode the LSB of data is always clocked by the last bit clock before LRCLK transitions. The data is written MSB first and is valid on the rising edge of bit clock. The DAP masks unused leading data bit positions.

2-Channel Right-Justified (Sony Format) Stereo Input



Figure 24. Right Justified 64-f<sub>s</sub> Format

# TAS5710

### SLOS605-JANUARY 2009

www.ti.com

INSTRUMENTS

**FEXAS** 

2-Channel Right-Justified Stereo Input (24-Bit Transfer Word Size)



Figure 25. Right Justified 48-f<sub>S</sub> Format

2-Channel Right-Justified (Sony Format) Stereo Input



Figure 26. Right Justified 32-f<sub>S</sub> Format



## I<sup>2</sup>C SERIAL CONTROL INTERFACE

The TAS5710 DAP has a bidirectional  $I^2C$  interface that compatible with the  $I^2C$  (Inter IC) bus protocol and supports both 100-kHz and 400-kHz data transfer rates for single and multiple byte write and read operations. This is a slave only device that does not support a multimaster bus environment or wait state insertion. The control interface is used to program the registers of the device and to read device status.

The DAP supports the standard-mode  $I^2C$  bus operation (100 kHz maximum) and the fast  $I^2C$  bus operation (400 kHz maximum). The DAP performs all  $I^2C$  operations without  $I^2C$  wait cycles.

### General I<sup>2</sup>C Operation

The I<sup>2</sup>C bus employs two signals; SDA (data) and SCL (clock), to communicate between integrated circuits in a system. Data is transferred on the bus serially one bit at a time. The address and data can be transferred in byte (8-bit) format, with the most significant bit (MSB) transferred first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the master device driving a start condition on the bus and ends with the master device driving a stop condition on the bus. The bus uses transitions on the data pin (SDA) while the clock is high to indicate a start and stop conditions. A high-to-low transition on SDA indicates a start and a low-to-high transition indicates a stop. Normal data bit transitions must occur within the low time of the clock period. These conditions are shown in Figure 27. The master generates the 7-bit slave address and the read/write (R/W) bit to open communication with another device and then waits for an acknowledge condition. The TAS5710 holds SDA low during the acknowledge clock period to indicate an acknowledgment. When this occurs, the master transmits the next byte of the sequence. Each device is addressed by a unique 7-bit slave address plus R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection. An external pullup resistor must be used for the SDA and SCL signals to set the high level for the bus.



## Figure 27. Typical I<sup>2</sup>C Sequence

There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the master generates a stop condition to release the bus. A generic data transfer sequence is shown in Figure 27.

The 7-bit address for TAS5710 is 0011 011 (0x36).

TAS5710 address can be changed from 0x36 to 0x38 by writing 0x38 to device address register 0xF9.

### Single- and Multiple-Byte Transfers

The serial control interface supports both single-byte and multiple-byte read/write operations for subaddresses 0x00 to 0x1F. However, for the subaddresses 0x20 to 0xFF, the serial control interface supports only multiple-byte read/write operations (in multiples of 4 bytes).

During multiple-byte read operations, the DAP responds with data, a byte at a time, starting at the subaddress assigned, as long as the master device continues to respond with acknowledges. If a particular subaddress does not contain 32 bits, the unused bits are read as logic 0.

During multiple-byte write operations, the DAP compares the number of bytes transmitted to the number of bytes that are required for each specific subaddress. For example, if a write command is received for a biquad subaddress, the DAP expects to receive five 32-bit words. If fewer than five 32-bit data words have been received when a stop command (or another start command) is received, the data received is discarded.

Copyright © 2009, Texas Instruments Incorporated



www.ti.com

Supplying a subaddress for each subaddress transaction is referred to as random I<sup>2</sup>C addressing. The TAS5710 also supports sequential I<sup>2</sup>C addressing. For write transactions, if a subaddress is issued followed by data for that subaddress and the 15 subaddresses that follow, a sequential I<sup>2</sup>C write transaction has taken place, and the data for all 16 subaddresses is successfully received by the TAS5710. For I<sup>2</sup>C sequential write transactions, the subaddress then serves as the start address, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many subaddresses are written. As was true for random addressing, sequential addressing requires that a complete set of data be transmitted. If only a partial set of data is written to the last subaddress is discarded. However, all other data written is accepted; only the incomplete data is discarded.

### Single-Byte Write

As shown in Figure 28, a single-byte data write transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write data transfer, the read/write bit will be a 0. After receiving the correct I<sup>2</sup>C device address and the read/write bit, the DAP responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the TAS5710 internal memory address being accessed. After receiving the address byte, the TAS5710 again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the TAS5710 again responds with an acknowledge bit. The transmits a stop condition to complete the single-byte data write transfer.



Figure 28. Single-Byte Write Transfer

### **Multiple-Byte Write**

A multiple-byte data write transfer is identical to a single-byte data write transfer except that multiple data bytes are transmitted by the master device to the DAP as shown in Figure 29. After receiving each data byte, the TAS5710 responds with an acknowledge bit.



Figure 29. Multiple-Byte Write Transfer



### Single-Byte Read

As shown in Figure 30, a single-byte data read transfer begins with the master device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. For the data read transfer, both a write followed by a read are actually done. Initially, a write is done to transfer the address byte or bytes of the internal memory address to be read. As a result, the read/write bit becomes a 0. After receiving the TAS5710 address and the read/write bit, TAS5710 responds with an acknowledge bit. In addition, after sending the internal memory address byte or bytes, the master device transmits another start condition followed by the TAS5710 address and the read/write bit again. This time the read/write bit becomes a 1, indicating a read transfer. After receiving the address and the read/write bit, the TAS5710 again responds with an acknowledge bit. Next, the TAS5710 transmits the data byte from the memory address being read. After receiving the data byte, the master device transmits a not acknowledge followed by a stop condition to complete the single byte data read transfer.



Figure 30. Single-Byte Read Transfer

### **Multiple-Byte Read**

A multiple-byte data read transfer is identical to a single-byte data read transfer except that multiple data bytes are transmitted by the TAS5710 to the master device as shown in Figure 31. Except for the last data byte, the master device responds with an acknowledge bit after receiving each data byte.



Figure 31. Multiple Byte Read Transfer

# Dynamic Range Control (DRC)

SLOS605-JANUARY 2009

The DRC scheme has a single threshold, offset, and slope (all programmable). There is one ganged DRC for the left/right channels and one DRC for the subwoofer channel.

The DRC input/output diagram is shown in Figure 32.



Professional-quality dynamic range compression automatically adjusts volume to flatten volume level.

- One DRC for left/right and one DRC for subwoofer
- Each DRC has adjustable threshold, offset, and compression levels
- · Programmable energy, attack, and decay time constants
- Transparent compression: compressors can attack fast enough to avoid apparent clipping before engaging, and decay times can be set slow enough to avoid pumping.



### Figure 32. Dynamic Range Control





B0265-01



### **BiQuad Structure**

All biquads use a 2nd order IIR filter structure as shown below. Each biquad has 3 coefficients on the direct path  $(b_0, b_1, b_2)$  and 2 coefficients on feedback path  $(a_1 \text{ and } a_2)$  as shown in the diagram.



Figure 34. Biquad Filter



### **BANK SWITCHING**

The TAS5710 uses an approach called *bank switching* together with automatic sample-rate detection. All processing features that must be changed for different sample rates are stored internally in the TAS5710. The TAS5710 has three full banks storing information, one for 32-48 kHz, one for 16-24 kHz, and one for all other data rates. Combined with the clock-rate autodetection feature, bank switching allows the TAS5710 to detect automatically a change in the input sample rate and switch to the appropriate bank without any MCU intervention.

An external controller updates the three banks (see the I<sup>2</sup>C register mapping table for bankable locations) during the initialization sequence.

If the autobank switch is enabled (register 0x50, bits 2:0), then the TAS5710 automatically swaps the coefficients for subsequent sample rate changes, avoiding the need for any external controller intervention for a sample rate change.

By default, bits 2:0 have the value 000; that means the bank switch is disabled. In that state, any update to locations 0x29–0x3F and 0x58–0x5F go into the DAP. A write to register 0x50 with bits 2:0 being 001, 010, or 011 brings the system into the coefficient-bank-update state *update bank1, update bank2,* or *update bank3,* respectively. Any subsequent write to locations 0x29-0x3F and 0x58–0x5F updates the coefficient banks stored outside the DAP. After updating all the three banks, the system controller should issue a write to register 0x50 with bits 2:0 being 100; this changes the system state to automatic bank update. In automatic bank update, the TAS5710 automatically swaps banks based on the sample rate.

#### Command sequences for initialization can be summarized as follows:

- 1. Enable factory trim for internal oscillator: Write to register 0x1B with a value 0x00.
- 2. **Update coefficients:** Coefficients can be loaded into DAP RAM using the manual bank mode. OR

Use automatic bank mode.

- a. Enable bank-1 mode: Write to register 0x50 with 0x01. Load the 32 kHz coefficients.
- b. Enable bank-2 mode: Write to register 0x50 with 0x02. Load the 48 kHz coefficients.
- c. Enable bank-3 mode: Write to register 0x50 with 0x03. Load the other coefficients.
- d. Enable automatic bank switching by writing to register 0x50 with 0x04.
- 3. Bring the system out of all-channel shutdown: Write 0 to bit 6 of register 0x05.
- 4. **Issue master volume:** Write to register 0x07 with the volume value (0 db = 0x30).

### 26-Bit 3.23 Number Format

All mixer gain coefficients are 26-bit coefficients using a 3.23 number format. Numbers formatted as 3.23 numbers means that there are 3 bits to the left of the decimal point and 23 bits to the right of the decimal point. This is shown in Figure 35.







The decimal value of a 3.23 format number can be found by following the weighting shown in Figure 35. If the most significant bit is logic 0, the number is a positive number, and the weighting shown yields the correct number. If the most significant bit is a logic 1, then the number is a negative number. In this case every bit must be inverted, a 1 added to the result, and then the weighting shown in Figure 36 applied to obtain the magnitude of the negative number.



Figure 36. Conversion Weighting Factors—3.23 Format to Floating Point

Gain coefficients, entered via the I2C bus, must be entered as 32-bit binary numbers. The format of the 32-bit number (4-byte or 8-digit hexadecimal number) is shown in Figure 37



u = unused or don't care bits Digit = hexadecimal digit

M0127-01



| db | Linear            | Decimal         | Hex (3.23 Format)  |
|----|-------------------|-----------------|--------------------|
| 0  | 1                 | 8388608         | 0080000            |
| 5  | 1.7782794         | 14917288        | 00E39EA8           |
| -5 | 0.5623413         | 4717260         | 0047FACC           |
| Х  | $L = 10^{(X/20)}$ | D = 8388608 × L | H = dec2hex (D, 8) |

### Sample calculation for 3.23 format

### Sample calculation for 9.17 format

| db | Linear            | Decimal        | Hex (9.17 Format)  |
|----|-------------------|----------------|--------------------|
| 0  | 1                 | 131072         | 00020000           |
| 5  | 1.7782794         | 233082.6       | 00038E7A           |
| -5 | 0.5623413         | 73707.2        | 00011FEB           |
| Х  | $L = 10^{(X/20)}$ | D = 131072 × L | H = dec2hex (D, 8) |

## **APPLICATION INFORMATION**

# Calculation of Output Signal Level of TAS5710 Feedback Power Stage (Gain Is independent of PVCC)

The gain of the TAS5710 is the total digital gain of the controller multiplied by the gain of the power stage.

For a half-bridge channel of the TAS5710 power stage, the gain is simply:

Power stage gain =  $13 \times V_{RMS}$  / Modulation Level

Modulation level = fraction of full-scale modulation of the PWM signal at the input of the power stage.

 $V_{RMS}(SE)$  = Audio voltage level at the output of the power stage = 13 × Modulation Level

 $V_{RMS}(BTL) = 2 \times Audio voltage level at the output of the power stage = 26 \times Modulation Level$ 

For the TAS5710 controller, the gain is the programmed digital gain multiplied by a scaling factor, called the *maximum modulation level*. The maximum modulation level is derived from the modulation limit programmed in the controller, which limits duty cycle to a set number of percent above 0% and below 100%. Setting the modulation limit to 97.7% (default) limits the duty cycle between 2.3% and 97.7%.

Controller gain = digital gain × maximum modulation level × (modulation level/digital FFS)

Digital FFS = digital input fraction of full scale Modulation limit = 97.7%

Maximum modulation level =  $2 \times \text{modulation limit} - 1 = 0.954$ 

The output signal level of the TAS5710 can now be calculated:

 $V_{RMS(SE)}$  = digital FFS × digital gain × maximum modulation level × 13

 $V_{RMS(BTL)} = 2 \times V_{RMS(SE)}$ 

With the modulation limit set at the default level of 97.7%, this becomes:

 $V_{RMS}$  (BTL) = digital FFS × digital gain × 24.8

Example: Input = -20 dbFS; volume = 0 dB; biquads = ALL PASS; modulation index = 97.7%; mode = BTL

Output  $V_{RMS}$  (BTL) = 24.8 × 0.1 × 1 = 2.48 V.







# TAS5710

TEXAS INSTRUMENTS

www.ti.com

| SLOS605-JANUARY | 2009 |
|-----------------|------|
| SLOSUUS-JANOANT | 2003 |

| PARAMETER                                                                                             | DESCRIPTION                                                                                                                                                                    | MIN                             | TYP | MAX | UNIT |
|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-----|------|
| t <sub>VDDH-DL</sub>                                                                                  | Time digital inputs must remain low after AVDD/DVDD goes above 3V                                                                                                              | 0                               |     |     | μs   |
| t <sub>DL-VDDH</sub>                                                                                  | Time digital inputs must be low before AVDD/DVDD goes below 3V                                                                                                                 | 0                               |     |     | μs   |
| t <sub>VDDH-PVCCL</sub>                                                                               | Time PVCC/AVCC remains below 7.5V after AVDD/DVDD goes above 3V                                                                                                                | 100                             |     |     | μs   |
| t <sub>PVCCL-VDDH</sub>                                                                               | Time PVCC/AVCC must be below 7.5V before AVDD/DVDD goes below 0                                                                                                                |                                 |     |     | μs   |
| tpvcch-i2C         Time PVCC/AVCC must be above 10V before I2C commands may address device         10 |                                                                                                                                                                                |                                 |     |     | μs   |
| t <sub>RL-PVCCH</sub> Time PVCC/AVCC must remain above 10V after RESET goes low                       |                                                                                                                                                                                |                                 |     |     | μs   |
| t <sub>RH-I2C</sub>                                                                                   | Time RESET must be high before I2C commands may address device                                                                                                                 | 13.5                            |     |     | ms   |
| t <sub>DV-RH</sub>                                                                                    | Time digital inputs must be valid (driven as recommended) before $\overline{\mbox{RESET}}$ goes high                                                                           | 100                             |     |     | μs   |
| t <sub>RL-DV</sub>                                                                                    | Time digital inputs must remain valid (driven as recommended) after RESET goes low                                                                                             | 2                               |     |     | μs   |
| t <sub>autodetect</sub>                                                                               | Autodetect completion wait time (given stable and valid clocks) before issuing further commands                                                                                | 50                              |     |     | ms   |
| t <sub>exitSD</sub>                                                                                   | Exit shutdown wait time before issuing further commands to device ( $t_{start}$ given by register 0x1A) 1+1.3 × $t_{start}$                                                    |                                 |     |     | ms   |
| t <sub>enterSD</sub>                                                                                  | Enter shutdown wait time before issuing further commands to device ( $t_{stop}$ given by register 0x1A) 1+1.3 × $t_{stop}$                                                     |                                 |     |     | ms   |
| t <sub>POR</sub>                                                                                      | Power-on-reset wait time after 1st trim following AVDD/DVDD power-up (t <sub>start</sub> given by register 0x1A) (does not apply to trim commands following subsequent resets) | 240+1.3 ×<br>t <sub>start</sub> |     |     | ms   |

AVDD/DVDD





Sudden Power Loss (AD BTL)

3 V

Figure 39. BD BTL Power Loss Sequence

Figure 40. AD BTL Power Loss Sequence



# TAS5710

www.ti.com

SLOS605-JANUARY 2009

| PARAMETER               | DESCRIPTION                                                                                          | MIN | TYP | MAX | UNIT |
|-------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PL-HL</sub>      | Time HIZ must remain high after PDN goes low                                                         | 2   |     |     | ms   |
| t <sub>HL-RL</sub>      | Time RESET must remain high after HIZ goes low                                                       | 4   |     |     | μs   |
| t <sub>HL-DV</sub>      | Time digital inputs must remain valid (driven as recommended) after $\overline{\text{HIZ}}$ goes low | 4   |     |     | μs   |
| t <sub>RL-DV</sub>      | Time digital inputs must remain valid (driven as recommended) after RESET goes low                   | 2   |     |     | μs   |
| t <sub>DL-VDDH</sub>    | Time digital inputs must be low before AVDD/DVDD goes below 3V                                       | 0   |     |     | μs   |
| t <sub>HL-PVCCH</sub>   | Time PVCC/AVCC must remain above 10V after HIZ goes low                                              | 4   |     |     | μs   |
| t <sub>RL-PVCCH</sub>   | Time PVCC/AVCC must remain above 10V after RESET goes low                                            | 2   |     |     | μs   |
| t <sub>PVCCL-VDDH</sub> | Time PVCC/AVCC must be below 7.5V before AVDD/DVDD goes below 3V                                     | 0   |     |     | μs   |

### **Recommended Command Sequences**

The DAP has two groups of commands. One set is for configuration and is intended for use only during initialization. The other set has built-in click and pop protection and may be used during normal operation while audio is streaming. The following supported command sequences illustrate how to initialize, operate, and shutdown the device.

### Initialization Sequence

Use the following sequence to power-up and initialize the device:

- 1. Hold all digital inputs low and ramp up AVDD/DVDD to at least 3V.
- 2. Initialize digital inputs and PVCC/AVCC supply as follows:
  - Drive RESET=0, PDN=1, HIZ=1, and other digital inputs to their desired state, observing absolute maximum ratings relative to AVDD/DVDD. Provide stable and valid I2S clocks (MCLK, LRCLK, and SCLK). Wait at least 100us, drive RESET=1, and wait at least another 13.5ms.
  - Ramp up PVCC/AVCC to at least 10V while ensuring it remains below 7.5V for at least 100us after AVDD/DVDD reaches 3V. Then wait at least another 10us.
- 3. Trim oscillator (write 0x00 to register 0x1B) and wait at least 50ms.
- 4. Configure the DAP via I2C (see Users's Guide for typical values):

Biquads (0x29-36)

DRC parameters (0x3A-3C, 0x40-42, and 0x46)

Bank select (0x50)

- 5. Configure remaining registers
- 6. Exit shutdown (sequence defined below).

### Normal Operation

The following are the only events supported during normal operation:

- (a) Writes to master/channel volume registers
- (b) Writes to soft mute register
- (c) Enter and exit shutdown (sequence defined below)
- (d) Clock errors and rate changes

**Note:** Events (c) and (d) are not supported for 240ms+1.3 ×  $t_{start}$  after trim following AVDD/DVDD powerup ramp (where  $t_{start}$  is specified by register 0x1A).

## Shutdown Sequence

# Enter:

- 1. Ensure I2S clocks have been stable and valid for at least 50ms.
- 2. Write 0x40 to register 0x05.
- 3. Wait at least  $1ms+1.3 \times t_{stop}$  (where  $t_{stop}$  is specified by register 0x1A).
- 4. Once in shutdown, stable clocks are not required while device remains idle.
- 5. If desired, reconfigure by ensuring that clocks have been stable and valid for at least 50ms before returning to step 4 of initialization sequence.

# Exit:

- 1. Ensure I2S clocks have been stable and valid for at least 50ms.
- 2. Write 0x00 to register 0x05 (exit shutdown command may not be serviced for as much as 240ms after trim following AVDD/DVDD powerup ramp).
- 3. Wait at least 1ms+1.3 ×  $t_{start}$  (where  $t_{start}$  is specified by register 0x1A).
- 4. Proceed with normal operation.

# **Controlled Powerdown Sequence**

Use the following sequence to powerdown the device and its supplies when time permits a controlled shutdown:

- 1. Enter shutdown (sequence defined above).
- 2. Assert RESET=0.
- 3. Drive digital inputs low and ramp down PVCC/AVCC supply as follows:
  - Drive all digital inputs low after RESET has been low for at least 2us.
  - Ramp down PVCC/AVCC while ensuring that it remains above 10V until  $\overline{\text{RESET}}$  has been low for at least  $2\mu s.$
- 4. Ramp down AVDD/DVDD while ensuring that it remains above 3V until PVCC/AVCC is below 7.5V and observing absolute maximum ratings for digital inputs.

# Power Loss Sequence (BD BTL)

Use the following sequence to powerdown a BD BTL device and its supplies in case of sudden power loss when time does not permit a controlled shutdown:

- 1. Assert  $\overline{PDN} = 0$  and wait at least 2ms.
- 2. Assert  $\overline{HIZ} = 0$ .
- 3. Drive digital inputs low and ramp down PVCC/AVCC supply as follows:
  - Drive all digital inputs low after  $\overline{HIZ}$  has been low for at least 4µs.
  - Ramp down PVCC/AVCC while ensuring that it remains above 10V until  $\overline{\text{HIZ}}$  has been low for at least  $4\mu s.$
- 4. Ramp down AVDD/DVDD while ensuring that it remains above 3V until PVCC/AVCC is below 7.5V and observing absolute maximum ratings for digital inputs.

EXAS

NSTRUMENTS

www.ti.com



## Power Loss Sequence (AD BTL)

Use the following sequence to powerdown an AD BTL device and its supplies in case of sudden power loss when time does not permit a controlled shutdown:

- 1. Assert  $\overline{PDN} = 0$  and wait at least 2ms then assert  $\overline{HIZ} = 0$  and wait at least 4µs.
- 2. Assert  $\overline{\text{RESET}} = 0$ .
- 3. Drive digital inputs low and ramp down PVCC/AVCC supply as follows:
  - Drive all digital inputs low after RESET has been low for at least 2µs.
  - Ramp down PVCC/AVCC while ensuring that it remains above 10V until RESET has been low for at least 2μs.
- 4. Ramp down AVDD/DVDD while ensuring that it remains above 3V until PVCC/AVCC is below 7.5V and observing absolute maximum ratings for digital inputs.

| SUBADDRESS  | REGISTER NAME                  | NO. OF<br>BYTES | CONTENTS                                | INITIALIZATION<br>VALUE |
|-------------|--------------------------------|-----------------|-----------------------------------------|-------------------------|
|             |                                |                 | A u indicates unused bits.              |                         |
| 0x00        | Clock control register         | 1               | Description shown in subsequent section | 0x6C                    |
| 0x01        | Device ID register             | 1               | Description shown in subsequent section | 0x70                    |
| 0x02        | Error status register          | 1               | Description shown in subsequent section | 0x00                    |
| 0x03        | System control register 1      | 1               | Description shown in subsequent section | 0xA0                    |
| 0x04        | Serial data interface register | 1               | Description shown in subsequent section | 0x05                    |
| 0x05        | System control register 2      | 1               | Description shown in subsequent section | 0x40                    |
| 0x06        | Soft mute register             | 1               | Description shown in subsequent section | 0x00                    |
| 0x07        | Master volume                  | 1               | Description shown in subsequent section | 0xFF (mute)             |
| 0x08        | Channel 1 vol                  | 1               | Description shown in subsequent section | 0x30 (0 dB)             |
| 0x09        | Channel 2 vol                  | 1               | Description shown in subsequent section | 0x30 (0 dB)             |
| 0x0A        | Fine master volume             | 1               | Description shown in subsequent section | 0x00 (0 dB)             |
| 0x0B - 0X0D |                                | 1               | Reserved <sup>(2)</sup>                 |                         |
| 0x0E        | Volume configuration register  | 1               | Description shown in subsequent section | 0x91                    |
| 0x0F        |                                | 1               | Reserved <sup>(2)</sup>                 |                         |
| 0x10        | Modulation limit register      | 1               | Description shown in subsequent section | 0x02                    |
| 0x11        | IC delay channel 1             | 1               | Description shown in subsequent section | 0xAC                    |
| 0x12        | IC delay channel 2             | 1               | Description shown in subsequent section | 0x54                    |
| 0x13        | IC delay channel 3             | 1               | Description shown in subsequent section | 0xAC                    |
| 0x14        | IC delay channel 4             | 1               | Description shown in subsequent section | 0x54                    |
| 0x15-0x19   |                                | 1               | Reserved <sup>(2)</sup>                 |                         |
| 0x1A        | Start/stop period register     | 1               |                                         | 0x0F                    |
| 0x1B        | Oscillator trim register       | 1               |                                         | 0x82                    |
| 0x1C        | BKND_ERR register              | 1               |                                         | 0x02                    |
| 0x1D-0x1F   |                                | 1               | Reserved <sup>(2)</sup>                 |                         |
| 0x20        | Input MUX register             | 4               | Description shown in subsequent section | 0x0001 7772             |
| 0x21        | Ch 4 source select register    | 4               | Description shown in subsequent section | 0x0000 4303             |
| 0x22 -0X24  |                                | 4               | Reserved <sup>(2)</sup>                 |                         |
| 0x25        | PWM MUX register               | 4               | Description shown in subsequent section | 0x0102 1345             |
| 0x26-0x28   |                                | 4               | Reserved <sup>(2)</sup>                 |                         |

### Table 2. Serial Control Interface Register Summary<sup>(1)</sup>

"ae" stands for ∝ of energy filter, "aa" stands for ∝ of attack filter and "ad" stands for ∝ of decay filter and 1- ∝ = ω.
 Reserved registers should not be accessed.

| SUBADDRESS | REGISTER NAME | NO. OF<br>BYTES | CONTENTS           | INITIALIZATION<br>VALUE |
|------------|---------------|-----------------|--------------------|-------------------------|
| 0x29       | ch1_bq[0]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x2A       | ch1_bq[1]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x2B       | ch1_bq[2]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x2C       | ch1_bq[3]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x2D       | ch1_bq[4]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x2E       | ch1_bq[5]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x2F       | ch1_bq[6]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x30       | ch2_bq[0]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |
| 0x31       | ch2_bq[1]     | 20              | u[31:26], b0[25:0] | 0x0080 0000             |
|            |               |                 | u[31:26], b1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], b2[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a1[25:0] | 0x0000 0000             |
|            |               |                 | u[31:26], a2[25:0] | 0x0000 0000             |





www.ti.com

### Table 2. Serial Control Interface Register Summary (continued)

| SUBADDRESS  | REGISTER NAME          | NO. OF<br>BYTES | CONTENTS                               | INITIALIZATION<br>VALUE |
|-------------|------------------------|-----------------|----------------------------------------|-------------------------|
| 0x32        | ch2_bq[2]              | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|             |                        |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x33        | ch2_bq[3]              | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|             |                        |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x34        | ch2_bq[4]              | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|             |                        |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x35        | ch2_bq[5]              | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|             |                        |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x36        | ch2_bq[6]              | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|             |                        |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|             |                        |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0X37 - 0X39 |                        | 4               | Reserved <sup>(3)</sup>                |                         |
| 0x3A        | DRC1 ae <sup>(4)</sup> | 8               | u[31:26], ae[25:0]                     | 0x0080 0000             |
|             | DRC1 (1 – ae)          |                 | u[31:26], (1 – ae)[25:0]               | 0x0000 0000             |
| 0x3B        | DRC1 aa                | 8               | u[31:26], aa[25:0]                     | 0x0080 0000             |
|             | DRC1 (1 – aa)          |                 | u[31:26], (1 – aa)[25:0]               | 0x0000 0000             |
| 0x3C        | DRC1 ad                | 8               | u[31:26], ad[25:0]                     | 0x0080 0000             |
|             | DRC1 (1 – ad)          |                 | u[31:26], (1 – ad)[25:0]               | 0x0000 0000             |
| 0x3D        | DRC2 ae                | 8               | u[31:26], ae[25:0]                     | 0x0080 0000             |
|             | DRC 2 (1 – ae)         |                 | u[31:26], (1 – ae)[25:0]               | 0x0000 0000             |
| 0x3E        | DRC2 aa                | 8               | u[31:26], aa[25:0]                     | 0x0080 0000             |
|             | DRC2 (1 – aa)          |                 | u[31:26], (1 – aa)[25:0]               | 0x0000 0000             |
| 0x3F        | DRC2 ad                | 8               | u[31:26], ad[25:0]                     | 0x0080 0000             |
|             | DRC2 (1 – ad)          |                 | u[31:26], (1 – ad)[25:0]               | 0x0000 0000             |
| 0x40        | DRC1-T                 | 4               | T1[31:0] (9.23 format)                 | 0xFDA2 1490             |
| 0x41        | DRC1-K                 | 4               | u[31:26], K1[25:0]                     | 0x0384 2109             |
| 0x42        | DRC1-O                 | 4               | u[31:26], O1[25:0]                     | 0x0008 4210             |
| 0x43        | DRC2-T                 | 4               | T2[31:0] (9.23 format)                 | 0xFDA2 1490             |
| 0x44        | DRC2-K                 | 4               | u[31:26], K2[25:0]                     | 0x0384 2109             |
| 0x45        | DRC2-O                 | 4               | u[31:26], O2[25:0]                     | 0x0008 4210             |
| 0x46        | DRC control            | 4               | Description show in subsequent section | 0x0000 0000             |

Reserved registers should not be accessed. (3)

(4) "ae" stands for  $\infty$  of energy filter, "aa" stands for  $\infty$  of attack filter and "ad" stands for  $\infty$  of decay filter and 1-  $\infty = \omega$ .

Copyright © 2009, Texas Instruments Incorporated

37

| SUBADDRESS | REGISTER NAME         | NO. OF<br>BYTES | CONTENTS                               | INITIALIZATION<br>VALUE |
|------------|-----------------------|-----------------|----------------------------------------|-------------------------|
| 0x47–0x4F  |                       | 4               | Reserved <sup>(3)</sup>                |                         |
| 0x50       | Bank switch control   | 4               | Description show in subsequent section | 0x0F70 8000             |
| 0x51       | Ch 1 output mixer     | 8               | Ch 1 output mix1[1]                    | 0x0080 0000             |
|            |                       |                 | Ch 1 output mix1[0]                    | 0x0000 0000             |
| 0x52       | Ch 2 output mixer     | 12              | Ch 2 output mix2[2]                    | 0x0080 0000             |
|            |                       |                 | Ch 2 output mix2[1]                    | 0x0000 0000             |
|            |                       |                 | Ch 2 output mix2[0]                    | 0x0000 0000             |
| 0x53       | Ch 1 input mixer      | 16              | Ch 1 input mixer[3]                    | 0x0080 0000             |
|            |                       |                 | Ch 1 input mixer[2]                    | 0x0000 0000             |
|            |                       |                 | Ch 1 input mixer[1]                    | 0x0000 0000             |
|            |                       |                 | Ch 1 input mixer[0]                    | 0x0080 0000             |
| 0x54       | Ch 2 input mixer      | 16              | Ch 2 input mixer[3]                    | 0x0080 0000             |
|            |                       |                 | Ch 2 input mixer[2]                    | 0x0000 0000             |
|            |                       |                 | Ch 2 input mixer[1]                    | 0x0000 0000             |
|            |                       |                 | Ch 2 input mixer[0]                    | 0x0080 0000             |
| 0x55       | Channel 3 input mixer | 12              | Channel 3 input mixer [2]              | 0x0080 0000             |
|            |                       |                 | Channel 3 input mixer [1]              | 0x0000 0000             |
|            |                       |                 | Channel 3 input mixer [0]              | 0x0000 0000             |
| 0x56       | Output post-scale     | 4               | u[31:26], post[25:0]                   | 0x0080 0000             |
| 0x57       | Output pre-scale      | 4               | u[31:26], pre[25:0] (9.17 format)      | 0x0002 0000             |
| 0x58       | ch1 BQ[7]             | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|            |                       |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x59       | ch1 BQ[8]             | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|            |                       |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x5A       | ch4 BQ[0]             | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|            |                       |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x5B       | ch4 BQ[1]             | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|            |                       |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |
| 0x5C       | ch2 BQ[7]             | 20              | u[31:26], b0[25:0]                     | 0x0080 0000             |
|            |                       |                 | u[31:26], b1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], b2[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a1[25:0]                     | 0x0000 0000             |
|            |                       |                 | u[31:26], a2[25:0]                     | 0x0000 0000             |



www.ti.com



www.ti.com

#### Table 2. Serial Control Interface Register Summary (continued) NO. OF INITIALIZATION SUBADDRESS **REGISTER NAME** CONTENTS BYTES VALUE 0x5D ch2 BQ[8] 20 u[31:26], b0[25:0] 0x0080 0000 u[31:26], b1[25:0] 0x0000 0000 u[31:26], b2[25:0] 0x0000 0000 0x0000 0000 u[31:26], a1[25:0] u[31:26], a2[25:0] 0x0000 0000 0x5E ch3 BQ[0] 20 u[31:26], b0[25:0] 0x0080 0000 u[31:26], b1[25:0] 0x0000 0000 u[31:26], b2[25:0] 0x0000 0000 u[31:26], a1[25:0] 0x0000 0000 u[31:26], a2[25:0] 0x0000 0000 0x5F ch3 BQ[1] 20 u[31:26], b0[25:0] 0x0080 0000 u[31:26], b1[25:0] 0x0000 0000 u[31:26], b2[25:0] 0x0000 0000 u[31:26], a1[25:0] 0x0000 0000 u[31:26], a2[25:0] 0x0000 0000 0x60-0xF8 Reserved<sup>(5)</sup> 4 0x0000 0000 0XF9 4 u[31:8],New Dev Id[7:0] (New Dev Id = 0X38 for Update Dev Address Reg 0x0000 0036 TAS5710) Reserved<sup>(5)</sup> 0xFA-0xFF 4 0x0000 0000

(5) Reserved registers should not be accessed.

Note: All DAP coefficients are 3.23 format unless specified otherwise



### **CLOCK CONTROL REGISTER (0x00)**

The clocks and data rates are automatically determined by the TAS5710. The clock control register contains the auto-detected clock status. Bits D7–D5 reflect the sample rate. Bits D4–D2 reflect the MCLK frequency.TAS5710 accepts a 64 Fs or 32 Fs SCLK rate for all MCLK ratios, but accepts a 48Fs SCLK rate only for MCLK ratios of 192 Fs and 384 Fs.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                        |
|----|----|----|----|----|----|----|----|-------------------------------------------------|
| 0  | 0  | 0  | -  | -  | -  | -  | -  | f <sub>S</sub> = 32-kHz sample rate             |
| 0  | 0  | 1  | -  | -  | -  | -  | -  | Reserved <sup>(1)</sup>                         |
| 0  | 1  | 0  | -  | -  | -  | -  | -  | Reserved <sup>(1)</sup>                         |
| 0  | 1  | 1  | Ι  | Ι  | -  | -  | -  | $f_S = 44.1/48$ -kHz sample rate <sup>(2)</sup> |
| 1  | 0  | 0  | -  | Ι  | -  | -  | I  | fs = 16-kHz sample rate                         |
| 1  | 0  | 1  | -  | -  | -  | -  | I  | fs = 22.05/24 -kHz sample rate                  |
| 1  | 1  | 0  | -  | Ι  | -  | -  | -  | fs = 8-kHz sample rate                          |
| 1  | 1  | 1  | -  | Ι  | -  | -  | -  | fs = 11.025/12 -kHz sample rate                 |
| -  | -  | -  | 0  | 0  | 0  | -  | -  | MCLK frequency = $64 \times f_S^{(3)}$          |
| -  | -  | -  | 0  | 0  | 1  | -  | -  | MCLK frequency = $128 \times f_S^{(3)}$         |
| -  | -  | -  | 0  | 1  | 0  | -  | -  | MCLK frequency = $192 \times f_{S}^{(4)}$       |
| -  | -  | -  | 0  | 1  | 1  | -  | -  | MCLK frequency = 256 × $f_s^{(2)(5)}$           |
| -  | -  | -  | 1  | 0  | 0  | -  | -  | MCLK frequency = $384 \times f_S$               |
| -  | -  | -  | 1  | 0  | 1  | -  | -  | MCLK frequency = $512 \times f_S$               |
| -  | -  | -  | 1  | 1  | 0  | -  | -  | Reserved <sup>(1)</sup>                         |
| -  | -  | -  | 1  | 1  | 1  | -  | I  | Reserved <sup>(1)</sup>                         |
| -  | -  | -  | -  | -  | -  | 0  | I  | Reserved <sup>(1)</sup>                         |
| -  | -  | -  | -  | -  | -  | -  | 0  | Reserved <sup>(1)</sup>                         |

 Table 3. Clock Control Register (0x00)

(1) Reserved registers should not be accessed.

(2) Default values are in **bold**.

(3) Only available for 44.1 kHz and 48 kHz rates.

(4) Rate only available for 32/44.1/48 KHz sample rates

(5) Not available at 8 kHz

### DEVICE ID REGISTER (0x01)

The device ID register contains the ID code for the firmware revision.

| Table 4. Genera | I Status | Register | (0x01) |
|-----------------|----------|----------|--------|
|-----------------|----------|----------|--------|

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION            |
|----|----|----|----|----|----|----|----|---------------------|
| Х  | -  | Ι  | Ι  | -  | -  | -  | -  | Reserved            |
| -  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | Identification code |



### ERROR STATUS REGISTER (0x02)

The error bits are sticky and are not cleared by the hardware. This means that the software must clear the register (write zeroes) and then read them to determine if they are persistent errors.

Error Definitions:

- MCLK Error : MCLK frequency is changing. The number of MCLKs per LRCLK is changing.
- SCLK Error: The number of SCLKs per LRCLK is changing.
- LRCLK Error: LRCLK frequency is changing.
- Frame Slip: LRCLK phase is drifting with respect to internal Frame Sync.

#### Table 5. Error Status Register (0x02)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                 |
|----|----|----|----|----|----|----|----|--------------------------|
| 1  | -  | _  | -  | -  | -  | -  | -  | MCLK error               |
| -  | 1  | -  | Ι  | -  | -  | -  | -  | PLL autolock error       |
| -  | -  | 1  | -  | -  | -  | -  | -  | SCLK error               |
| -  | -  | -  | 1  | -  | -  | -  | -  | LRCLK error              |
| -  | -  | -  | -  | 1  | -  | -  | -  | Frame slip               |
| -  | -  | -  | -  | -  | -  | 1  | -  | Over current error       |
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | -  | No errors <sup>(1)</sup> |

(1) Default values are in **bold**.

### SYSTEM CONTROL REGISTER 1 (0x03)

The system control register 1 has several functions:

- Bit D7: If 0, the dc-blocking filter for each channel is disabled.
  - If 1, the dc-blocking filter (-3 dB cutoff <1 Hz) for each channel is enabled (default).
- Bit D5: If 0, use soft unmute on recovery from clock error. This is a slow recovery. Unmute takes same time as volume ramp defined in reg 0X0E.
  If 1, use hard unmute on recovery from clock error (default). This is a fast recovery, a single step volume ramp
- Bits D1–D0: Select de-emphasis

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                |
|----|----|----|----|----|----|----|----|---------------------------------------------------------|
| 0  | -  | -  | -  | -  | -  | -  | _  | PWM high-pass (dc blocking) disabled                    |
| 1  | -  | -  | -  | -  | -  | -  | _  | PWM high-pass (dc blocking) enabled <sup>(1)</sup>      |
| _  | 0  | -  | -  | -  | -  | -  | _  | Reserved <sup>(1)</sup>                                 |
| _  | -  | 0  | -  | -  | -  | -  | _  | Soft unmute on recovery from clock error                |
| -  | -  | 1  | -  | -  | -  | -  | _  | Hard unmute on recovery from clock error <sup>(1)</sup> |
| _  | -  | -  | 0  | -  | -  | 1  | _  | Reserved <sup>(1)</sup>                                 |
| _  | -  | -  | -  | 0  | -  | -  | _  | Reserved <sup>(1)</sup>                                 |
| _  | -  | -  | -  | -  | 0  | -  | _  | Reserved <sup>(1)</sup>                                 |
| _  | -  | -  | _  | -  | -  | 0  | 0  | No de-emphasis <sup>(1)</sup>                           |
| _  | I  | -  | -  | -  | -  | 0  | 1  | Reserved                                                |
| -  | -  | -  | -  | -  | -  | 1  | 0  | De-emphasis for $f_S = 44.1 \text{ kHz}$                |
| _  | -  | -  | -  | -  | _  | 1  | 1  | De-emphasis for $f_S = 48 \text{ kHz}$                  |

Table 6. System Control Register 1 (0x03)

### SERIAL DATA INTERFACE REGISTER (0x04)

As shown in Table 7, the TAS5710 supports 9 serial data modes. The default is 24-bit, I<sup>2</sup>S mode,

|                                         |                |       | (  | ,  |    |    |
|-----------------------------------------|----------------|-------|----|----|----|----|
| RECEIVE SERIAL DATA<br>INTERFACE FORMAT | WORD<br>LENGTH | D7-D4 | D3 | D2 | D1 | D0 |
| Right-justified                         | 16             | 0000  | 0  | 0  | 0  | 0  |
| Right-justified                         | 20             | 0000  | 0  | 0  | 0  | 1  |
| Right-justified                         | 24             | 0000  | 0  | 0  | 1  | 0  |
| l <sup>2</sup> S                        | 16             | 000   | 0  | 0  | 1  | 1  |
| l <sup>2</sup> S                        | 20             | 0000  | 0  | 1  | 0  | 0  |
| <b>I<sup>2</sup>S</b> <sup>(1)</sup>    | 24             | 0000  | 0  | 1  | 0  | 1  |
| Left-justified                          | 16             | 0000  | 0  | 1  | 1  | 0  |
| Left-justified                          | 20             | 0000  | 0  | 1  | 1  | 1  |
| Left-justified                          | 24             | 0000  | 1  | 0  | 0  | 0  |
| Reserved                                |                | 0000  | 1  | 0  | 0  | 1  |
| Reserved                                |                | 0000  | 1  | 0  | 1  | 0  |
| Reserved                                |                | 0000  | 1  | 0  | 1  | 1  |
| Reserved                                |                | 0000  | 1  | 1  | 0  | 0  |
| Reserved                                |                | 0000  | 1  | 1  | 0  | 1  |
| Reserved                                |                | 0000  | 1  | 1  | 1  | 0  |
| Reserved                                |                | 0000  | 1  | 1  | 1  | 1  |

### Table 7. Serial Data Interface Control Register (0x04) Format

(1) Default values are in **bold**.

### SYSTEM CONTROL REGISTER 2 (0x05)

When bit D6 is set low, the system exits all channel shutdown and starts playing audio; otherwise, the outputs are shut down(hard mute).

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                |
|----|----|----|----|----|----|----|----|---------------------------------------------------------|
| 0  | -  | -  | I  | -  | Ι  | -  | -  | Reserved <sup>(1)</sup>                                 |
| -  | 1  | _  | -  | -  | -  | -  | -  | Enter all channel shut down (hard mute). <sup>(1)</sup> |
| -  | 0  | _  | -  | -  | -  | -  | -  | Exit all channel shutdown (normal operation)            |
| -  | _  | 0  | 0  | 0  | 0  | 0  | 0  | Reserved <sup>(1)</sup>                                 |

Table 8. System Control Register 2 (0x05)



www.ti.com

### SOFT MUTE REGISTER (0x06)

Writing a 1 to any of the following bits sets the output of the respective channel to 50% duty cycle (soft mute).

#### Table 9. Soft Mute Register (0x06)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION              |
|----|----|----|----|----|----|----|----|-----------------------|
| -  | -  | -  | -  | I  | Ι  | -  | 1  | Soft mute channel 1   |
| -  | -  | -  | -  | -  | -  | _  | 0  | Soft unmute channel 1 |
| -  | -  | -  | -  | Ι  | -  | 1  | -  | Soft mute channel 2   |
| -  | -  | -  | -  | -  | -  | 0  | -  | Soft unmute channel 2 |
| 0  | 0  | 0  | 0  | 0  | 0  | _  | _  | Reserved              |

### VOLUME REGISTERS (0x07, 0x08, 0x09)

Step size is 0.5 dB.

| Master volume    | <ul> <li>– 0x07 (default is mute)</li> </ul> |
|------------------|----------------------------------------------|
| Channel-1 volume | - 0x08 (default is 0 dB)                     |
| Channel-2 volume | <ul> <li>– 0x09 (default is 0 dB)</li> </ul> |

#### Table 10. Volume Registers (0x07, 0x08, 0x09)

| D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | FUNCTION                                                    |  |  |  |  |  |
|--------|--------|--------|--------|--------|--------|--------|--------|-------------------------------------------------------------|--|--|--|--|--|
| 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 24 dB                                                       |  |  |  |  |  |
| 0      | 0      | 1      | 1      | 0      | 0      | 0      | 0      | 0 dB (default for individual channel volume) <sup>(1)</sup> |  |  |  |  |  |
| 1      | 1      | 0      | 0      | 1      | 1      | 0      | 1      | -78.5 dB                                                    |  |  |  |  |  |
|        |        | 0      | 0      |        |        | U      |        |                                                             |  |  |  |  |  |
| 1      | 1      | 0      | 0      | 1      | 1      | 1      | 0      | -79.0 dB                                                    |  |  |  |  |  |
| 1      | 1      | 0      | 0      | 1      | 1      | 1      | 1      | Values between 0xCF and 0xFE are Reserved                   |  |  |  |  |  |
| 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | MUTE (default for master volume)                            |  |  |  |  |  |



www.ti.com

SLOS605-JANUARY 2009

### MASTER FINE VOLUME REGISTER (0x0A)

This register can be used to provide precision tuning of master volume. If fine master volume is used, output mixers (0x51 and 0x52) should not be used. Similarly, this feature cannot be used if features like 2-band DRC or Bass Boost are being used. Write a "1" to bit D7 to enable changes to this register.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                      |
|----|----|----|----|----|----|----|----|-------------------------------|
| -  | -  | _  | -  | -  | -  | 0  | 0  | 0 dB <sup>(1)</sup>           |
| -  | -  | _  | -  | -  | -  | 0  | 1  | 0.125 dB                      |
| -  | -  | -  | Ι  | -  | -  | 1  | 0  | 0.25 dB                       |
| -  | -  | -  | Ι  | -  | -  | 1  | 1  | 0.375 dB                      |
| 1  | -  | -  | Ι  | -  | -  | Ι  | Ι  | Write enable bit              |
| 0  | -  | —  | ١  | -  | -  | I  | I  | Ignore Write to register 0X0A |

#### Table 11. Master Fine Volume Register (0x0A)

(1) Default values are in **bold**.

### **VOLUME CONFIGURATION REGISTER (0x0E)**

Bits Volume slew rate (Used to control volume change and MUTE ramp rates). These bits control the D2–D0: number of steps in a volume ramp. Volume steps occur at a rate that depends on the sample rate of the I2S data as follows

| Sample Rate (KHz) | Approximate Ramp Rate |
|-------------------|-----------------------|
| 8/16/32           | 125 us/step           |
| 11.025/22.05/44.1 | 90.7 us/step          |
| 12/24/48          | 83.3 us/step          |

#### Table 12. Volume Control Register (0x0E)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                                |  |  |  |
|----|----|----|----|----|----|----|----|-------------------------------------------------------------------------|--|--|--|
| 1  | 0  | 0  | 1  | 0  | _  | -  | -  | Reserved <sup>(1)</sup>                                                 |  |  |  |
| -  | -  | _  | -  | -  | 0  | 0  | 0  | Volume slew 512 steps (43 ms volume ramp time at 48kHz)                 |  |  |  |
| -  | -  | _  | -  | -  | 0  | 0  | 1  | Volume slew 1024 steps (85 ms volume ramp time at 48kHz) <sup>(1)</sup> |  |  |  |
| -  | -  | -  | -  | -  | 0  | 1  | 0  | Volume slew 2048 steps (171 ms volume ramp time at 48kHz)               |  |  |  |
| -  | -  | -  | -  | -  | 0  | 1  | 1  | Volume slew 256 steps (21ms volume ramp time at 48kHz)                  |  |  |  |
| -  | -  | _  | -  | -  | 1  | Х  | Х  | Reserved                                                                |  |  |  |



www.ti.com

### **MODULATION LIMIT REGISTER (0x10)**

|    |    |    |    |    |    | J  | . , |                  |
|----|----|----|----|----|----|----|-----|------------------|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  | MODULATION LIMIT |
| -  | -  | _  | _  | -  | 0  | 0  | 0   | 99.2%            |
| _  | _  | _  | _  | _  | 0  | 0  | 1   | 98.4%            |
| _  | _  | _  | -  | -  | 0  | 1  | 0   | 97.7%            |
| _  | _  | _  | -  | -  | 0  | 1  | 1   | 96.9%            |
| _  | _  | _  | _  | _  | 1  | 0  | 0   | 96.1%            |
| _  | _  | _  | _  | _  | 1  | 0  | 1   | 95.3%            |
| _  | _  | _  | _  | _  | 1  | 1  | 0   | 94.5%            |
| -  | -  | -  | -  | -  | 1  | 1  | 1   | 93.8%            |
| 0  | 0  | 0  | 0  | 0  | -  | _  | -   | RESERVED         |

#### Table 13. Modulation Limit Register (0x10)

### INTERCHANNEL DELAY REGISTERS (0x11, 0x12, 0x13, and 0x14)

Internal PWM Channels 1, 2,  $\overline{1}$ , and  $\overline{2}$  are mapped into registers 0x11, 0x12, 0x13, and 0x14.

| D7 | D6                                      | D5                                                                                                                                                | D4                                                                                                                                                                                                                                                                                     | D3                                                                                                                                                                                                                                                                                                                                                                                                                           | D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0                                       | 0                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Minimum absolute delay, 0 DCLK cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0  | 1                                       | 1                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Maximum positive delay, 31 × 4 DCLK cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1  | 0                                       | 0                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Maximum negative delay, -32 × 4 DCLK cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|    |                                         |                                                                                                                                                   |                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D7 | D6                                      | D5                                                                                                                                                | D4                                                                                                                                                                                                                                                                                     | D3                                                                                                                                                                                                                                                                                                                                                                                                                           | D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Delay = (value) × 4 DCLKs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0  | 1                                       | 0                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Default value for channel 1 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0  | 1                                       | 1                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Default value for channel 2 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0  | 0                                       | 0                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Default value for channel 1 (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0  | 1                                       | 1                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Default value for channel 2 (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|    | 0<br>0<br>1<br><b>D7</b><br>0<br>0<br>0 | 0         0           0         1           1         0           D7         D6           0         1           0         1           0         0 | D         D         D           0         0         0         0           0         1         1         1           1         0         0         0           D7         D6         D5           0         1         0           0         1         1           0         0         0 | Dist         Dist         Dist           0         0         0         0           0         1         1         1           1         0         0         0           D7         D6         D5         D4           0         1         0         0           0         1         0         0           0         1         1         1           0         0         1         1           0         0         0         1 | Disc         Disc         Disc         Disc         Disc           0         0         0         0         0         0           0         1         1         1         1         1           1         0         0         0         0         0           D7         D6         D5         D4         D3           0         1         0         0         1         1           0         1         1         1         0         1           0         1         1         1         0         1           0         0         0         1         1         1 | 0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 | 0         0         0         0         0         0         0         0            0         1         1         1         1         1             0         1         1         1         1         1             1         0         0         0         0         0          0           D7         D6         D5         D4         D3         D2         D1           0         1         0         0         1         1            0         1         0         0         1         1            0         1         1         1         0         0            0         1         1         1         0         0            0         0         0         1         1         1 | 0     0     0     0     0     0     0     -       0     1     1     1     1     1     -     -       1     0     0     0     0     0     -     -       1     0     0     0     0     0     -     -       1     0     0     0     0     0     -     -       1     0     0     0     0     0     -     -       1     0     0     0     1     1     -     -       1     0     0     1     1     1     -     -       0     1     1     1     0     0     -     -       0     1     1     1     0     0     -     -       0     0     0     1     1     1     -     - |

#### Table 14. Channel Interchannel Delay Register Format

(1) Default values are in **bold**.

ICD settings have high impact on audio performance (eg: Dynamic Range, THD, Cross talk etc.) Therefore, appropriate ICD settings must be used. By default device has ICD settings for BD mode. If used in AD mode, then update these registers before coming out of all channel shutdown. Contact factory for AD Mode ICD settings.

| MODE | BD MODE |
|------|---------|
| 0x11 | 4C      |
| 0x12 | 34      |
| 0x13 | 1C      |
| 0x14 | 64      |



### START/STOP PERIOD REGISTER (0x1A)

This register is used to control the soft-start and soft-stop period following an enter/exit all channel shut down command or change in the PDN state. This helps reduce pops and clicks at start-up and shutdown. The times are only approximate and vary depending on device activity level and I2S clock stability.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                 |  |
|----|----|----|----|----|----|----|----|----------------------------------------------------------|--|
| 0  | 0  | 0  | _  | -  | -  | _  | _  | Reserved                                                 |  |
| -  | _  | _  | 0  | 0  | I  | -  | -  | No 50% duty cycle start/stop period                      |  |
| -  | _  | _  | 0  | 1  | 0  | 0  | 0  | 16.5-ms 50% duty cycle start/stop period                 |  |
| -  | _  | _  | 0  | 1  | 0  | 0  | 1  | 23.9-ms 50% duty cycle start/stop period                 |  |
| -  | _  | _  | 0  | 1  | 0  | 1  | 0  | 31.4-ms 50% duty cycle start/stop period                 |  |
| -  | -  | -  | 0  | 1  | 0  | 1  | 1  | 40.4-ms 50% duty cycle start/stop period                 |  |
| -  | _  | _  | 0  | 1  | 1  | 0  | 0  | 53.9-ms 50% duty cycle start/stop period                 |  |
| -  | _  | _  | 0  | 1  | 1  | 0  | 1  | 70.3-ms 50% duty cycle start/stop period                 |  |
| -  | _  | _  | 0  | 1  | 1  | 1  | 0  | 94.2-ms 50% duty cycle start/stop period                 |  |
| -  | -  | -  | 0  | 1  | 1  | 1  | 1  | 125.7-ms 50% duty cycle start/stop period <sup>(1)</sup> |  |
| -  | -  | -  | 1  | 0  | 0  | 0  | 0  | 164.6-ms 50% duty cycle start/stop period                |  |
| -  | _  | -  | 1  | 0  | 0  | 0  | 1  | 239.4-ms 50% duty cycle start/stop period                |  |
| -  | _  | -  | 1  | 0  | 0  | 1  | 0  | 314.2-ms 50% duty cycle start/stop period                |  |
| -  | -  | -  | 1  | 0  | 0  | 1  | 1  | 403.9-ms 50% duty cycle start/stop period                |  |
| -  | -  | -  | 1  | 0  | 1  | 0  | 0  | 538.6-ms 50% duty cycle start/stop period                |  |
| -  | -  | -  | 1  | 0  | 1  | 0  | 1  | 703.1-ms 50% duty cycle start/stop period                |  |
| -  | _  | _  | 1  | 0  | 1  | 1  | 0  | 942.5-ms 50% duty cycle start/stop period                |  |
| -  | _  | -  | 1  | 0  | 1  | 1  | 1  | 1256.6-ms 50% duty cycle start/stop period               |  |
| -  | _  | _  | 1  | 1  | 0  | 0  | 0  | 1728.1-ms 50% duty cycle start/stop period               |  |
| -  | _  | _  | 1  | 1  | 0  | 0  | 1  | 2513.6-ms 50% duty cycle start/stop period               |  |
| -  | -  | -  | 1  | 1  | 0  | 1  | 0  | 3299.1-ms 50% duty cycle start/stop period               |  |
| -  | _  | _  | 1  | 1  | 0  | 1  | 1  | 4241.7-ms 50% duty cycle start/stop period               |  |
| -  | _  | _  | 1  | 1  | 1  | 0  | 0  | i655.6-ms 50% duty cycle start/stop period               |  |
| -  | _  | _  | 1  | 1  | 1  | 0  | 1  | 7383.7-ms 50% duty cycle start/stop period               |  |
| _  | _  | _  | 1  | 1  | 1  | 1  | 0  | 9897.3-ms 50% duty cycle start/stop period               |  |
| -  | -  | -  | 1  | 1  | 1  | 1  | 1  | 13,196.4-ms 50% duty cycle start/stop period             |  |

#### Table 15. Start/Stop Period Register (0x1A)



www.ti.com

#### **OSCILLATOR TRIM REGISTER (0x1B)**

The TAS5710 PWM processor contains an internal oscillator to support autodetect of I2S clock rates. This reduces system cost because an external reference is not required. Currently, TI recommends a reference resistor value of 18.2 k $\Omega$  (1%). This should be connected between OSC\_RES and DVSSO.

Writing 0X00 to reg 0X1B enables the trim that was programmed at the factory.

Note that trim must always be run following reset of the device.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                              |  |  |  |
|----|----|----|----|----|----|----|----|-----------------------------------------------------------------------|--|--|--|
| 1  | -  | -  | -  | -  | _  | -  | _  | leserved <sup>(1)</sup>                                               |  |  |  |
| -  | 0  | Ι  | Ι  | Ι  | -  | Ι  | -  | Dscillator trim not done (read-only) <sup>(1)</sup>                   |  |  |  |
| -  | 1  | Ι  | Ι  | Ι  | -  | Ι  | -  | Decillator trim done (read only)                                      |  |  |  |
| -  | -  | 0  | 0  | 0  | 0  | -  | _  | Reserved <sup>(1)</sup>                                               |  |  |  |
| -  | -  | -  | -  | -  | _  | 0  | _  | Select factory trim (Write a 0 to select factory trim; default is 1.) |  |  |  |
| -  | -  | -  | -  | -  | _  | 1  | _  | Factory trim disabled <sup>(1)</sup>                                  |  |  |  |
| -  | -  | -  | -  | -  | -  | -  | 0  | Reserved <sup>(1)</sup>                                               |  |  |  |

#### Table 16. Oscillator Trim Register (0x1B)

(1) Default values are in **bold**.

### **BKND\_ERR REGISTER (0x1C)**

When a back-end error signal is received from the internal power stage, the power stage is reset stopping all PWM activity. Subsequently, the modulator waits approximately for the time listed in Table 17 before attempting to re-start the power stage.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                           |  |  |  |
|----|----|----|----|----|----|----|----|----------------------------------------------------|--|--|--|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | Х  | Reserved                                           |  |  |  |
| -  | -  | -  | -  | 0  | 0  | 1  | 0  | Set back-end reset period to 299 ms <sup>(2)</sup> |  |  |  |
| -  | _  | _  | -  | 0  | 0  | 1  | 1  | Set back-end reset period to 449 ms                |  |  |  |
| -  | -  | -  | -  | 0  | 1  | 0  | 0  | Set back-end reset period to 598 ms                |  |  |  |
| -  | -  | -  | -  | 0  | 1  | 0  | 1  | Set back-end reset period to 748 ms                |  |  |  |
| -  | -  | -  | -  | 0  | 1  | 1  | 0  | Set back-end reset period to 898 ms                |  |  |  |
| -  | -  | -  | -  | 0  | 1  | 1  | 1  | Set back-end reset period to 1047 ms               |  |  |  |
| -  | _  | _  | _  | 1  | 0  | 0  | 0  | Set back-end reset period to 1197 ms               |  |  |  |
| -  | _  | _  | _  | 1  | 0  | 0  | 1  | Set back-end reset period to 1346 ms               |  |  |  |
| -  | -  | _  | -  | 1  | 0  | 1  | Х  | Set back-end reset period to 1496 ms               |  |  |  |
| _  | _  | _  | -  | 1  | 1  | Х  | Х  | Set back-end reset period to 1496 ms               |  |  |  |

#### Table 17. BKND\_ERR Register (0x1C)<sup>(1)</sup>

(1) This register can be written only with a "non-Reserved" value. Also this register can be written once after the reset.

**TAS5710** 



SLOS605-JANUARY 2009

## **INPUT MULTIPLEXER REGISTER (0x20)**

This register controls the modulation scheme (AD or BD mode) as well as the routing of I2S audio to the internal channels.

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | -<br>D24 | FUNCTION                           |
|-----|-----|-----|-----|-----|-----|-----|----------|------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0        | Reserved <sup>(1)</sup>            |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16      | FUNCTION                           |
| 0   | _   | _   | _   | _   | _   | _   | _        | Channel-1 AD mode                  |
| 1   | -   | -   | -   | -   | -   | -   | -        | Channel-1 BD mode                  |
| -   | 0   | 0   | 0   | -   | -   | -   | -        | SDIN-L to channel 1 <sup>(1)</sup> |
| -   | 0   | 0   | 1   | -   | -   | -   | -        | SDIN-R to channel 1                |
| _   | 0   | 1   | 0   | _   | _   | _   | _        | Reserved                           |
| -   | 0   | 1   | 1   | _   | -   | _   | _        | Reserved                           |
| -   | 1   | 0   | 0   | _   | -   | _   | -        | Reserved                           |
| _   | 1   | 0   | 1   | _   | -   | _   | _        | Reserved                           |
| -   | 1   | 1   | 0   | _   | -   | _   | -        | Ground (0) to channel 1            |
| -   | 1   | 1   | 1   | _   | -   | _   | -        | Reserved                           |
| -   | -   | -   | -   | 0   | -   | -   | -        | Channel 2 AD mode                  |
| -   | -   | -   | -   | 1   | -   | -   | -        | Channel 2 BD mode                  |
| -   | -   | -   | -   | -   | 0   | 0   | 0        | SDIN-L to channel 2                |
| -   | -   | -   | -   | -   | 0   | 0   | 1        | SDIN-R to channel 2 <sup>(1)</sup> |
| -   | -   | -   | -   | -   | 0   | 1   | 0        | Reserved                           |
| -   | -   | -   | -   | -   | 0   | 1   | 1        | Reserved                           |
| -   | -   | -   | -   | -   | 1   | 0   | 0        | Reserved                           |
| -   | -   | -   | -   | -   | 1   | 0   | 1        | Reserved                           |
| -   | -   | -   | -   | -   | 1   | 1   | 0        | Ground (0) to channel 2            |
| _   | _   | _   | _   | _   | 1   | 1   | 1        | Reserved                           |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8       | FUNCTION                           |
| 0   | 1   | 1   | 1   | 0   | 1   | 1   | 1        | Reserved <sup>(1)</sup>            |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0       | FUNCTION                           |
| 0   | 1   | 1   | 1   | 0   | 0   | 1   | 0        | Reserved <sup>(1)</sup>            |

#### Table 18. Input Multiplexer Register (0x20)



www.ti.com

### CHANNEL 4 SOURCE SELECT REGISTER (0x21)

This register selects the channel 4 source.

|     |     |     |     | I able 1 | 9. Subc | nannei | Control | Register (0x21)         |
|-----|-----|-----|-----|----------|---------|--------|---------|-------------------------|
| D31 | D30 | D29 | D28 | D27      | D26     | D25    | D24     | FUNCTION                |
| 0   | 0   | 0   | 0   | 0        | 0       | 0      | 0       | Reserved <sup>(1)</sup> |
| D23 | D22 | D21 | D20 | D19      | D18     | D17    | D16     | FUNCTION                |
| 0   | 0   | 0   | 0   | 0        | 0       | 0      | 0       | Reserved <sup>(1)</sup> |
| D15 | D14 | D13 | D12 | D11      | D10     | D9     | D8      | FUNCTION                |
| 0   | 1   | 0   | 0   | 0        | 0       | 1      |         | Reserved <sup>(1)</sup> |
| -   | -   | _   | -   | -        | -       | _      | 0       | (L + R)/2               |
| _   | -   | -   | -   | -        | -       | -      | 1       | Left-channel post-BQ    |
| D7  | D6  | D5  | D4  | D3       | D2      | D1     | D0      | FUNCTION                |
| 0   | 0   | 0   | 0   | 0        | 0       | 1      | 1       | Reserved <sup>(1)</sup> |

Table 19. Subchannel Control Register (0x21)

(1) Default values are in **bold**.

### **PWM OUTPUT MUX REGISTER (0x25)**

This DAP output mux selects which internal PWM channel is output to the external pins. Any channel can be output to any external output pin.

| Bits D21–D20: | Selects which PWM channel is output to OUT_A |
|---------------|----------------------------------------------|
| Bits D17–D16: | Selects which PWM channel is output to OUT_B |
| Bits D13–D12: | Selects which PWM channel is output to OUT_C |
| Bits D09–D08: | Selects which PWM channel is output to OUT_D |

Note that channels are enclosed so that channel 1 = 0x00, channel 2 = 0x01, channel 1 = 0x02, and channel 2 = 0x03.

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                                    |  |  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------|--|--|--|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Reserved <sup>(1)</sup>                     |  |  |  |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                                    |  |  |  |
| 0   | 0   | -   | -   | -   | -   | -   | -   | Reserved <sup>(1)</sup>                     |  |  |  |
| -   | -   | 0   | 0   | -   | -   | -   | _   | Multiplex channel 1 to OUT_A <sup>(1)</sup> |  |  |  |
| -   | -   | 0   | 1   | -   | -   | -   | _   | Multiplex channel 2 to OUT_A                |  |  |  |
| -   | -   | 1   | 0   | -   | -   | -   | -   | Multiplex channel 1 to OUT_A                |  |  |  |
| -   | -   | 1   | 1   | -   | -   | -   | -   | Multiplex channel 2 to OUT_A                |  |  |  |
| -   | -   | Ι   | I   | 0   | 0   | -   | -   | Reserved <sup>(1)</sup>                     |  |  |  |
| -   | -   | Ι   | I   | -   | -   | 0   | 0   | Multiplex channel 1 to OUT_B                |  |  |  |
| -   | -   | Ι   | I   | -   | -   | 0   | 1   | Multiplex channel 2 to OUT_B                |  |  |  |
| -   | -   | -   | -   | -   | -   | 1   | 0   | Multiplex channel 1 to OUT_B <sup>(1)</sup> |  |  |  |
| -   | -   | -   | -   | -   | -   | 1   | 1   | Multiplex channel 2 to OUT_B                |  |  |  |

#### Table 20. PWM Output Mux Register (0x25)

TEXAS INSTRUMENTS

www.ti.com

#### SLOS605-JANUARY 2009

### Table 20. PWM Output Mux Register (0x25) (continued)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | FUNCTION                                    |  |  |
|-----|-----|-----|-----|-----|-----|----|----|---------------------------------------------|--|--|
| 0   | 0   | I   | -   | -   | -   | -  | -  | Reserved <sup>(2)</sup>                     |  |  |
| -   | _   | 0   | 0   | -   | _   | -  | -  | Multiplex channel 1 to OUT_C                |  |  |
| -   | _   | 0   | 1   | -   | -   | -  | -  | Multiplex channel 2 to OUT_C <sup>(2)</sup> |  |  |
| -   | -   | 1   | 0   | -   | -   | -  | -  | Multiplex channel 1 to OUT_C                |  |  |
| -   | -   | 1   | 1   | -   | -   | -  | -  | Multiplex channel 2 to OUT_C                |  |  |
| -   | _   | -   | -   | 0   | 0   | -  | -  | Reserved <sup>(2)</sup>                     |  |  |
| -   | _   | -   | -   | -   | -   | 0  | 0  | Multiplex channel 1 to OUT_D                |  |  |
| -   | -   | Ι   | I   | -   | -   | 0  | 1  | Multiplex channel 2 to OUT_D                |  |  |
| -   | -   | Ι   | I   | -   | -   | 1  | 0  | Multiplex channel 1 to OUT_D                |  |  |
| -   | -   | ١   | -   | -   | -   | 1  | 1  | Multiplex channel 2 to OUT_D (2)            |  |  |
| D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 | FUNCTION                                    |  |  |
| 0   | 1   | 0   | 0   | 0   | 1   | 0  | 1  | RESERVED                                    |  |  |

(2) Default values are in **bold**.

### DRC CONTROL (0x46)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                       |
|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved <sup>(1)</sup>        |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                       |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved <sup>(1)</sup>        |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                       |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | Reserved <sup>(1)</sup>        |
| D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | FUNCTION                       |
| _   | -   | _   | Ι   | -   | -   | _   | 0   | DRC1 turned OFF <sup>(1)</sup> |
| -   | _   | -   | -   | _   | -   | _   | 1   | DRC1 turned ON                 |
| -   | -   | -   | I   | -   | -   | 0   | -   | DRC2 turned OFF <sup>(1)</sup> |
| -   | -   | -   | I   | -   | -   | 1   | -   | DRC2 turned ON                 |
| 0   | 0   | 0   | 0   | 0   | 0   | -   | -   | Reserved <sup>(1)</sup>        |



www.ti.com

### BANK SWITCH AND EQ CONTROL (0x50)

| D31 | D30 | D29 | D28 | D27 | D26 | D25 | D24 | FUNCTION                                          |  |  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------|--|--|--|
| 0   | _   | _   | _   | _   | _   | _   | -   | 32 kHz, does not use bank 3 <sup>(1)</sup>        |  |  |  |
| 1   | _   | _   | _   | _   | _   | _   | -   | 32 kHz, uses bank 3                               |  |  |  |
| _   | 0   | _   | _   | -   | _   | _   | _   | Reserved                                          |  |  |  |
| _   | _   | 0   | _   | _   | _   | _   | -   | Reserved                                          |  |  |  |
| _   | _   | _   | 0   | _   | _   | _   | -   | 44.1/48 kHz, does not use bank 3 <sup>(1)</sup>   |  |  |  |
| -   | -   | -   | 1   | -   | -   | _   | -   | 44.1/48 kHz, uses bank 3                          |  |  |  |
| -   | -   | -   | -   | 0   | -   | _   | I   | 16 kHz, does not use bank 3                       |  |  |  |
| _   | _   | -   | -   | 1   | -   | _   | -   | 16 kHz, uses bank 3 <sup>(1)</sup>                |  |  |  |
| _   | _   | -   | -   | -   | 0   | _   | Ι   | 22.025/24 kHz, does not use bank 3                |  |  |  |
| _   | -   | -   | 1   | 1   | 1   | _   | -   | 22.025/24 kHz, uses bank 3 <sup>(1)</sup>         |  |  |  |
| -   | -   | -   | -   | -   | -   | 0   | I   | 8 kHz, does not use bank 3                        |  |  |  |
| -   | -   | -   | -   | -   | -   | 1   | I   | 8 kHz, uses bank 3 <sup>(1)</sup>                 |  |  |  |
| -   | -   | ١   | ١   | Ι   | -   | -   | 0   | 11.025 kHz/12, does not use bank 3                |  |  |  |
| _   | -   | -   | _   | -   | -   | _   | 1   | 11.025/12 kHz, uses bank 3 <sup>(1)</sup>         |  |  |  |
| D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | FUNCTION                                          |  |  |  |
| 0   | -   | -   | -   | -   | -   | _   | -   | 32 kHz, does not use bank 2 <sup>(1)</sup>        |  |  |  |
| 1   | -   | -   | -   | -   | -   | _   | -   | 32 kHz, uses bank 2                               |  |  |  |
| -   | 1   | -   | -   | -   | -   | _   | -   | Reserved <sup>(1)</sup>                           |  |  |  |
| _   | _   | 1   | -   | -   | _   | _   | Ι   | Reserved <sup>(1)</sup>                           |  |  |  |
| -   | -   | -   | 0   | 1   | _   | _   | -   | 44.1/48 kHz, does not use bank 2                  |  |  |  |
| -   | -   | -   | 1   | I   | -   | _   | I   | 44.1/48 kHz, uses bank 2 <sup>(1)</sup>           |  |  |  |
| -   | -   | -   | -   | 0   | -   | -   | I   | 16 kHz, does not use bank 2 <sup>(1)</sup>        |  |  |  |
| -   | Ι   | I   | Ι   | 1   | -   | —   | I   | 16 kHz, uses bank 2                               |  |  |  |
| -   | -   | -   | -   | -   | 0   | _   | -   | 22.025/24 kHz, does not use bank 2 <sup>(1)</sup> |  |  |  |
| _   | _   | _   | _   | -   | 1   | _   | -   | 22.025/24 kHz, uses bank 2                        |  |  |  |
| -   | -   | -   | -   | -   | -   | 0   | -   | 8 kHz, does not use bank 2 <sup>(1)</sup>         |  |  |  |
| -   | -   | -   | -   | -   | -   | 1   | -   | 8 kHz, uses bank 2                                |  |  |  |
| -   | -   | -   | -   | -   | -   | _   | 0   | 11.025/12 kHz, does not use bank 2 <sup>(1)</sup> |  |  |  |
| -   | -   | _   | -   | _   | -   | -   | 1   | 11.025/12 kHz, uses bank 2                        |  |  |  |
| D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | FUNCTION                                          |  |  |  |
| 0   | -   | -   | -   | I   | -   | _   | I   | 32 kHz, does not use bank 1                       |  |  |  |
| 1   | -   | -   | 1   | 1   | _   | _   | -   | 32 kHz, uses bank 1 <sup>(1)</sup>                |  |  |  |
| _   | 0   | I   | I   | I   | -   | -   | I   | Reserved                                          |  |  |  |
| _   | -   | 0   | I   | I   | -   | -   | I   | Reserved                                          |  |  |  |
| _   | -   | I   | 0   | I   | -   | -   | I   | 44.1/48 kHz, does not use bank 1 <sup>(1)</sup>   |  |  |  |
| -   | -   | -   | 1   | Ι   | -   | -   | I   | 44.1/48 kHz, uses bank 1                          |  |  |  |
| _   | -   | -   | -   | 0   | -   | -   | I   | 16 kHz, does not use bank 1 <sup>(1)</sup>        |  |  |  |
| _   | -   | -   | -   | 1   | -   | -   | I   | 16 kHz, uses bank 1                               |  |  |  |
| _   | -   | -   | -   | -   | 0   | -   | -   | 22.025/24 kHz, does not use bank 1 <sup>(1)</sup> |  |  |  |
| -   | -   | -   | -   | -   | 1   | -   | -   | 22.025/24 kHz, uses bank 1                        |  |  |  |
| _   | -   | -   | -   | -   | -   | 0   | -   | 8 kHz, does not use bank 1 <sup>(1)</sup>         |  |  |  |
| _   | -   | -   | -   | 1   | -   | 1   | I   | 8 kHz, uses bank 1                                |  |  |  |
| _   | -   | -   | -   | -   | -   | -   | 0   | 11.025/12 kHz, does not use bank 1 <sup>(1)</sup> |  |  |  |
| -   | -   | -   | -   | -   | -   | -   | 1   | 11.025/12 kHz, uses bank 1                        |  |  |  |

(1) Default values are in **bold**.

Copyright © 2009, Texas Instruments Incorporated



TEXAS INSTRUMENTS

www.ti.com

#### SLOS605-JANUARY 2009

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | FUNCTION                                                                                                                            |  |  |
|----|----|----|----|----|----|----|----|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0  |    |    |    |    |    |    |    | EQ ON                                                                                                                               |  |  |
| 1  | -  | -  | -  | -  | -  | -  | -  | EQ OFF (bypass BQ 0-6 of channels 1 and 2)                                                                                          |  |  |
| _  | 0  | -  | -  | _  | _  | -  | -  | Reserved <sup>(1)</sup>                                                                                                             |  |  |
| -  | -  | 0  | -  | -  | -  | -  | -  | Ignore bank-mapping in bits D31–D8.Use default mapping. <sup>(1)</sup>                                                              |  |  |
|    |    | 1  |    |    |    |    |    | Use bank-mapping in bits D31–D8.                                                                                                    |  |  |
| _  | -  | -  | 0  | _  | _  | -  | -  | L and R can be written independently. (1)                                                                                           |  |  |
| _  | _  | _  | 1  | _  | _  | _  | -  | L and R are ganged for EQ biquads; a write to Left channel BQ is also written to Right channel BQ. (0X29-2F is ganged to 0X30-0X36) |  |  |
| _  | _  | -  | -  | 0  | _  | _  | _  | Reserved <sup>(1)</sup>                                                                                                             |  |  |
| _  | -  | _  | _  | _  | 0  | 0  | 0  | No bank switching. All updates to DAP <sup>(1)</sup>                                                                                |  |  |
| _  | -  | -  | -  | _  | 0  | 0  | 1  | Configure bank 1 (32 kHz by default)                                                                                                |  |  |
| _  | -  | _  | _  | _  | 0  | 1  | 0  | Configure bank 2 (44.1/48 kHz by default)                                                                                           |  |  |
| _  | -  | -  | -  | _  | 0  | 1  | 1  | Configure bank 3 (other sample rates by default)                                                                                    |  |  |
| -  | -  | -  | -  | _  | 1  | 0  | 0  | Automatic bank selection                                                                                                            |  |  |
| -  | -  | -  | -  | -  | 1  | 0  | 1  | Reserved                                                                                                                            |  |  |
| -  | -  | -  | -  | -  | 1  | 1  | Х  | Reserved                                                                                                                            |  |  |

# PACKAGE MATERIALS INFORMATION

www.ti.com

### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| */ | All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | TAS5710PHPR                | HTQFP           | PHP                | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |
|    | TAS5710PHPR                | HTQFP           | PHP                | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TAS5710PHPR | HTQFP        | PHP             | 48   | 1000 | 367.0       | 367.0      | 38.0        |
| TAS5710PHPR | HTQFP        | PHP             | 48   | 1000 | 336.6       | 336.6      | 31.8        |

PHP (S-PQFP-G48)

 $\textbf{PowerPAD}^{\,\mathbb{M}} \quad \textbf{PLASTIC} \ \textbf{QUAD} \ \textbf{FLATPACK}$ 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PHP (S-PQFP-G48)

# PowerPAD™ PLASTIC QUAD FLATPACK

THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



A Tie strap features may not be present.





PHP (S-PQFP-G48)

PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting options for vias placed in the thermal pad.

PowerPAD is a trademark of Texas Instruments



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated