# 24-Channel, Constant-Current LED Driver with Global Brightness Control and LED Open-Short Detection 

## FEATURES

- 24-Channel Constant-Current Sink Output with On/Off Control
- Current Capability:
- 35 mA for 16 Channels
- 26.2 mA for 8 Channels
- Global Brightness Control (BC) for Each Color Group: 7-Bit (128 Step), Three Groups
- LED Power-Supply Voltage up to 15 V
- $\mathrm{V}_{\mathrm{Cc}}=3.0 \mathrm{~V}$ to 5.5 V
- Constant-Current Accuracy:
- Channel-to-Channel $= \pm 1 \%$
- Device-to-Device = $\pm 3 \%$
- CMOS Logic Level I/O
- Data Transfer Rate: $\mathbf{3 5} \mathbf{~ M H z}$
- BLANK Pulse Width: 15 ns
- Open Load, Short Load, and Over-Temperature Detection
- Thermal Shutdown (TSD) with Auto Restart
- Delay Switching to Prevent Inrush Current
- Operating Temperature: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- Packages: HTSSOP-32, QFN-32


## APPLICATIONS

- Full-Color LED Displays
- LED Signboards


## DESCRIPTION

The TLC5952 is a 24-channel, constant-current sink driver. Each channel can be turned on/off with internal register data. The output channels are grouped into three groups of eight channels each. Each channel group has a 128-step global brightness control (BC) function. Both on/off data and BC are writable via a serial interface. The maximum current value of all 24 channels is set by a single external resistor.

The TLC5952 has three error detection circuits: LED open detection (LOD), LED short detection (LSD), and a thermal error flag (TEF). The error detection is read via a serial interface.


Typical Application Circuit (Multiple Daisy-Chained TLC5952s)

[^0]This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT |  |  | TRANSPORT MEDIA, |
| :---: | :---: | :---: | :---: |
| QUANTITY |  |  |  |
| TLC5952 | PACKAGE-LEAD | ORDERING NUMBER | Tape and Reel, 2000 |
|  | HTSSOP-32 PowerPAD | TM | TLC5952DAPR |

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the Tl web site at Www.ti.com.
(2) Product preview device.

ABSOLUTE MAXIMUM RATINGS ${ }^{(1)(2)}$
Over operating free-air temperature range, unless otherwise noted.

| PARAMETER |  |  | TLC5952 | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | -0.3 to +6.0 | V |
| Iout | Output current (dc) | OUTR0-OUTR7, OUTG0-OUTG7 | 45 | mA |
|  |  | OUTB0-OUTB7 | 35 | mA |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range | SIN, SCLK, LAT, BLANK, IREF | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| V OUT | Output voltage range | SOUT | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
|  |  | OUTRO-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7 | -0.3 to +16 | V |
| $\mathrm{T}_{\mathrm{J}(\text { max })}$ | Operation junction temperature |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature range |  | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |
|  | ESD rating | Human body model (HBM) | 2000 | V |
|  |  | Charged device model (CDM) | 500 | V |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to network ground terminal.

## DISSIPATION RATINGS

| PACKAGE | DERATING FACTOR <br> ABOVE $\mathbf{T}_{\mathbf{A}}=+\mathbf{+ 2 5} \mathbf{C}$ | $\mathbf{T}_{\mathbf{A}}<+\mathbf{+ 2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}}=+\mathbf{+ 7 0}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}}=+\mathbf{8} 5^{\circ} \mathbf{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: | :---: |
| HTSSOP-32 with <br> PowerPAD soldered <br> $(1)$ | $42.54 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 5318 mW | 3403 mW | 2765 mW |
| HTSSOP-32 with <br> PowerPAD not soldered${ }^{(2)}$ | $22.56 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 2820 mW | 1805 mW | 1466 mW |
| QFN-32 ${ }^{(3)}$ | $27.86 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 3482 mW | 2228 mW | 1811 mW |

(1) With PowerPAD soldered onto copper area on printed circuit board (PCB); 2-oz. copper. For more information, see SLMA002 (available for download at WWW.ti.com).
(2) With PowerPAD not soldered onto copper area on PCB.
(3) The package thermal impedance is calculated in accordance with JESD51-5.

## RECOMMENDED OPERATING CONDITIONS

At $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER |  |  | TLC5952 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | NOM MAX |  |
| DC CHARACTERISTICS: $\mathrm{V}_{\text {CC }}=3 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |  | 3.0 | 5.5 | V |
| $\mathrm{V}_{0}$ | Voltage applied to output | OUTR0-OUTR7, OUTG0-OUTG7, OUTBO-OUTB7 |  | 15 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High level input voltage | SIN, SCLK, LAT, BLANK | $0.7 \times \mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{C C}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low level input voltage | SIN, SCLK, LAT, BLANK | GND | $0.3 \times \mathrm{V}_{\mathrm{CC}}$ | V |
| ${ }^{\text {OH }}$ | High level output current | SOUT |  | -1 | mA |
| loL | Low level output current | SOUT |  | 1 | mA |
| Iolc | Constant output sink current | OUTR0-OUTR7, OUTG0-OUTG7 |  | 35 | mA |
|  |  | OUTB0-OUTB7 |  | 26.2 | mA |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Operating junction temperature |  | -40 | +125 | ${ }^{\circ} \mathrm{C}$ |
| AC CHARACTERISTICS, $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK ( }}$ SCLK) | Data shift clock frequency | SCLK |  | 35 | MHz |
| T ${ }_{\text {WH0 }}$ | Pulse duration | SCLK | 10 |  | ns |
| T WLO |  | SCLK | 10 |  | ns |
| $\mathrm{T}_{\text {WH1 }}$ |  | LAT | 15 |  | ns |
| $\mathrm{T}_{\text {WH2 }}$ |  | BLANK | 15 |  | ns |
| T WL2 |  | BLANK | 15 |  | ns |
| TSU0 | Setup time | SIN - SCLK $\uparrow$ | 4 |  | ns |
| $\mathrm{T}_{\text {SU1 }}$ |  | LAT $\uparrow$ - SCLK $\uparrow$ | 150 |  | ns |
| $\mathrm{T}_{\mathrm{HO}}$ | Hold time | SIN - SCLK $\uparrow$ | 3 |  | ns |
| $\mathrm{T}_{\mathrm{H} 1}$ |  | LAT $\uparrow$ - SCLK $\uparrow$ | 10 |  | ns |

## ELECTRICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V , and $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$.

| PARAMETER |  | TEST CONDITIONS | TLC5952 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High level output voltage |  | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ at SOUT | $\mathrm{V}_{\mathrm{CC}}-0.4$ |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low level output voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ at SOUT |  |  | 0.4 | V |
| $\mathrm{I}_{\mathrm{IN}}$ | Input current | $\mathrm{V}_{1}=\mathrm{V}_{\text {CC }}$ or GND at SIN, SCLK, LAT, and BLANK | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC1}}$ | Supply current | SIN, SCLK, LAT = low, BLANK = high, <br> $\mathrm{V}_{\text {OUTR } / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}, \mathrm{BCR} / \mathrm{G} / \mathrm{B}=7 \mathrm{Fh}$, <br> $\mathrm{R}_{\text {IREF }}=24 \mathrm{k} \Omega$ ( $\mathrm{l}_{\text {OUTR } / \mathrm{Gn}}=2 \mathrm{~mA}$ target, $\mathrm{I}_{\text {OUTBn }}=1.5 \mathrm{~mA}$ target) |  | 1 | 3 | mA |
| $\mathrm{I}_{\mathrm{CC2}}$ |  | SIN, SCLK, LAT = low, BLANK = high, <br> $\mathrm{V}_{\text {OUTR } / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}, \mathrm{BCR} / \mathrm{G} / \mathrm{B}=7 \mathrm{Fh}$, <br> $\mathrm{R}_{\text {IREF }}=2.4 \mathrm{k} \Omega$ (IOUTRn/Gn $=20 \mathrm{~mA}$ target, $\mathrm{I}_{\text {OUTBn }}=15 \mathrm{~mA}$ target) |  | 8 | 14 | mA |
| $\mathrm{I}_{\mathrm{CC3}}$ |  | SIN, SCLK, LAT = low, BLANK = low, all OUTRn/Gn/Bn = on, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=1 \mathrm{~V}, \mathrm{BCR} / \mathrm{G} / \mathrm{B}=7 \mathrm{Fh}$, <br> $\mathrm{R}_{\text {IREF }}=2.4 \mathrm{k} \Omega$ (IOUTRn/Gn $=20 \mathrm{~mA}$ target, $\mathrm{I}_{\text {OUTBn }}=15 \mathrm{~mA}$ target) |  | 12 | 30 | mA |
| $\mathrm{I}_{\mathrm{CC} 4}$ |  | SIN, SCLK, LAT = low, BLANK = low, all OUTRn/Gn/Bn = on, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=1 \mathrm{~V}, \mathrm{BCR} / \mathrm{G} / \mathrm{B}=7 \mathrm{Fh}$, <br> $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ ( $\mathrm{l}_{\text {OUTR } / \mathrm{Gn}}=32 \mathrm{~mA}$ target, $\mathrm{I}_{\text {OUTBn }}=24 \mathrm{~mA}$ target $)$ |  | 20 | 50 | mA |
| Iolc | Constant output current | At OUTR0-OUTR7 and OUTGO-OUTG7, All OUTRn/Gn/Bn = on, BCR/G/B $=7 \mathrm{Fh}$, $\mathrm{V}_{\text {OUTR } n / G n / B n}=\mathrm{V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ (IOUTRn/Gn $=32 \mathrm{~mA}$ target) | 29 | 32 | 35 | mA |
| Iolct |  | At OUTB0-OUTB7, <br> All OUTRn/Gn/Bn = on, BCR/G/B = 7Fh, <br> $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=\mathrm{V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ (IOUTBn $=24 \mathrm{~mA}$ target) | 21.8 | 24 | 26.2 | mA |
| Iolkg | Leakage output current | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, BLANK $=$ high, $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=\mathrm{V}_{\text {OUTtix }}=15 \mathrm{~V}, \mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ |  |  | 0.1 | $\mu \mathrm{A}$ |
| $\Delta \mathrm{l}_{\text {OLC }}$ | Constant-current error ${ }^{(1)}$ (channel-to-channel in same color group) | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, <br> All OUTRn $/ \mathrm{Gn} / \mathrm{Bn}=\mathrm{on}, \mathrm{BCR} / \mathrm{G} / \mathrm{B}=7 \mathrm{Fh}$, <br> $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=\mathrm{V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ ( loutrn $/ \mathrm{Gn}=32 \mathrm{~mA}$ target, $\mathrm{I}_{\text {OUTBn }}=24 \mathrm{~mA}$ target $)$, at same color group output |  | $\pm 1$ | $\pm 3$ | \% |
| $\Delta \mathrm{l}_{\text {OLC1 }}$ | Constant current error ${ }^{(2)}$ (device to device in same color group) | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, <br> All OUTRn/Gn/Bn = on, BCR/G/B = 7Fh, <br> $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=\mathrm{V}_{\text {OUTfix }}=1 \mathrm{~V}$, <br> $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ ( $\mathrm{l}_{\text {OUTRn } / \mathrm{Gn}}=32 \mathrm{~mA}$ target, $\mathrm{I}_{\text {OUTBn }}=24 \mathrm{~mA}$ target $)$, at same color group output |  | $\pm 3$ | $\pm 6$ | \% |

(1) The deviation of each output in the same color group from the average of the same color group (OUTR0-OUTR7, OUTG0-OUTG7, or OUTB0-OUTB7) constant current. The deviation is calculated by the formula ( $X=R, G$, or $B ; n=0-7$ ):
$\Delta(\%)=\left[\frac{\mathrm{I}_{\text {OUTX }}}{\frac{\left(\mathrm{I}_{\text {OUTX0 }}+\mathrm{I}_{\text {OUTX } 1}+\ldots+\mathrm{I}_{\text {OUTX6 }}+\mathrm{I}_{\text {OUTX } 7}\right)}{8}}-1\right] \times 100$
(2) The deviation of the constant-current average of each color group from the ideal constant-current value. The deviation is calculated by the formula ( $\mathrm{X}=\mathrm{R}, \mathrm{G}$, or B ):
$\Delta(\%)=\left(\frac{\frac{\left(\text { loutxo }+\mathrm{l}_{\text {Outx }}+\ldots+\mathrm{I}_{\text {OUTX7 }}\right)}{8}-\text { (Ideal Output Current) }}{\text { Ideal Output Current }}\right] \times 100$
Ideal current is calculated by the following equation for OUTRO-OUTR7 and OUTGO-OUTG7 ( $\mathrm{X}=\mathrm{R}, \mathrm{G}$, or B ):
$\mathrm{I}_{\text {OUTRn/Gn(IDEAL, mA) }}=40 \times\left[\frac{1.20}{\mathrm{R}_{\text {IREF }}(\Omega)}\right]$
Ideal current is calculated by the following equation for OUTRO-OUTR7 and OUTGO-OUTG7 ( $\mathrm{X}=\mathrm{R}, \mathrm{G}$, or B ):
$\mathrm{I}_{\mathrm{OUTBn}(\text { IIEAL, MA) }}=30 \times\left[\frac{1.20}{\mathrm{R}_{\text {IREF }}(\Omega)}\right)$
www.ti.com
SBVS129-MAY 2009

## ELECTRICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to 5.5 V , and $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$.

| PARAMETER |  | TEST CONDITIONS | TLC5952 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| $\Delta \mathrm{l}_{\text {OLC2 }}$ | Line regulation ${ }^{(3)}$ |  | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, All OUTRn/Gn/Bn $=0$ on, $B C R / G / B=7 F h$, <br> $\mathrm{V}_{\text {OUTRn/Gn/Bn }}=\mathrm{V}_{\text {OUTfix }}=1 \mathrm{~V}, \mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ |  | $\pm 0.5$ | $\pm 1$ | \% |
| $\Delta \mathrm{l}_{\text {OLC3 }}$ | Load regulation ${ }^{(4)}$ | At OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7, All OUTRn/Gn/Bn = on, BCR/G/B $=7 \mathrm{Fh}$, <br> $\mathrm{V}_{\text {OUTRn } / \mathrm{Gn} / \mathrm{Bn}}=1 \mathrm{~V}$ to $3 \mathrm{~V}, \mathrm{~V}_{\text {OUTtix }}=1 \mathrm{~V}, \mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ |  | $\pm 1$ | $\pm 3$ | \%/V |
| $\mathrm{T}_{\text {TEF }}$ | Thermal error flag threshold | Junction temperature ${ }^{(5)}$ | +150 | +165 | +180 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{HYS}}$ | Thermal error flag hysteresis | Junction temperature ${ }^{(5)}$ | 5 | 10 | 20 | ${ }^{\circ} \mathrm{C}$ |
| V LODO | LED open detection threshold | All OUTRn/Gn/Bn = on, detection voltage select code $=0 \mathrm{~h}$ | 0.25 | 0.30 | 0.35 | V |
| $\mathrm{V}_{\text {LOD1 }}$ |  | All OUTRn/Gn/Bn $=$ on, detection voltage select code $=1 \mathrm{~h}$ | 0.50 | 0.60 | 0.70 | V |
| $\mathrm{V}_{\text {LOD2 }}$ |  | All OUTRn/Gn/Bn = on, detection voltage select code $=2 \mathrm{~h}$ | 0.80 | 0.90 | 1.00 | V |
| $\mathrm{V}_{\text {LOD3 }}$ |  | All OUTRn/Gn/Bn $=$ on, detection voltage select code $=3 \mathrm{~h}$ | 1.10 | 1.20 | 1.30 | V |
| $\mathrm{V}_{\text {LSDO }}$ | LED short detection threshold | All OUTRn/Gn/Bn $=$ on, detection voltage select code $=4 \mathrm{~h}$ | $0.55 \times \mathrm{V}_{\mathrm{CC}}$ | $0.60 \times \mathrm{V}_{\mathrm{CC}}$ | $0.65 \times \mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {LSD1 }}$ |  | All OUTRn/Gn/Bn = on, detection voltage select code $=5 \mathrm{~h}$ | $0.65 \times V_{\text {CC }}$ | $0.70 \times \mathrm{V}_{\mathrm{CC}}$ | $0.75 \times \mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {LSD2 }}$ |  | All OUTRn/Gn/Bn $=$ on, detection voltage select code $=6 \mathrm{~h}$ | $0.75 \times \mathrm{V}_{\mathrm{CC}}$ | $0.80 \times \mathrm{V}_{\mathrm{CC}}$ | $0.85 \times \mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\text {LSD3 }}$ |  | All OUTRn/Gn/Bn $=$ on, detection voltage select code $=7 \mathrm{~h}$ | $0.85 \times \mathrm{V}_{\text {cc }}$ | $0.90 \times \mathrm{V}_{\mathrm{CC}}$ | $0.95 \times \mathrm{V}_{\text {cc }}$ | V |
| $\mathrm{V}_{\text {IREF }}$ | Reference voltage output | $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$ | 1.17 | 1.20 | 1.23 | V |

(3) Line regulation is calculated by the following equation ( $X=R, G$, or $B ; n=0-7$ ):
$\Delta(\% / \mathrm{V})=\left(\frac{\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}\right)-\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)}{\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)}\right) \times \frac{100}{5.5 \mathrm{~V}-3 \mathrm{~V}}$
(4) Load regulation is calculated by the following equation ( $X=R, G$, or $B ; n=0-7$ ):

$$
\Delta(\% N)=\left(\frac{\left(l_{\text {OUTXn }} \text { at } \mathrm{V}_{\text {OUTXn }}=3 \mathrm{~V}\right)-\left(\mathrm{l}_{\text {ouTXn }} \text { at } \mathrm{V}_{\text {OUTXn }}=1 \mathrm{~V}\right)}{\left(\mathrm{l}_{\text {OUTXn }} \text { at } \mathrm{V}_{\text {OUTXn }}=1 \mathrm{~V}\right)}\right) \times \frac{100}{3 \mathrm{~V}-1 \mathrm{~V}}
$$

(5) Not tested; specified by design.

## SWITCHING CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=120 \Omega$, $\mathrm{R}_{\text {IREF }}=1.5 \mathrm{k} \Omega$, and $\mathrm{V}_{\mathrm{LED}}=5.0 \mathrm{~V}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{R} 0}$ | Rise time | SOUT |  | 6 | 15 | ns |
| $\mathrm{t}_{\mathrm{R} 1}$ |  | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, BCR/G/B = 7Fh |  | 10 | 30 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | Fall time | SOUT |  | 6 | 15 | ns |
| $\mathrm{t}_{\mathrm{F} 1}$ |  | OUTR0-OUTR7, OUTG0-OUTG7, OUTB0-OUTB7, BCR/G/B = 7Fh |  | 10 | 30 | ns |
| $\mathrm{t}_{\mathrm{D}}$ | Propagation delay time ${ }^{(1)}$ | SCLK个 to SOUT |  | 8 | 20 | ns |
| $\mathrm{t}_{\mathrm{D} 1}$ |  | LAT $\uparrow$ to OUTR0 on/off, BCR/G/B = 7Fh |  | 22 | 45 | ns |
| $\mathrm{t}_{\mathrm{D} 2}$ |  | BLANK $\downarrow \uparrow$ to OUTR0 on/off, BCR/G/B = 7Fh |  | 15 | 30 | ns |
| $t_{\text {D3 }}$ |  | OUTRn on to OUTGn on, OUTGn on to OUTBn on, OUTBn on to OUTRn +1 on, $\mathrm{BCR} / \mathrm{G} / \mathrm{B}=7 \mathrm{Fh}$ |  | 3 | 6 | ns |
| $\mathrm{t}_{\mathrm{D} 4}$ |  | OUTRn off to OUTGn off, OUTGn off to OUTBn off, OUTBn off to OUTRn +1 off, BCR/G/B = 7Fh |  | 3 | 6 | ns |
| $\mathrm{t}_{\mathrm{D} 5}$ |  | LAT $\uparrow$ to $\mathrm{I}_{\text {OUTn }}$ changing by global brightness control (BC data are 0Ch-72h or 72h-0Ch) |  | 20 | 50 | ns |
| ton_ERR | Output on-time error ${ }^{(2)}$ | On/off latched data = ' 1 ', BCR/G/B = 7Fh, 20 ns BLANK low level one-shot pulse input | -11 |  | 5 | ns |

(1) Propagation delay, $t_{D 3}$ (OUTRn on to OUTGn on, OUTGn on to OUTBn on, OUTBn on to OUTRn +1 on ) is calculated by the formula: $\mathrm{t}_{\mathrm{D3}}(\mathrm{~ns})=($ the propagation delay between OUTR0 to OUTB7 $=\mathrm{on}) / 23$
$\mathrm{t}_{\mathrm{D} 4}$ (OUTRn to OUTGn $=$ off, OUTGn to OUTBn = off, OUTBn to OUTRn $+1=\mathrm{off}$ ) is calculated by the formula:
$\mathrm{t}_{\mathrm{D} 4}(\mathrm{~ns})=($ the propagation delay between OUTR0 to OUTB7 $=\mathrm{off}) / 23$
(2) Output on-time error is calculated by the formula: ton_ERR ( ns ) = tout_On - BLANK low-level pulse width. tout_on is the actual on-time of the constant current output.

FUNCTIONAL BLOCK DIAGRAM


## PIN CONFIGURATIONS


RHB PACKAGE $5 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-32
(TOP VIEW)

(1) Product preview device.

## TERMINAL FUNCTIONS

| TERMINAL |  |  | 1/0 | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
| NAME | NO. |  |  |  |
|  | DAP | RHB ${ }^{(1)}$ |  |  |
| SIN | 2 | 22 | I | Serial data input for the 25-bit common shift register |
| SCLK | 3 | 23 | 1 | Serial data shift clock. Data present on SIN are shifted to the LSB of the common shift register with the rising edge of SCLK. Data in the shift register are shifted toward the MSB at each rising edge of SCLK. The MSB data of the common shift register appear on SOUT. |
| LAT | 4 | 24 | 1 | Edge triggered latch. The rising edge of LAT latches the data from the common shift register into the output on/off data latch. See the Output On/Off Data Latch section for more details. |
| BLANK | 29 | 17 | 1 | All outputs are blank. When BLANK is high, all constant-current outputs (OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7) are forced off. When BLANK is low, all constant current outputs are controlled by the on/off control data in the data latch. |
| IREF | 32 | 20 | I/O | Reference current terminal. The maximum current for the outputs OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7 is set with a resistor from IREF to GND. |
| SOUT | 30 | 18 | O | Serial data output. The MSB of the 25 -bit common shift register is shifted out at the rising edge of SCLK. |
| OUTROOUTR7 | $\begin{gathered} 5,8,11,14 \\ 17,20,23 \\ 26 \end{gathered}$ | $\begin{gathered} 2,5,8,11 \\ 14,25,28 \\ 31 \end{gathered}$ | O | Constant-current outputs for the RED LED group. <br> Multiple outputs can be configured in parallel to increase the constant-current capability. Different voltages can be applied to each output. These outputs are turned on/off by the BLANK signal and the data in the output on/off control data latch. |
| OUTGOOUTG7 | $\begin{gathered} 6,9,12,15 \\ 18,21,24 \\ 27 \end{gathered}$ | $\begin{gathered} 3,6,9,12 \\ 15,26,29 \\ 32 \end{gathered}$ | O | Constant-current outputs for the GREEN LED group. <br> Multiple outputs can be configured in parallel to increase the constant-current capability. Different voltages can be applied to each output. These outputs are turned on/off by the BLANK signal and the data in the output on/off control data latch. |
| OUTBO- <br> OUTB7 | $\begin{gathered} 7,10,13 \\ 16,19,22 \\ 25,28 \end{gathered}$ | $\begin{gathered} 1,4,7,10 \\ 13,16,27 \\ 30 \end{gathered}$ | O | Constant-current outputs for the BLUE LED group. <br> Multiple outputs can be configured in parallel to increase the constant-current capability. Different voltages can be applied to each output. These outputs are turned on/off by the BLANK signal and the data in the output on/off control data latch. |
| $\mathrm{V}_{\text {CC }}$ | 31 | 19 | - | Power-supply voltage |
| GND | 1 | 21 | - | Power ground |

(1) Product preview device.

## PARAMETER MEASUREMENT INFORMATION

## PIN EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS



Figure 1. SIN, SCLK, LAT, BLANK


Figure 2. SOUT


Figure 3. OUTR0/G0/B0 Through OUTR7/G7/B7

## TEST CIRCUITS


(1) $C_{L}$ includes measurement probe and jig capacitance.
(2) $X=R, G$, or $B ; n=0-7$.

Figure 4. Rise Time and Fall Time Test Circuit for OUTRn/Gn/Bn

(1) $X=R, G$, or $B ; n=0-7$.

Figure 6. Constant-Current Test Circuit for OUTRn/Gn/Bn

InSTRUMENTS
www.ti.com

## TIMING DIAGRAMS


$\mathrm{T}_{\text {SUO }}, \mathrm{T}_{\text {SU1 }}, \mathrm{T}_{\mathrm{H} 0}, \mathrm{~T}_{\mathrm{H} 1}:$

(1) Input pulse rise and fall time is 1 ns to 3 ns .

Figure 7. Input Timing

(1) Input pulse rise and fall time is 1 ns to 3 ns .

Figure 8. Output Timing

TIMING DIAGRAMS (continued)


Figure 9. Timing Diagram

## TYPICAL CHARACTERISTICS

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.


Figure 10.


Figure 12.
OUTPUT CURRENT vs OUTPUT VOLTAGE (BLUE Color Group)


Figure 14.


Figure 11.
OUTPUT CURRENT vs OUTPUT VOLTAGE (RED and GREEN Color Group)


Figure 13.
OUTPUT CURRENT vs OUTPUT VOLTAGE (RED and GREEN Color Group)


Figure 15.

## TYPICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.


Figure 16.


Figure 18.
OUTPUT CURRENT vs OUTPUT VOLTAGE
(BLUE Color Group)


Figure 20.

OUTPUT CURRENT vs OUTPUT VOLTAGE
(RED and GREEN Color Group)


Figure 17.
OUTPUT CURRENT vs OUTPUT VOLTAGE
(RED and GREEN Color Group)


Figure 19.


Figure 21.

## TYPICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.


Figure 22.
CONSTANT-CURRENT ERROR vs AMBIENT TEMPERATURE (Channel-to-Channel in RED Color Group)


Figure 24.
CONSTANT-CURRENT ERROR vs AMBIENT TEMPERATURE (Channel-to-Channel in BLUE Color Group)


Figure 26.

CONSTANT-CURRENT ERROR vs OUTPUT CURRENT
(Channel-to-Channel in BLUE Color Group)


Figure 23.
CONSTANT-CURRENT ERROR vs AMBIENT TEMPERATURE (Channel-to-Channel in GREEN Color Group)


Figure 25.

GLOBAL BRIGHTNESS CONTROL LINEARITY (RED and GREEN Color Group)


Figure 27.

## TYPICAL CHARACTERISTICS (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=3.3 \mathrm{~V}$, unless otherwise noted.

GLOBAL BRIGHTNESS CONTROL LINEARITY
(BLUE Color Group)


Figure 28.


Figure 30.

SUPPLY CURRENT vs OUTPUT CURRENT (RED and GREEN Color Group)


Figure 29.


Figure 31.

CONSTANT-CURRENT OUTPUT VOLTAGE WAVEFORM


Figure 32.

## DETAILED DESCRIPTION

## MAXIMUM CONSTANT SINK CURRENT VALUE

The maximum output current per channel, lolcmax, is programmed by a single resistor, $\mathrm{R}_{\text {IREF }}$, which is placed between the IREF and GND pins. The voltage on IREF is set by an internal band-gap $\mathrm{V}_{\text {IREF }}$, with a typical value of 1.20 V . The maximum channel current is equivalent to the current flowing through $\mathrm{R}_{\text {IREF }}$ multiplied by a factor of 40 for OUTRn/Gn and 30 for OUTBn. The maximum output current per channel can be calculated by Equation 1.

$$
\begin{align*}
\mathrm{R}_{\text {IREF }}(\mathrm{k} \Omega) & \left.=\frac{\mathrm{V}_{\text {IREF }}(\mathrm{V})}{\mathrm{I}_{\text {OLCMax }}(\mathrm{mA})} \times 40 \text { (for OUTRn } / \mathrm{Gn}\right) \\
& =\frac{\mathrm{V}_{\text {IREF }}(\mathrm{V})}{\mathrm{I}_{\text {OLCMax }}(\mathrm{mA})} \times 30(\text { for OUTBn }) \tag{1}
\end{align*}
$$

Where:
$\mathrm{V}_{\text {IREF }}=$ the internal reference voltage on IREF ( 1.20 V , typical)
$\mathrm{l}_{\text {OLCMax }}=2 \mathrm{~mA}$ to 35 mA at OUTRn/Gn and 1.5 mA to 26.2 mA at OUTBn
$l_{\text {OLCMax }}$ is the largest current for each output. Each output sinks the lolCMax current when it is turned on and the global brightness control data are set to the maximum value of 7Fh (127d). Each output sink current can be reduced by lowering the output global brightness control ( BC ) value.
$\mathrm{R}_{\text {IREF }}$ must be between $1.37 \mathrm{k} \Omega$ and $24 \mathrm{k} \Omega$ to hold IoLCMax between 35 mA (typ) and 2 mA (typ) for OUTRn/Gn and between 26.2 mA (typ) and 1.5 mA (typ) for OUTBn. Otherwise, the output may be unstable. Output currents lower than 2 mA (or 1.5 mA for OUTBn) can be achieved by setting lolcmax to 2 mA or higher and then using global brightness control to lower the output current.
Table 1 shows the characteristics of the constant-current sink versus the external resistor, $\mathrm{R}_{\text {IREF }}$.
Table 1. Maximum Constant Current Output versus External Resistor Value

| IOLCMax $^{2} \mathbf{( m A )}$ |  |  |
| :---: | :---: | :---: |
| OUTRn, OUTGn | OUTBn |  |
| 35 | 26.28 | 1.37 |
| 30 | 22.5 | 1.6 |
| 25 | 18.75 | 1.92 |
| 20 | 15 | 2.4 |
| 15 | 11.25 | 3.2 |
| 10 | 7.5 | 4.8 |
| 5 | 3.75 | 9.6 |
| 2 | 1.5 | 24 |

## GLOBAL BRIGHTNESS CONTROL (BC) FUNCTION: SINK CURRENT CONTROL

The TLC5952 is able to adjust the output current of each of the three color groups OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7. This function is called global brightness control (BC). The BC function allows users to adjust the global brightness of LEDs connected to the three output groups (OUTR0-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7). All color group output currents can be adjusted in 128 steps from $0 \%$ to $100 \%$ of the maximum output current, lolcmax. The brightness control data are entered into the TLC5952 via the serial interface. When the BC data change, the output current also changes immediately. When the IC is powered on, the data in the common shift register and the control data latch are not set to any default values. Therefore, BC data must be written to the control data latch before turning on the constant-current output.

Equation 2 determines the output sink current for each color group. Table 2 summarizes the BC data versus current ratio and set current value.
$\mathrm{I}_{\text {OUT }}(\mathrm{mA})=\mathrm{I}_{\text {OLCMax }}(\mathrm{mA}) \times\left(\frac{\mathrm{BCR} / \mathrm{G} / \mathrm{B}}{127 \mathrm{~d}}\right)$
Where:
$\mathrm{I}_{\text {OLCMax }}=$ the maximum channel current for each channel determined by $\mathrm{R}_{\text {IREF }}$
$B C R / G / B=$ the global brightness control value in the control data latch for each output color group
Table 2. BC Data versus Current Ratio and Set Current Value

| BC DATA (Binary) | BC DATA (Decimal) | BC DATA <br> (Hex) | RATIO OF OUTPUT CURRENT TO IOLCMax (mA, Typical) | $\begin{gathered} \text { lout, mA } \\ \text { (IolcMax }=35 \mathrm{~mA} \\ \text { Typical) } \end{gathered}$ | $\begin{gathered} \text { lout, mA } \\ \text { (IOLCMax }=2 \mathrm{~mA}, \\ \text { Typical) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0000000 | 0 | 00 | 0 | 0 | 0 |
| 0000001 | 1 | 01 | 0.8 | 0.28 | 0.02 |
| 0000010 | 2 | 02 | 1.6 | 0.55 | 0.03 |
| - | - | - | - | - | - |
| 1111101 | 125 | 7D | 98.4 | 34.45 | 1.97 |
| 1111110 | 126 | 7E | 99.2 | 34.72 | 1.98 |
| 1111111 | 127 | 7F | 100.0 | 35.00 | 2.00 |

## CONSTANT-CURRENT OUTPUT ON/OFF CONTROL

When BLANK is low, each output is controlled by the data in the output on/off data latch. When data corresponding to an output are equal to '1', the output turns on; when the data corresponding to an output are equal to ' 0 ', the output turns off. When BLANK is high, all outputs are forced off.
When the IC is powered on, the data in the output on/off data latch are not set to any default values. Therefore, on/off data must be written to the output on/off data latch before turning on the constant-current output and pulling BLANK low.
If there are any OUTRn/Bn/Bn outputs not connected to an LED, including open for short-to-ground failures, the on/off data corresponding to the unconnected output should be set to '0' before the LED is turned on. Otherwise, the $\mathrm{V}_{\mathrm{CC}}$ supply current ( $\mathrm{l}_{\mathrm{CC}}$ ) increases while the LEDs are on. A truth table for the on/off control data is shown in Table 3.

Table 3. On/Off Control Data Truth Table

| ON/OFF CONTROL DATA | CONSTANT-CURRENT OUTPUT <br> STATUS |
| :---: | :---: |
| 0 | Off |
| 1 | On |

## REGISTER AND DATA LATCH CONFIGURATION

The TLC5952 has two writable data latches: the output on/off data latch and the control data latch. Both data latches are 24 bits in length. If the common shift register MSB is ' 0 ', the least significant 24 bits of data from the 25 -bit common shift register are latched into the output on/off data latch. If the MSB is ' 1 ', the data are latched into the control data latch. Figure 33 shows the common shift register and the control data latch configuration.


Figure 33. Grayscale Shift Register and Data Latch Configuration

## Output On/Off Data Latch

The output on/off data latch is 24 bits long. This latch is used to turn each output current sink (OUTRn/Gn/Bn) on or off. When the MSB of the common shift register is set to ' 0 ', the lower 24 bits are written to the output on/off data latch on the rising edge of LAT. If the output on/off data latch bit corresponding to an output is ' 0 ', the output is turned off; if the bit is a ' 1 ', the output is turned on.

When the IC is powered on, the data in the output on/off data latch are not set to any default value. Therefore, the on/off control data should be written to the data latch before the constant-current outputs are turned on.

## Control Data Latch

The control data latch is 24 bits long and is used to adjust the LED current for each color group (OUTRO-OUTR7, OUTG0-OUTG7, and OUTB0-OUTB7). The LED current for each group can be adjusted between 0\% and 100\% of lolcmax in 128 steps (7-bit resolution). This data latch is also used to select the error detection type, LED open detection (LOD) or LED short detection (LSD), and the threshold voltage. When the MSB of the common shift register is set to ' 1 ', the lower 24 bits are written to the control data latch on the rising edge of LAT. Table 4 shows the control data latch bit assignment.
When the IC is powered on, the data in the control data latch are not set to a default value. Therefore, the control data latch data should be written to the latch before the constant-current outputs are turned on.

Table 4. Data Bit Assignment

| BITS | DESCRIPTION |
| :---: | :---: |
| 6-0 | Global brightness control data for RED group (OUTR0-OUTR7, data $=00 \mathrm{~h}$ to 7Fh) |
| 13-7 | Global brightness control data for GREEN group (OUTG0-OUTG7, data $=00 \mathrm{~h}$ to 7Fh) |
| 20-14 | Global brightness control data for BLUE group (OUTB0-OUTB7, data $=00 \mathrm{~h}$ to 7Fh) |
| 23-21 | Detection voltage and type select (data $=0 \mathrm{~h}$ to 7 h ) <br> $0=$ LED open detection with 0.3 V (typ) threshold <br> $1=$ LED open detection with 0.6 V (typ) threshold <br> $2=$ LED open detection with 0.9 V (typ) threshold <br> $3=$ LED open detection with 1.2 V (typ) threshold <br> $4=$ LED short detection with $\mathrm{V}_{\mathrm{CC}} \times 60 \%$ (typ) threshold <br> $5=$ LED short detection with $\mathrm{V}_{\mathrm{CC}} \times 70 \%$ (typ) threshold <br> $6=$ LED short detection with $\mathrm{V}_{\mathrm{CC}} \times 80 \%$ (typ) threshold <br> $7=$ LED short detection with $\mathrm{V}_{\mathrm{CC}} \times 90 \%$ (typ) threshold |

## Figure 34 shows the operation to write data into the common shift register and control data latch.



Figure 34. Data Write Operation

## STATUS INFORMATION DATA (SID)

The 25-bit word status information data (SID) contains the status of the LED open detection (LOD) or LED short detection (LSD), and thermal error flag (TEF). When the MSB of the common shift register is set to ' 0 ', the SID overwrites the common shift register data at the rising edge of LAT after the data in the common shift register are copied to the output on/off data latch. If the common shift register MSB is '1', the SID data are not copied to the common shift register.
After being copied into the common shift register, new SID data are not available until new data are written into the common shift register. If new data are not written, the LAT signal is ignored. To recheck SID data without changing the constant-current output on/off data, reprogram the common shift register with the same data that are currently programmed into the output on/off data latch. When LAT goes high, the output on/off data do not change, but new SID data are loaded into the common shift register. LOD, LSD, and TEF are shifted out of SOUT with each rising edge of SCLK.


Figure 35. SID Load Assignment

## LED OPEN DETECTION (LOD), LED SHORT DETECTION (LSD), AND THERMAL ERROR FLAG (TEF)

LOD detects a fault caused by an LED open circuit or a short from OUTRn/Gn/Bn to ground by comparing the OUTRn/Gn/Bn voltage to the LOD detection threshold voltage level set in the control data latch (Table 4). If the OUTRn/Gn/Bn voltage is lower than the programmed voltage, that output LOD bit is set to ' 1 ' to indicate an open LED. Otherwise, the LOD bit is set to ' 0 '. LOD data are only valid for outputs programmed to be on. LOD data for outputs programmed to be off are always ' 0 '.
LSD data detects a fault caused by a shorted LED by comparing the OUTRn/Gn/Bn voltage to the LSD detection threshold voltage level set in the control data latch (Table 4). If the OUTRn/Gn/Bn voltage is higher than the programmed voltage, that output LOD bit is set to ' 1 ' to indicate a shorted LED. Otherwise, the LSD bit is set to ' 0 '. LSD data are only valid for outputs programmed to be on. LSD data for outputs programmed to be off are always ' 0 '.

LOD/LSD data are not valid until $1 \mu$ s after the falling edge of BLANK. Therefore, BLANK must be low for at least $1 \mu$ s before going high. At the rising edge of BLANK, the LOD/LSD detection data are latched in the LOD/LSD holder. Changes in the LOD/LSD data while BLANK is low are directly connected to the output of the LOD/LSD holder, but are only valid $1 \mu \mathrm{~s}$ after the change. The rising edge of LAT transfers the output data of the LOD/LSD holder to the common shift register.

As shown in Table 5, LOD and LSD data cannot be checked simultaneously. LOD/LSD data are not valid when TEF is active because all outputs are forced off.
The TEF bit indicates that the IC junction temperature exceeds the temperature threshold ( $T_{\text {TEF }}=+165^{\circ} \mathrm{C}$, typ). The TEF bit also indicates that the IC has turned off all drivers to avoid overheating. The IC automatically turns the drivers back on when the IC temperature decreases to less than $T_{\text {TEF }}-T_{\text {HYS }}$. The TEF data are held in the TEF holder latch until the TEF data are loaded into the common shift register by the rising edge of LAT. If the IC temperature falls below $\mathrm{T}_{\text {TEF }}-\mathrm{T}_{\text {HYs }}$ when LAT goes high, the TEF data in the TEF holder become ' 0 '. If the IC temperature is not below $\mathrm{T}_{\text {TEF }}-\mathrm{T}_{\text {HYs }}$ when LAT goes high, then the TEF data remain '1'. Table 5 shows a truth table for LOD/LSD and TEF. Figure 36 to Figure 39 show different examples of LOD/LSD/TEF operation.

Table 5. LOD/LSD/TEF Truth Table

|  | CONDITION |  |  |
| :---: | :---: | :---: | :---: |
| SID DATA | LED OPEN DETECTION $($ LOD, Voltage Select Data $=$ Oh to 3 h ) | LED SHORT DETECTION (LSD, Voltage Select Data $=4 \mathrm{~h}$ to 7 h ) | THERMAL ERROR FLAG (TEF) |
| 0 | LED is not open or the output is off ( $\mathrm{V}_{\text {OUTRn/Gn/Bn }}$ is greater than the voltage selected by the detection voltage select bit in the control data latch) | LED is not shorted or the output is off ( $\mathrm{V}_{\text {OUTRn/Gn/Bn }}$ is less than or equal to the voltage selected by the detection voltage select bit in the control data latch) | Junction temperature is lower than the detect temperature ( $\mathrm{T}_{\text {TEF }}$ ) before TEF is undetected or the detect temperature ( $\mathrm{T}_{\text {TEF }}-\mathrm{T}_{\text {HYS }}$ ) after TEF is detected |
| 1 | LED is open or shorted to GND ( $\mathrm{V}_{\text {OUTRn/Gn/Bn }}$ is less than or equal to the voltage selected by the detection voltage select bit in the control data latch) | LED terminal is short or OUTn is short to higher voltage ( $\mathrm{V}_{\text {OUTn }}$ is greater than The selected voltage by detection voltage select bit in the control data latch) | Junction temperature is higher than the detect temperature ( $\mathrm{T}_{\text {TEF }}$ ) |

## THERMAL SHUTDOWN (TSD)

The thermal shutdown (TSD) function turns off all constant-current outputs when the IC junction temperature ( $\mathrm{T}_{\mathrm{J}}$ ) exceeds the temperature threshold ( $\mathrm{T}_{\text {TEF }}=+165^{\circ} \mathrm{C}$, typ). The outputs remain disabled as long as the over-temperature condition exists. The outputs are turned on again after the IC junction temperature drops below ( $\mathrm{T}_{\text {TEF }}-\mathrm{T}_{\mathrm{HYS}}$ ).

## NOISE REDUCTION

Large surge currents may flow through the IC and the board on which the device is mounted if all 24 LED channels turn on simultaneously when BLANK goes low. These large current surges could induce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC5952 turns the LED channels on in a series delay to provide a circuit soft-start feature.
A small delay circuit is implemented between each output. When all bits of the on/off data latch are set to ' 1 ', each constant-current output turns on in order (OUTR0, OUTG0, OUTB0, OUTR1, OUTG1, OUTB1, OUTR2-OUTB6, OUTR7, OUTG7, and OUTB7) with a small delay between each output after BLANK goes low or LAT goes high; see Figure 34. Both turn-on and turn-off are delayed.

## CAPACITOR SELECTION

Connect at least one $10-\mathrm{nF}$ ceramic capacitor as close as possible between the $\mathrm{V}_{\mathrm{CC}}$ pin and ground. Additional capacitors are needed on the LED power supply to reduce ripple on the LED power supply to a minimum.


Figure 36. LOD/LSD/TEF Operation (No LED Error)


Figure 37. LOD/LSD/TEF Operation (LED Open Error)


Figure 38. LOD/LSD/TEF Operation (LED Short Error)


Figure 39. LOD/LSD/TEF Operation (Thermal Error)

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Top-Side Markings <br> (4) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5952DAP | ACTIVE | HTSSOP | DAP | 32 | 46 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | TLC5952 | Samples |
| TLC5952DAPR | ACTIVE | HTSSOP | DAP | 32 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | TLC5952 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined
Pb -Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb -Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> (iameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5952DAPR | HTSSOP | DAP | 32 | 2000 | 330.0 | 24.4 | 8.6 | 11.5 | 1.6 | 12.0 | 24.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TLC5952DAPR | HTSSOP | DAP | 32 | 2000 | 367.0 | 367.0 | 45.0 |

DAP (R-PDSO-G32) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE PACKAGE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com [http://www.ti.com](http://www.ti.com).
Falls within JEDEC M0-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.

## DAP (R-PDSO-G32) <br> PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD ${ }^{T M}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View
Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters

## PowerPAD is a trademark of Texas Instruments.

DAP (R-PDSO-G32) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE PACKAGE


NOTES:
A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004 and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
F. Contact the board fabrication site for recommended soldermask tolerances.

## PowerPAD is a trademark of Texas Instruments

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Tl's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.
TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, Tl's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products

Audio
Amplifiers
Data Converters
DLP® Products
DSP
Clocks and Timers
Interface
Logic
Power Mgmt
Microcontrollers
RFID
OMAP Applications Processors
Wireless Connectivity

## Applications

Automotive and Transportation
Communications and Telecom
Computers and Peripherals
Consumer Electronics
Energy and Lighting
Industrial
Medical
Security
Space, Avionics and Defense
Video and Imaging

## TI E2E Community

www.ti.com/automotive
www.ti.com/communications
www.ti.com/computers
www.ti.com/consumer-apps
www.ti.com/energy
www.ti.com/industrial
www.ti.com/medical
www.ti.com/security
www.ti.com/space-avionics-defense
www.ti.com/video
e2e.ti.com
www.ti.com/wirelessconnectivity


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
    PowerPAD is a trademark of Texas Instruments, Incorporated.
    All other trademarks are the property of their respective owners.

