



Sample &

Buy







SN74LVCH16244A

SCES494B-OCTOBER 2003-REVISED JUNE 2014

# SN74LVCH16244A 16-Bit Buffer/Driver With 3-State Outputs

### 1 Features

- Member of the Texas Instruments Widebus™ Family
- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 4.1 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V,  $T_A = 25^{\circ}C$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
  >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input or Output Voltage With 3.3-V V<sub>CC</sub>)
- Bus Hold on Data Inputs Eliminates the Need for External Pullup or Pulldown Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)

# 2 Applications

- Servers
- PCs and Notebooks
- Network Switches
- Wireless and Telecom Infrastructures
- TV Set-top Boxes
- Electronic Points of Sale

# 3 Description

This 16-bit buffer/driver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. The device can be used as four 4-bit buffers, two 8-bit buffers, or one 16-bit buffer.

The SN74LVCH16244A device is designed specifically to improve the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

....

| Device Information <sup>(1)</sup>   |                                     |  |  |  |  |
|-------------------------------------|-------------------------------------|--|--|--|--|
| PART NUMBER PACKAGE BODY SIZE (NOM) |                                     |  |  |  |  |
| TSSOP (48)                          | 12.50 mm × 6.10 mm                  |  |  |  |  |
| TVSOP (48)                          | 9.70 mm × 4.40 mm                   |  |  |  |  |
| SSOP (48)                           | 15.88 mm × 7.49 mm                  |  |  |  |  |
|                                     | PACKAGE<br>TSSOP (48)<br>TVSOP (48) |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# 4 Simplified Schematic



Pin numbers shown are for the DGG, DGV, and DL packages.

# **Table of Contents**

| 1 | Feat | tures 1                           |
|---|------|-----------------------------------|
| 2 | Арр  | lications 1                       |
| 3 |      | cription1                         |
| 4 | Sim  | plified Schematic1                |
| 5 | Rev  | ision History 2                   |
| 6 | Pin  | Configuration and Functions 3     |
| 7 | Spe  | cifications6                      |
|   | 7.1  | Absolute Maximum Ratings 6        |
|   | 7.2  | Handling Ratings6                 |
|   | 7.3  | Recommended Operating Conditions7 |
|   | 7.4  | Thermal Information7              |
|   | 7.5  | Electrical Characteristics        |
|   | 7.6  | Switching Characteristics 8       |
|   | 7.7  | Operating Characteristics         |
|   | 7.8  | Typical Characteristics 9         |
| 8 | Para | ameter Measurement Information 10 |
| 9 | Deta | ailed Description 11              |

|    | 9.1  | Overview                          | . 11 |
|----|------|-----------------------------------|------|
|    | 9.2  | Functional Block Diagram          | . 11 |
|    | 9.3  | Feature Description.              | 12   |
|    | 9.4  | Device Functional Modes           | . 12 |
| 10 | Арр  | lication and Implementation       | 13   |
|    |      | Application Information           |      |
|    |      | Typical Application               |      |
| 11 | Pow  | er Supply Recommendations         | 14   |
| 12 | Layo | out                               | 14   |
|    | -    | Layout Guidelines                 |      |
|    | 12.2 | Layout Example                    | . 14 |
| 13 |      | ce and Documentation Support      |      |
|    |      | Trademarks                        |      |
|    | 13.2 | Electrostatic Discharge Caution   | . 15 |
|    | 13.3 | Glossary                          | 15   |
| 14 | Mec  | hanical, Packaging, and Orderable |      |
|    |      | mation                            | 15   |
|    |      |                                   |      |

Copyright © 2003–2014, Texas Instruments Incorporated

# **5** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (November 2005) to Revision B

| • | Updated document to new TI data sheet format                         | . 1 |
|---|----------------------------------------------------------------------|-----|
| • | Removed Ordering Information table.                                  | . 1 |
| • | Updated I <sub>off</sub> Feature bullet                              | 1   |
| • | Added Applications.                                                  | 1   |
| • | Added Device Information table.                                      | 1   |
| • | Added Handling Ratings table.                                        | 6   |
| • | Changed MAX ambient temperature to 125°C.                            | . 7 |
| • | Added Thermal Information table.                                     | 7   |
| • | Updated t <sub>sk(o)</sub> values in Switching Characteristics table | 8   |
| • | Added Typical Characteristics.                                       | 9   |

www.ti.com

Page

2



# 6 Pin Configuration and Functions

| DGG, DGV, OR DL PACKAGE<br>(TOP VIEW) |    |    |                   |  |  |  |
|---------------------------------------|----|----|-------------------|--|--|--|
|                                       | Г  |    | L                 |  |  |  |
| 10E                                   | 1  |    | 2 <u>0E</u>       |  |  |  |
| 1Y1                                   | 2  |    | ] 1A1             |  |  |  |
| 1Y2                                   | 3  |    | ] 1A2             |  |  |  |
| GND                                   | 4  |    | GND               |  |  |  |
| 1Y3                                   | 5  |    | ] 1A3             |  |  |  |
| 1Y4                                   | 6  |    | ] 1A4             |  |  |  |
| V <sub>CC</sub>                       | 7  | 42 | ] v <sub>cc</sub> |  |  |  |
| 2Y1                                   | 8  |    | 2A1               |  |  |  |
| 2Y2                                   | 9  | 40 | 2A2               |  |  |  |
| GND                                   | 10 |    | ] GND             |  |  |  |
| 2Y3                                   | 11 |    | 2A3               |  |  |  |
| 2Y4                                   | 12 | 37 | 2A4               |  |  |  |
| 3Y1                                   | 13 | 36 | ] 3A1             |  |  |  |
| 3Y2                                   | 14 | 35 | ] 3A2             |  |  |  |
| GND                                   | 15 | 34 | ] GND             |  |  |  |
| 3Y3                                   | 16 |    | ] 3A3             |  |  |  |
| 3Y4                                   | 17 | 32 | ] 3A4             |  |  |  |
| V <sub>CC</sub>                       | 18 | 31 | ] v <sub>cc</sub> |  |  |  |
| 4Y1                                   | 19 | 30 | ] 4A1             |  |  |  |
| 4Y2                                   | 20 | 29 | 4A2               |  |  |  |
| GND                                   | 21 | 28 | GND               |  |  |  |
| 4Y3                                   | 22 | 27 | ] 4A3             |  |  |  |
| 4Y4                                   | 23 | 26 | ] 4A4             |  |  |  |
| 4 <del>0E</del>                       | 24 | 25 | ] 3 <u>0</u> E    |  |  |  |
|                                       |    |    | I                 |  |  |  |

#### **Pin Functions**

| PIN |                 | 1/0 | DESCRIPTION     |
|-----|-----------------|-----|-----------------|
| NO. | NAME            | I/O | DESCRIPTION     |
| 1   | 1 <del>0E</del> | Ι   | Output enable 1 |
| 2   | 1Y1             | 0   | 1Y1 Output      |
| 3   | 1Y2             | 0   | 1Y2 Output      |
| 4   | GND             | —   | Ground pin      |
| 5   | 1Y3             | 0   | 1Y3 Output      |
| 6   | 1Y4             | 0   | 1Y4 Output      |
| 7   | VCC             | _   | Power pin       |
| 8   | 2Y1             | 0   | 2Y1 Output      |
| 9   | 2Y2             | 0   | 2Y2 Output      |
| 10  | GND             | —   | Ground pin      |
| 11  | 2Y3             | 0   | 2Y3 Output      |
| 12  | 2Y4             | 0   | 2Y4 Output      |
| 13  | 3Y1             | 0   | 3Y1 Output      |
| 14  | 3Y2             | 0   | 3Y2 Output      |
| 15  | GND             | _   | Ground pin      |
| 16  | 3Y3             | 0   | 3Y3 Output      |
| 17  | 3Y4             | 0   | 3Y4 Output      |
| 18  | VCC             |     | Power pin       |

# SN74LVCH16244A

SCES494B-OCTOBER 2003-REVISED JUNE 2014

www.ti.com

NSTRUMENTS

Texas

# Pin Functions (continued)

|     | PIN             |     |                 |
|-----|-----------------|-----|-----------------|
| NO. | NAME            | I/O | DESCRIPTION     |
| 19  | 4Y1             | 0   | 4Y1 Output      |
| 20  | 4Y2             | 0   | 4Y2 Output      |
| 21  | GND             | _   | Ground pin      |
| 22  | 4Y3             | 0   | 4Y3 Output      |
| 23  | 4Y4             | 0   | 4Y4 Output      |
| 24  | 4 <del>0E</del> | 1   | Output enable 4 |
| 25  | 3 <del>0E</del> | l   | Output enable 3 |
| 26  | 4A4             | l   | 4A4 Input       |
| 27  | 4A3             | l   | 4A3 Input       |
| 28  | GND             | _   | Ground pin      |
| 29  | 4A2             | I   | 4A2 Input       |
| 30  | 4A1             | l   | 4A1 Input       |
| 31  | VCC             | _   | Power pin       |
| 32  | 3A4             | I   | 3A4 Input       |
| 33  | 3A3             | I   | 3A3 Input       |
| 34  | GND             | —   | Ground pin      |
| 35  | 3A2             | I   | 3A2 Input       |
| 36  | 3A1             | I   | 3A1 Input       |
| 37  | 2A4             | I   | 2A4 Input       |
| 38  | 2A3             | I   | 2A3 Input       |
| 39  | GND             | —   | Ground pin      |
| 40  | 2A2             | 1   | 2A2 Input       |
| 41  | 2A1             | 1   | 2A1 Input       |
| 42  | VCC             | —   | Power pin       |
| 43  | 1A4             | I   | 1A4 Input       |
| 44  | 1A3             | I   | 1A3 Input       |
| 45  | GND             |     | Ground pin      |
| 46  | 1A2             | I   | 1A2 Input       |
| 47  | 1A1             | I   | 1A1 Input       |
| 48  | 2 <del>0E</del> | I   | Output enable 2 |



| GQL OR ZQL PACKAGE<br>(TOP VIEW) |            |              |         |         |           |           | GE |
|----------------------------------|------------|--------------|---------|---------|-----------|-----------|----|
|                                  | _1         | 2            | 3       | 4       | 5         | 6         |    |
| A B C D E F G H J K              | 0000000000 | 000000000000 | 000 000 | 000 000 | 000000000 | 000000000 |    |

#### Pin Assignments<sup>(1)</sup> (56-Ball GQL or ZQL Package)

|   | 1               | 2   | 3               | 4               | 5   | 6               |  |  |
|---|-----------------|-----|-----------------|-----------------|-----|-----------------|--|--|
| Α | 1 <del>0E</del> | NC  | NC              | NC              | NC  | 2 <del>0E</del> |  |  |
| В | 1Y2             | 1Y1 | GND             | GND             | 1A1 | 1A2             |  |  |
| С | 1Y4             | 1Y3 | V <sub>CC</sub> | V <sub>CC</sub> | 1A3 | 1A4             |  |  |
| D | 2Y2             | 2Y1 | GND             | GND             | 2A1 | 2A2             |  |  |
| E | 2Y4             | 2Y3 |                 |                 | 2A3 | 2A4             |  |  |
| F | 3Y1             | 3Y2 |                 |                 | 3A2 | 3A1             |  |  |
| G | 3Y3             | 3Y4 | GND             | GND             | 3A4 | 3A3             |  |  |
| н | 4Y1             | 4Y2 | V <sub>CC</sub> | V <sub>CC</sub> | 4A2 | 4A1             |  |  |
| J | 4Y3             | 4Y4 | GND             | GND             | 4A4 | 4A3             |  |  |
| к | 4 <del>0E</del> | NC  | NC              | NC              | NC  | 3 <del>0E</del> |  |  |

(1) NC - No internal connection



### Pin Assignments<sup>(1)</sup> (54-Ball GRD or ZRD Package)

| (** = ••• = •• = •• = ••• = ••• = ••• |     |     |                 |                   |     |     |  |  |
|---------------------------------------|-----|-----|-----------------|-------------------|-----|-----|--|--|
|                                       | 1   | 2   | 3               | 4                 | 5   | 6   |  |  |
| Α                                     | 1Y1 | NC  | 1 <del>0E</del> | 2 <mark>0E</mark> | NC  | 1A1 |  |  |
| В                                     | 1Y3 | 1Y2 | NC              | NC                | 1A2 | 1A3 |  |  |
| С                                     | 2Y1 | 1Y4 | V <sub>CC</sub> | V <sub>CC</sub>   | 1A4 | 2A1 |  |  |
| D                                     | 2Y3 | 2Y2 | GND             | GND               | 2A2 | 2A3 |  |  |
| E                                     | 3Y1 | 2Y4 | GND             | GND               | 2A4 | 3A1 |  |  |
| F                                     | 3Y3 | 3Y2 | GND             | GND               | 3A2 | 3A3 |  |  |
| G                                     | 4Y1 | 3Y4 | V <sub>CC</sub> | V <sub>CC</sub>   | 3A4 | 4A1 |  |  |
| н                                     | 4Y3 | 4Y2 | NC              | NC                | 4A2 | 4A3 |  |  |
| J                                     | 4Y4 | NC  | 4 <del>0E</del> | 3 <del>0E</del>   | NC  | 4A4 |  |  |

(1) NC - No internal connection

Copyright © 2003–2014, Texas Instruments Incorporated



## 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                            |                                                                                | MIN  | MAX                   | UNIT |
|-----------------|--------------------------------------------|--------------------------------------------------------------------------------|------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage range                       | Supply voltage range                                                           |      | 6.5                   | V    |
| VI              | Input voltage range <sup>(2)</sup>         |                                                                                | -0.5 | 6.5                   | V    |
| Vo              | Voltage range applied to any output in f   | the high-impedance or power-off state <sup>(2)</sup>                           | -0.5 | 6.5                   | V    |
| Vo              | Voltage range applied to any output in t   | Voltage range applied to any output in the high or low state <sup>(2)(3)</sup> |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                        | V <sub>I</sub> < 0                                                             |      | -50                   | mA   |
| I <sub>OK</sub> | Output clamp current                       | V <sub>O</sub> < 0                                                             |      | -50                   | mA   |
| lo              | Continuous output current                  |                                                                                |      | ±50                   | mA   |
|                 | Continuous current through each $V_{CC}$ o | or GND                                                                         |      | ±100                  | mA   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings (1) only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. The value of  $V_{CC}$  is provided in the *Recommended Operating Conditions* table. (2)

(3)

### 7.2 Handling Ratings

|                    |                          |                                                                                          | MIN | MAX  | UNIT |
|--------------------|--------------------------|------------------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | age temperature range                                                                    |     | 150  | °C   |
| V                  | Electrostatia discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 0   | 2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 0   | 1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2)



#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                    |                                            | MIN                    | MAX                  | UNIT |  |  |  |
|-----------------|------------------------------------|--------------------------------------------|------------------------|----------------------|------|--|--|--|
| V               | Supply voltage                     | Operating                                  | 1.65                   | 3.6                  | V    |  |  |  |
| V <sub>CC</sub> | Supply voltage                     | Data retention only                        | 1.5                    |                      | v    |  |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         | 0.65 × V <sub>CC</sub> |                      |      |  |  |  |
| V <sub>IH</sub> | High-level input voltage           | $V_{CC}$ = 2.3 V to 2.7 V                  | 1.7                    |                      | V    |  |  |  |
|                 |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2                      |                      |      |  |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |                        | $0.35 \times V_{CC}$ |      |  |  |  |
| V <sub>IL</sub> | Low-level input voltage            | $V_{CC}$ = 2.3 V to 2.7 V                  |                        | 0.7                  | V    |  |  |  |
|                 |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                        | 0.8                  | L    |  |  |  |
| VI              | Input voltage                      |                                            | 0                      | 5.5                  | V    |  |  |  |
|                 | Output voltage                     | High or low state                          | 0                      | V <sub>CC</sub>      | V    |  |  |  |
| Vo              |                                    | 3-state                                    | 0                      | 5.5                  | V    |  |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V                   |                        | -4                   |      |  |  |  |
|                 |                                    | V <sub>CC</sub> = 2.3 V                    |                        | -8                   | 0    |  |  |  |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 2.7 V                    |                        | -12                  | mA   |  |  |  |
|                 |                                    | $V_{CC} = 3 V$                             |                        | -24                  |      |  |  |  |
|                 |                                    | V <sub>CC</sub> = 1.65 V                   |                        | 4                    |      |  |  |  |
|                 |                                    | V <sub>CC</sub> = 2.3 V                    |                        | 8                    | 0    |  |  |  |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 2.7 V                    |                        | 12                   | mA   |  |  |  |
|                 |                                    | $V_{CC} = 3 V$                             |                        | 24                   |      |  |  |  |
| Δt/Δv           | Input transition rise or fall rate |                                            |                        | 10                   | ns/V |  |  |  |
| T <sub>A</sub>  | Operating free-air temperature     |                                            | -40                    | 125                  | °C   |  |  |  |

(1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | DGG     | DGV     | DL      |       |
|-----------------------|----------------------------------------------|---------|---------|---------|-------|
|                       |                                              | 48 PINS | 48 PINS | 48 PINS | UNIT  |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 64.3    | 78.4    | 68.4    |       |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.6    | 30.7    | 34.7    |       |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 31.5    | 41.8    | 41.0    | °C/W  |
| ΨJT                   | Junction-to-top characterization parameter   | 1.1     | 3.8     | 12.3    | °C/VV |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 31.2    | 41.3    | 40.4    |       |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a     | n/a     | n/a     |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### SN74LVCH16244A

SCES494B-OCTOBER 2003-REVISED JUNE 2014

www.ti.com

STRUMENTS

EXAS

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| ARAMETER             | TEST C                                                 | ONDITIONS                       | V <sub>cc</sub> | MIN            | TYP <sup>(1)</sup> MAX | UNI |  |
|----------------------|--------------------------------------------------------|---------------------------------|-----------------|----------------|------------------------|-----|--|
|                      | I <sub>OH</sub> = −100 μA                              |                                 | 1.65 V to 3.6 V | $V_{CC} - 0.2$ |                        |     |  |
|                      | $I_{OH} = -4 \text{ mA}$                               |                                 | 1.65 V          | 1.2            |                        |     |  |
| N/                   | I <sub>OH</sub> = -8 mA                                |                                 | 2.3 V           | 1.7            |                        | V   |  |
| V <sub>OH</sub>      | 10 m                                                   |                                 | 2.7 V           | 2.2            |                        | v   |  |
|                      | I <sub>OH</sub> = -12 mA                               |                                 | 3 V             | 2.4            |                        |     |  |
|                      | I <sub>OH</sub> = -24 mA                               |                                 | 3 V             | 2.2            |                        |     |  |
|                      | I <sub>OL</sub> = 100 μA                               |                                 | 1.65 V to 3.6 V |                | 0.2                    |     |  |
|                      | $I_{OL} = 4 \text{ mA}$                                |                                 | 1.65 V          |                | 0.45                   |     |  |
| V <sub>OL</sub>      | $I_{OL} = 8 \text{ mA}$                                |                                 | 2.3 V           |                | 0.7                    | V   |  |
|                      | I <sub>OL</sub> = 12 mA                                |                                 | 2.7 V           |                | 0.4                    |     |  |
|                      | I <sub>OL</sub> = 24 mA                                |                                 | 3 V             |                | 0.55                   |     |  |
| I <sub>I</sub>       | V <sub>I</sub> = 0 to 5.5 V                            |                                 | 3.6 V           |                | ±5                     | μA  |  |
|                      | V <sub>I</sub> = 0.58 V                                |                                 |                 | 15             |                        |     |  |
|                      | V <sub>I</sub> = 1.07 V                                |                                 | 1.65 V          | -15            |                        | μA  |  |
|                      | V <sub>I</sub> = 0.7 V                                 |                                 | 2.2.1/          | 45             |                        |     |  |
| I <sub>I(hold)</sub> | V <sub>I</sub> = 1.7 V                                 |                                 | 2.3 V           | -45            |                        |     |  |
|                      | V <sub>I</sub> = 0.8 V                                 |                                 | 3 V -           | 75             |                        |     |  |
|                      | V <sub>1</sub> = 2 V                                   |                                 | 3V              | -75            |                        |     |  |
|                      | $V_{I} = 0$ to 3.6 $V^{(2)}$                           |                                 | 3.6 V           |                | ±500                   |     |  |
| I <sub>off</sub>     | $V_{I} \text{ or } V_{O} = 5.5 \text{ V}$              |                                 | 0               |                | ±10                    | μA  |  |
| I <sub>OZ</sub>      | $V_0 = 0$ to 5.5 V                                     |                                 | 3.6 V           |                | ±10                    | μA  |  |
| 1                    | $V_{I} = V_{CC} \text{ or } GND$                       | 1 – 0                           | 261/            |                | 20                     |     |  |
| I <sub>CC</sub>      | $3.6 \text{ V} \le \text{V}_1 \le 5.5 \text{ V}^{(3)}$ | $I_{O} = 0$                     | 3.6 V           |                | 20                     | μA  |  |
| $\Delta I_{CC}$      | One input at V <sub>CC</sub> – 0.6 V,                  | Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V  |                | 500                    | μA  |  |
| Ci                   | $V_{I} = V_{CC} \text{ or } GND$                       |                                 | 3.3 V           |                | 5.5                    | pF  |  |
| Co                   | $V_0 = V_{CC}$ or GND                                  |                                 | 3.3 V           |                | 6                      | pF  |  |

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This is the bus-hold maximum dynamic current required to switch the input from one state to another. (2) (3)

This applies in the disabled state only.

#### 7.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER          | FROM    | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |      | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|--------------------|---------|----------------|-------------------------------------|------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
|                    | (INPUT) | (001201)       | MIN                                 | MAX  | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
| t <sub>pd</sub>    | А       | Y              | 1.5                                 | 6.6  | 1                                  | 3.9 | 1                       | 4.7 | 1.1                                | 4.1 | ns   |
| t <sub>en</sub>    | OE      | Y              | 1.5                                 | 7.5  | 1                                  | 4.7 | 1                       | 5.8 | 1                                  | 4.6 | ns   |
| t <sub>dis</sub>   | OE      | Y              | 1.5                                 | 10.3 | 1                                  | 5.3 | 1                       | 6.2 | 1.8                                | 5.8 | ns   |
| t <sub>sk(o)</sub> |         |                |                                     | 1    |                                    | 1   |                         | 1   |                                    | 1   | ns   |

#### 7.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|     | PARAMETER                     |                             | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |  |
|-----|-------------------------------|-----------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|--|
| 0   | Power dissipation capacitance | Outputs enabled             | f 10 MU            | 33                             | 32                             | 35                             |      |  |
| Cpd | per buffer/driver             | Outputs disabled f = 10 MHz |                    | 2                              | 2                              | 3                              | рF   |  |



# 7.8 Typical Characteristics



## 8 Parameter Measurement Information



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

|                   | INPUTS          |                                | N N                | V                   | •     | -            |              |
|-------------------|-----------------|--------------------------------|--------------------|---------------------|-------|--------------|--------------|
| V <sub>CC</sub>   | VI              | t <sub>r</sub> /t <sub>f</sub> | VM                 | V <sub>LOAD</sub>   | CL    | RL           | $V_{\Delta}$ |
| 1.8 V ± 0.15 V    | V <sub>cc</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V       |
| $2.5~V\pm0.2~V$   | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub> | 30 pF | <b>500</b> Ω | 0.15 V       |
| 2.7 V             | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω | 0.3 V        |
| $3.3 V \pm 0.3 V$ | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                 | 50 pF | <b>500</b> Ω | 0.3 V        |









NOTES: A. CL includes probe and jig capacitance.

**PROPAGATION DELAY TIMES** 

INVERTING AND NONINVERTING OUTPUTS

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

#### Figure 3. Load Circuit and Voltage Waveforms

10 Submit Documentation Feedback



#### 9 Detailed Description

#### 9.1 Overview

The SN74LVCH16244A device can be used as four 4-bit buffers, two 8-bit buffers, or one 16-bit buffer. It provides true outputs and symmetrical active-low output-enable (OE) inputs.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.

The SN74LVCH16244A device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

#### 9.2 Functional Block Diagram



Pin numbers shown are for the DGG, DGV, and DL packages.

SN74LVCH16244A

SCES494B-OCTOBER 2003-REVISED JUNE 2014

#### SN74LVCH16244A

SCES494B-OCTOBER 2003-REVISED JUNE 2014



www.ti.com

#### 9.3 Feature Description

- Wide operating voltage range
- Operates from 1.65 V to 3.6 V
- Allows down voltage translation
  - Inputs accept voltages to 5.5 V
- I<sub>off</sub> feature
  - Allows voltages on the inputs and outputs when  $V_{\text{CC}}$  is 0 V

### 9.4 Device Functional Modes

| Table 1. Func<br>(Each 4-bit |  |
|------------------------------|--|
| INPLITS                      |  |

| INPU | JTS | OUTPUT |
|------|-----|--------|
| OE   | Α   | Y      |
| L    | Н   | Н      |
| L    | L   | L      |
| Н    | Х   | Z      |



## **10** Application and Implementation

#### **10.1** Application Information

The SN74LVCH16244A device is a 16-bit buffer driver. This device can be used as four 4-bit, two 8-bit, or one 16-bit buffer. It allows data transmission from the A bus to the Y bus with 4 separate enable pins that control 4 bits each. The output-enable ( $\overline{OE}$ ) input can be used to disable sections of the device so that the buses are effectively isolated. The device has 5.5 V tolerant inputs at any valid V<sub>CC</sub>. This allows the device to be used in multi-power systems, and it can be used for down translation. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

#### **10.2 Typical Application**



Figure 4. Typical Application Diagram

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs: See ( $\Delta t/\Delta V$ ) in the *Recommended Operating Conditions* table.
  - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
- 2. Recommend Output Conditions
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



## Typical Application (continued) 10.2.3 Application Curves



# **11 Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 µf is recommended; if there are multiple  $V_{CC}$  pins, then 0.01 µf or 0.022 µf is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 µf and a 1 µf are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 12 Layout

### 12.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 6 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the l/Os, so they cannot float when disabled.

### 12.2 Layout Example





## **13** Device and Documentation Support

#### 13.1 Trademarks

Widebus is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **13.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



11-Sep-2016

# PACKAGING INFORMATION

| Orderable Device   | Status   | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|----------|----------------------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| 74LVCH16244ADGGRG4 | ACTIVE   | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | LVCH16244A              | Samples |
| SN74LVCH16244ADGGR | ACTIVE   | TSSOP                      | DGG                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | LVCH16244A              | Samples |
| SN74LVCH16244ADGVR | ACTIVE   | TVSOP                      | DGV                | 48   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | LDH244A                 | Samples |
| SN74LVCH16244ADL   | ACTIVE   | SSOP                       | DL                 | 48   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | LVCH16244A              | Samples |
| SN74LVCH16244ADLG4 | ACTIVE   | SSOP                       | DL                 | 48   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | LVCH16244A              | Samples |
| SN74LVCH16244ADLR  | ACTIVE   | SSOP                       | DL                 | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 125   | LVCH16244A              | Samples |
| SN74LVCH16244AGQLR | OBSOLETE | BGA<br>MICROSTAR<br>JUNIOR | GQL                | 56   |                | TBD                        | Call TI                 | Call TI            | -40 to 85    |                         |         |
| SN74LVCH16244AGRDR | OBSOLETE | BGA<br>MICROSTAR<br>JUNIOR | GRD                | 54   |                | TBD                        | Call TI                 | Call TI            | -40 to 85    |                         |         |
| SN74LVCH16244AZRDR | ACTIVE   | BGA<br>MICROSTAR<br>JUNIOR | ZRD                | 54   | 1000           | Green (RoHS<br>& no Sb/Br) | SNAGCU                  | Level-1-260C-UNLIM | -40 to 85    | LDH244A                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.



# PACKAGE OPTION ADDENDUM

11-Sep-2016

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                                  |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVCH16244ADGGR         | TSSOP                            | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.8       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74LVCH16244ADGVR         | TVSOP                            | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |
| SN74LVCH16244ADLR          | SSOP                             | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |
| SN74LVCH16244AZRDR         | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZRD                | 54 | 1000 | 330.0                    | 16.4                     | 5.8        | 8.3        | 1.55       | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

10-Aug-2016



\*All dimensions are nominal

| Device             | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVCH16244ADGGR | TSSOP                   | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCH16244ADGVR | TVSOP                   | DGV             | 48   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LVCH16244ADLR  | SSOP                    | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |
| SN74LVCH16244AZRDR | BGA MICROSTAR<br>JUNIOR | ZRD             | 54   | 1000 | 336.6       | 336.6      | 28.6        |

GRD (R-PBGA-N54)

PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Falls within JEDEC MO-205 variation DD.

D. This package is tin-lead (SnPb). Refer to the 54 ZRD package (drawing 4204760) for lead-free.



ZRD (R-PBGA-N54)

PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Falls within JEDEC MO-205 variation DD.

D. This package is lead-free. Refer to the 54 GRD package (drawing 4204759) for tin-lead (SnPb).



DL (R-PDSO-G48)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



GQL (R-PBGA-N56)

PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-285 variation BA-2.
- D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free.



# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated