











TLV803, TLV853, TLV863

SBVS157C - APRIL 2011 - REVISED SEPTEMBER 2015

### TLV8x3 3-Pin Voltage Supervisors with Active-Low, Open-Drain Reset

#### **Features**

- 3-Pin SOT23 Package
- Supply Current: 9 µA (Typical)
- Precision Supply Voltage Monitor: 2.5 V, 3 V, 3.3 V, 5 V
- Power-On Reset Generator with Fixed Delay Time of 200 ms
- Pin-for-Pin Compatible with MAX803
- Temperature Range: -40°C to +125°C
- Open-Drain, RESET Output

#### **Applications**

- DSPs, Microcontrollers, and Microprocessors
- Portable and Battery-Powered Equipment
- Set-Top Boxes
- Servers
- **Appliances**
- **Programmable Controls**
- Intelligent Instruments
- Industrial Equipment
- **Automotive Systems**

#### 3 Description

The TLV8x3 family of supervisory circuits provides circuit initialization and timing supervision, primarily for DSPs and processor-based systems.

The TLV803, TLV853, and TLV863 are functionally equivalent. The TLV853 and TLV863 provide an alternate pinout of the TLV803.

During power on, RESET asserts when the supply voltage ( $V_{DD}$ ) exceeds 1.1 V. Thereafter, the supervisory circuit monitors  $V_{DD}$  and keeps  $\overline{\text{RESET}}$ active as long as V<sub>DD</sub> remains below the threshold voltage V<sub>IT</sub>. An internal timer delays the return of the output to the inactive state (high) to ensure proper system reset. The delay time  $(t_{d(typ)} = 200 \text{ ms})$  starts after  $V_{DD}$  exceeds the threshold voltage,  $V_{IT}$ . When the supply voltage drops below the V<sub>IT</sub> threshold voltage, the output is active (low) again. All the devices in this family have a fixed sense-threshold voltage (V<sub>IT</sub>) set by an internal voltage divider.

The product spectrum is designed for supply voltages of 2.5 V, 3 V, 3.3 V, and 5 V. These devices are available in a 3-pin SOT-23 package. The TLV803 devices are characterized for operation over a temperature range of -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TLV8x3      | SOT-23 (3) | 2.92 mm × 1.30 mm |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

#### **Typical Application**





### **Table of Contents**

| 1 | Features 1                             |    | 8.4 Device Functional Modes          |    |
|---|----------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                         | 9  | Application and Implementation       | 9  |
| 3 | Description 1                          |    | 9.1 Application Information          | 9  |
| 4 | Revision History2                      |    | 9.2 Typical Application              | 10 |
| 5 | Device Comparison 3                    | 10 | Power Supply Recommendations         | 11 |
| 6 | Pin Configuration and Functions3       | 11 | Layout                               | 1° |
| 7 | Specifications4                        |    | 11.1 Layout Guidelines               |    |
| - | 7.1 Absolute Maximum Ratings           |    | 11.2 Layout Example                  | 11 |
|   | 7.2 ESD Ratings                        | 12 | Device and Documentation Support     | 12 |
|   | 7.3 Thermal Information                |    | 12.1 Device Support                  |    |
|   | 7.4 Recommended Operating Conditions 4 |    | 12.2 Documentation Support           | 13 |
|   | 7.5 Electrical Characteristics5        |    | 12.3 Related Links                   |    |
|   | 7.6 Switching Characteristics5         |    | 12.4 Community Resources             | 12 |
|   | 7.7 Typical Characteristics 6          |    | 12.5 Trademarks                      |    |
| 8 | Detailed Description 7                 |    | 12.6 Electrostatic Discharge Caution |    |
|   | 8.1 Overview                           |    | 12.7 Glossary                        | 13 |
|   | 8.2 Functional Block Diagram 7         | 13 | Mechanical, Packaging, and Orderable |    |
|   | 8.3 Feature Description                |    | Information                          | 13 |

**4 Revision History**NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | nanges from Revision B (August 2011) to Revision C                                                                                                                                                | Page         |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| •  | Added TLV853 device to data sheet                                                                                                                                                                 | 1            |
| •  | Changed device part numbers shown on page header to show single TLV803 device instead of lettered-device vers                                                                                     | ions 1       |
| •  | Added Device Information and ESD Ratings tables                                                                                                                                                   | 1            |
| •  | Added Detailed Description, Application and Implementation, Power-Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections |              |
| •  | Changed Applications section bullets                                                                                                                                                              | 1            |
| •  | Deleted pinouts from front page and moved to Pin Configurations and Functions section                                                                                                             | 1            |
| •  | Deleted Package/Ordering Information table; for package and ordering information, see the package option addendum at the end of the data sheet.                                                   | 3            |
| •  | Changed all "free-air" to "junction" and all "T <sub>A</sub> " to "T <sub>J</sub> " for all temperature ranges throughout data sheet                                                              | 4            |
| •  | Changed "free-air temperature" to "junction temperature" in Absolute Maximum Ratings condition statement                                                                                          | 4            |
| •  | Deleted Soldering temperature from Absolute Maximum Ratings table                                                                                                                                 | 4            |
| •  | Changed Thermal Information table; updated thermal resistance values for all parameters                                                                                                           | 4            |
| •  | Changed "free-air temperature" to "junction temperature" in <i>Electrical Characteristics</i> condition statement                                                                                 | 5            |
| •  | Changed temperature noted in Switching Characteristics condition statement                                                                                                                        | <del>(</del> |

| Cł | nanges from Revision A (June 2011) to Revision B                  | age            |
|----|-------------------------------------------------------------------|----------------|
| •  | Added new paragraph regarding TLV863 to Description section       | 1              |
| •  | Added TLV863 pinout to front page                                 | 1              |
| •  | Added TLV863M to Package/Ordering Information                     | 3              |
| •  | Added TLV863 to Thermal Information                               | 4              |
| •  | Added TLV863M to Negative-Going Input Threshold Voltage parameter | 5              |
| •  | Added TLV863M to Hysteresis parameter                             | 5              |
| •  | Added TLV863 to Functional Block Diagram                          | <mark>7</mark> |

Submit Documentation Feedback

Copyright © 2011–2015, Texas Instruments Incorporated



### 5 Device Comparison

**Table 1. Device Threshold Options** 

| DEVICE  | THRESHOLD VOLTAGE |
|---------|-------------------|
| TLV803Z | 2.25 V            |
| TLV803R | 2.64 V            |
| TLV803S | 2.93 V            |
| TLV803M | 4.38 V            |
| TLV853M | 4.38 V            |
| TLV863M | 4.38 V            |

**Table 2. Device Family Comparison** 

| DEVICE | FUNCTION                 |
|--------|--------------------------|
| TLV803 | Open-Drain, RESET Output |
| TLV809 | Push-Pull, RESET Output  |
| TLV810 | Push-Pull, RESET Output  |

### 6 Pin Configuration and Functions







TLV863: DBZ Package

#### **Pin Functions**

|       | P      | IN     |        | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                 |
|-------|--------|--------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | TLV803 | TLV853 | TLV863 | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                 |
| GND   | 1      | 2      | 3      | _   | Ground pin.                                                                                                                                                                                                                                                                                 |
| RESET | 2      | 1      | 1      | 0   | RESET is an open-drain output that is driven to a low impedance state when RESET is asserted. RESET remains low (asserted) for the delay time ( $t_d$ ) after $V_{DD}$ exceeds $V_{IT-}$ . Use a 10-kΩ to 1-MΩ pullup resistor on this pin. The pullup voltage is not limited by $V_{DD}$ . |
| VDD   | 3      | 3      | 2      | I   | Supply voltage pin. It is good analog design practice to place a 0.1-µF ceramic capacitor close to this pin.                                                                                                                                                                                |



#### 7 Specifications

#### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating junction temperature range (unless otherwise noted)

|             |                                                                | MIN  | MAX | UNIT |
|-------------|----------------------------------------------------------------|------|-----|------|
| Maliana     | VDD <sup>(2)</sup>                                             | 0    | 7   | V    |
| Voltage     | All other pins <sup>(2)</sup>                                  | -0.3 | +7  | V    |
|             | Maximum low output current, I <sub>OL</sub>                    |      | 5   |      |
| Current     | Maximum high output current, I <sub>OH</sub>                   |      | -5  | A    |
| Current     | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{DD}$ )  |      | ±20 | mA   |
|             | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{DD}$ ) |      | ±20 |      |
| Temperature | Operating junction temperature range, T <sub>J</sub>           | -40  | 125 | °C   |
|             | Storage temperature range, T <sub>stg</sub>                    | -65  | 150 | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| , Electrostatic    | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 | \/   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Thermal Information

|                        |                                              | TLV8x3       |       |
|------------------------|----------------------------------------------|--------------|-------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBZ (SOT-23) | UNITS |
|                        |                                              | 3 PINS       |       |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 328.5        | °C/W  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 135.4        | °C/W  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 58.3         | °C/W  |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 5.2          | °C/W  |
| ΨЈВ                    | Junction-to-board characterization parameter | 59.6         | °C/W  |
| $R_{\theta JC(bot)}$   | Junction-to-case (bottom) thermal resistance | N/A          | °C/W  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 7.4 Recommended Operating Conditions

at specified temperature range (unless otherwise noted)

|          |                                | MIN | MAX | UNIT |
|----------|--------------------------------|-----|-----|------|
| $V_{DD}$ | Supply voltage                 | 1.1 | 6   | V    |
| TJ       | Operating junction temperature | -40 | 125 | °C   |

<sup>(2)</sup> All voltage values are with respect to GND. For reliable operation the device should not be operated at 7 V for more than t = 1000h continuously

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.5 Electrical Characteristics

over recommended operating junction temperature range (unless otherwise noted)

|                 | PARAMETER                                  |         | TEST CONDITIONS                                         | MIN  | TYP  | MAX  | UNIT |
|-----------------|--------------------------------------------|---------|---------------------------------------------------------|------|------|------|------|
|                 |                                            |         | $V_{DD} = 2 \text{ V to 6 V}, I_{OL} = 500 \mu\text{A}$ |      |      | 0.2  |      |
| $V_{OL}$        |                                            |         | $V_{DD} = 3.3 \text{ V}, I_{OL} = 2 \text{ mA}$         |      |      | 0.4  | V    |
|                 |                                            |         | $V_{DD} = 6 \text{ V}, I_{OL} = 4 \text{ mA}$           |      |      | 0.4  |      |
|                 | Power-up reset voltage <sup>(1)</sup>      |         | I <sub>OL</sub> = 50 μA, V <sub>OL</sub> < 0.2 V        | 1.1  |      |      | V    |
| V <sub>IT</sub> |                                            | TLV803Z |                                                         | 2.20 | 2.25 | 2.30 |      |
|                 | Negative-going input threshold voltage (2) | TLV803R | T 4000 to 140500                                        | 2.58 | 2.64 | 2.70 | V    |
|                 |                                            | TLV803S | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$  | 2.87 | 2.93 | 2.99 |      |
|                 |                                            | TLV8x3M |                                                         | 4.28 | 4.38 | 4.48 |      |
|                 | TLV803Z                                    |         |                                                         | 30   |      |      |      |
| .,              | I broke se ele                             | TLV803R | T 0500 I 50 A                                           |      | 35   |      | >/   |
| $V_{hys}$       | Hysteresis                                 | TLV803S | $T_{J} = 25^{\circ}\text{C}, I_{OL} = 50 \mu\text{A}$   |      | 40   |      | mV   |
|                 | TLV                                        | TLV8x3M |                                                         |      | 60   |      |      |
|                 | Supply current                             |         | V <sub>DD</sub> = 2 V, output unconnected               |      | 9    | 15   |      |
| I <sub>DD</sub> |                                            |         | V <sub>DD</sub> = 6 V, output unconnected               |      | 20   | 30   | μΑ   |
| I <sub>OH</sub> | Output leakage current                     |         | V <sub>DD</sub> = 6 V                                   |      |      | 100  | nA   |

#### 7.6 Switching Characteristics

over operating temperature range (unless otherwise noted)

|                | PARAMETER                         | TEST CONDITIONS                                               | MIN | TYP | MAX | UNIT |
|----------------|-----------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| t <sub>w</sub> | Pulse duration at V <sub>DD</sub> | $V_{DD} = 1.08 V_{IT-}$ to 0.92 $V_{IT-}$                     |     | 1   |     | μs   |
| t <sub>d</sub> | Delay time                        | V <sub>DD</sub> ≥ V <sub>IT</sub> + 0.2 V; see Timing Diagram | 120 | 200 | 280 | ms   |



Figure 1. Timing Diagram

The lowest supply voltage at which  $\overline{\text{RESET}}$  becomes valid.  $t_{r,VDD} \le 66.7 \text{ V/ms}$ . To ensure best stability of the threshold voltage, place a bypass capacitor (0.1- $\mu$ F ceramic) near the supply terminals.

# TEXAS INSTRUMENTS

#### 7.7 Typical Characteristics

at  $T_J$  = 25°C,  $V_{IT-}$  = 4.38 V, and  $V_{DD}$  = 5.0 V (unless otherwise noted)





#### 8 Detailed Description

#### 8.1 Overview

The TLV803 family of supervisory circuits provides circuit initialization and timing supervision. The TLV853 and TLV863 are both functionally equivalent to the TLV803. These <u>devices</u> output a logic low whenever  $V_{DD}$  drops below the negative-going threshold voltage ( $V_{IT-}$ ). The output, RESET, remains low for approximately 200 ms after the  $V_{DD}$  voltage exceeds the positive-going threshold voltage ( $V_{IT-} + V_{hys}$ ). These devices are designed to ignore fast transients on the  $V_{DD}$  pin.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 V<sub>DD</sub> Transient Rejection

The TLV803 has built-in rejection of fast transients on the  $V_{DD}$  pin. The rejection of transients depends on both the duration and the amplitude of the transient. The amplitude of the transient is measured from the bottom of the transient to the negative threshold voltage of the TLV803, as shown in Figure 8.



Figure 8. Voltage Transient Measurement

The TLV803 does not respond to transients that are fast duration/low amplitude or long duration/small amplitude. Figure 5 shows the relationship between the transient amplitude and duration needed to trigger a reset. Any combination of duration and amplitude above the curve generates a reset signal.



#### **Feature Description (continued)**

#### 8.3.2 Reset During Power Up and Power Down

The TLV803 output is valid when  $V_{DD}$  is greater than 1.1  $\underline{V}$ . When  $V_{DD}$  is less than 1.1  $\underline{V}$ , the output transistor turns off and becomes high impedance. The voltage on the RESET pin rises to the voltage level connected to the pull-up resistor. Figure 9 shows a typical waveform for power-up, assuming the RESET pin has a pull-up resistor connected to the  $V_{DD}$  pin.



Figure 9. Power-Up Response

#### 8.3.3 Bidirectional Reset Pins

Some microcontrollers have bidirectional reset pins that act as both inputs and outputs. In a situation where the TLV803 is pulling the RESET line low while the microcontroller is trying the force the RESET line high, a series resistor should be placed between the output of the TLV803 and the RESET pin of the microcontroller to protect against excessive current flow. Figure 10 shows the connection of the TLV803 to a microcontroller using a series resistor to drive a bidirectional RESET line.



Figure 10. Connection To Bidirectional Reset Pin

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Operation (VDD > Power-Up Reset Voltage)

When the voltage on VDD is greater than 1.1 V, the  $\overline{\text{RESET}}$  signal asserts when  $V_{DD}$  is less than  $V_{IT-}$  and deasserts when  $V_{DD}$  is greater than  $V_{IT-}$ .

#### 8.4.2 Power On Reset (VDD < Power-Up Reset Voltage)

When the voltage on VDD is lower than the required voltage to internally pull the asserted output to GND (power-up reset voltage), both outputs are in a high-impedance state.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.1.1 Monitoring Multiple Supplies

Because the TLV803 has an open-drain output, multiple TLV803 outputs can be directly tied together to form a logical OR-ing function for the RESET line. Only one pull-up resistor is required for this configuration. Figure 11 shows two TLV803s connected together to provide monitoring of a 3.3-V power rail and a 5.0-V power rail. A reset is generated if either power rail falls below the threshold voltage of its corresponding TLV803.



Figure 11. Multiple Voltage Rail Monitoring

#### 9.1.2 Output Level Shifting

The  $\overline{\text{RESET}}$  output of the TLV803 can be pulled to a maximum voltage of 6 V and can be pulled higher in voltage than  $V_{DD}$ . It is useful to provide level shifting of the output for cases where the monitored voltage is less than the useful logic levels of the load. Figure 12 shows the TLV803Z used to monitor a 2.5-V power rail, with a logic  $\overline{\text{RESET}}$  input to a microprocessor that is connected to 5.0 V and has 5.0-V logic levels.

#### **Application Information (continued)**



Figure 12. Output Voltage Level Shifting

#### 9.2 Typical Application

Figure 13 shows TLV803S being used to monitor the supply rail for a DSP, FPGA, or ASIC.



Figure 13. Typical Application

#### 9.2.1 Design Requirements

This design calls for a 3.3-V rail to be monitored. The design resets if the supply rail falls below 2.93 V. The output must satisfy 3.3-V CMOS logic.

#### 9.2.2 Detailed Design Procedure

Select the TLV803S to satisfy the voltage threshold requirement.

Place a pullup resistor on RESET to VDD in order to satisfy the output logic requirement.



### **Typical Application (continued)**

#### 9.2.3 Application Curves



Figure 14. Minimum Pulse Duration At V<sub>DD</sub> vs Overdrive Threshold Voltage vs Temperature Voltage

#### 10 Power Supply Recommendations

These devices are designed to operate from an input voltage supply range between 1.1 V and 6 V.

#### 11 Layout

#### 11.1 Layout Guidelines

Place the C<sub>IN</sub> decoupling capacitor close to the device.

#### 11.2 Layout Example



Figure 15. Layout Example (DBZ Package)



#### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV803. The TLV803SEVM-019 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 12.1.1.2 **Spice Models**

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. SPICE models for the TLV803, TLV853, and TLV863 are available through the respective device product folders under Tools & Software.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

TLV803SEVM-019 User's Guide, Literature number SLVU461.

#### 12.3 Related Links

Table 3 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 3. Related Links

| PARTS  | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|--------|----------------|--------------|---------------------|---------------------|---------------------|
| TLV803 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TLV853 | Click here     | Click here   | Click here          | Click here          | Click here          |
| TLV863 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Product Folder Links: TLV803 TLV853 TLV863

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.



#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGE OPTION ADDENDUM

14-Oct-2015

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TLV853MDBZR      | ACTIVE | SOT-23       | DBZ                | 3    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZGM4                 | Samples |
| TLV853MDBZT      | ACTIVE | SOT-23       | DBZ                | 3    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | ZGM4                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### **PACKAGE OPTION ADDENDUM**

14-Oct-2015

| In no event shall TI's liabilit | v arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                   |                                 |                                     |                              |                            |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Oct-2015

#### TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| ı |             |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ı | TLV853MDBZR | SOT-23          | DBZ                | 3 | 3000 | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |
| ı | TLV853MDBZT | SOT-23          | DBZ                | 3 | 250  | 179.0                    | 8.4                      | 3.15       | 2.95       | 1.22       | 4.0        | 8.0       | Q3               |

www.ti.com 15-Oct-2015



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV853MDBZR | SOT-23       | DBZ             | 3    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV853MDBZT | SOT-23       | DBZ             | 3    | 250  | 203.0       | 203.0      | 35.0        |

### DBZ (R-PDSO-G3)

### PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Lead dimensions are inclusive of plating.
- D. Body dimensions are exclusive of mold flash and protrusion. Mold flash and protrusion not to exceed 0.25 per side.
- Falls within JEDEC TO-236 variation AB, except minimum foot length.



## DBZ (R-PDSO-G3)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity