

# **Dual High-Voltage Scan Driver for TFT-LCD**

Check for Samples: TPS65193

#### **FEATURES**

- Dual High-Voltage Scan Driver
- Scan Driver Output Charge Share
- High Output-Voltage Level: Up to 35 V
- Low Output-Voltage Level: Down to –28 V
- Logic-Level Inputs
- 24-Pin 4-mm × 4-mm QFN package

#### **APPLICATIONS**

• TFT LCD Using Amorphous Silicon Gate (ASG) Technology

#### **DESCRIPTION**

The TPS65193 is dual high-voltage scan driver to drive an amorphous-silicon-gate (ASG) circuit on TFT glass. Each single high-voltage scan driver receives logic-level inputs of CPVx and generates two high-voltage outputs of CKVx and CKVBx. The device receives a logic-level input of STV and generates a high-voltage output of STVP. These outputs are swings from Voff (–28 V) to Von (35 V) and are used to drive the ASG circuit and charge/discharge the capacitive loads of the TFT LCD. In order to reduce the power dissipation of the device, a charge-share function is implemented. The device features a discharge function, which shorts Voff to GND in order to shut down the panel faster when the LCD is turned off.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub>            | T <sub>A</sub> ORDERING P/N |                        | PACKAGE MARKING |  |
|---------------------------|-----------------------------|------------------------|-----------------|--|
| -40°C to 85°C TPS65193RGE |                             | 24-Pin 4-mm x 4-mm QFN | TPS65193        |  |

<sup>(1)</sup> The RGE package is available taped and reeled and shipped in quantities of 2500 devices per reel.

#### ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                                                   | VALUE       | UNIT |
|---------------------------------------------------|-------------|------|
| Voltage on pins CPVx, STV                         | -0.3 to 5.5 | V    |
| Voltage on pins EN                                | -0.3 to 5.5 | V    |
| Input voltage on VON <sup>(2)</sup>               | 40          | V    |
| Input voltage on VOFF <sup>(2)</sup>              | -30         | V    |
| Voltage on CKVx, CKVBx, CKVCSx, CKVBCSx           | -30 to 40   | V    |
| VON-VOFF                                          | 62          | V    |
| Voltage on STVP                                   | -30 to 40   | V    |
| Voltage on DISH                                   | -3.6 to 5.5 | V    |
| ESD rating HBM                                    | 2           | kV   |
| ESD rating MM                                     | 200         | V    |
| ESD rating CDM                                    | 700         | V    |
| ntinuous power dissipation See Dissipation Rating |             |      |
| Operating junction temperature range              | -40 to 150  | °C   |
| Storage temperature range                         | -65 to 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE                | $R_{	heta JA}$       | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------------------|----------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| 24-pin 4-mm x 4-mm QFN | 88°C/W (Low-K board) | 1.13 W                                | 0.62 W                                | 0.45 W                                |

#### RECOMMENDED OPERATING CONDITIONS

|                  |                                | MIN | TYP | MAX | UNIT |
|------------------|--------------------------------|-----|-----|-----|------|
| VON              | Positive high-voltage range    | 15  |     | 35  | V    |
| VOFF             | Negative low-voltage range     | -28 |     | -3  | V    |
| VON-VOFF         | VON to VOFF voltage range      |     |     | 60  | V    |
| f <sub>CPV</sub> | CPV input frequency            |     |     | 150 | kHz  |
| T <sub>A</sub>   | Operating ambient temperature  | -40 |     | 85  | °C   |
| $T_J$            | Operating junction temperature | -0  |     | 125 | °C   |

<sup>(2)</sup> All voltage values are with respect to network ground terminal.



#### **ELECTRICAL CHARACTERISTICS**

VOFF = -10 V, VON = 30 V, EN = 3.3 V,  $T_A = -40$ °C to 85°C, typical values are at  $T_A = 25$ °C (unless otherwise noted)

|                     | PARAMETER                                       | TEST CONDITIONS                     | MIN       | TYP | MAX        | UNIT |  |
|---------------------|-------------------------------------------------|-------------------------------------|-----------|-----|------------|------|--|
| SUPPLY              | CURRENT                                         |                                     |           |     |            |      |  |
|                     | Quiescent current into VON                      | CPVx = GND, STV = 3.3 V             |           | 600 | 800        | 800  |  |
| I <sub>QIN</sub>    | Quiescent current out of VOFF                   |                                     |           | 120 | 200        | μΑ   |  |
| I <sub>SD</sub>     | Shutdown current into VON                       | CPVx = GND, STV = 3.3 V<br>EN = GND |           | 520 | 800        | μА   |  |
| 02                  | Shutdown current out of VOFF                    |                                     |           | 260 | 400        | ·    |  |
| UNDERV              | OLTAGE LOCKOUT                                  |                                     |           |     |            |      |  |
|                     | I le deminite de la clicació de manhald an MONI | VON rising                          | 10        |     | 13         | V    |  |
| $V_{UVLO}$          | Undervoltage lockout threshold on VON           | Hysteresis                          |           | 250 |            | mV   |  |
| LOGIC S             | IGNALS EN, CPVx, STV                            |                                     |           |     |            |      |  |
| V <sub>IH</sub>     | High-level input voltage of CPVx, STV, EN       |                                     | 2         |     |            | V    |  |
| V <sub>IL</sub>     | Low-level input voltage of CPVx, STV, EN        |                                     |           |     | 0.5        | V    |  |
| OUTPUT              | CKVx, CKVBx, STVP, CKVCSx                       |                                     |           |     |            |      |  |
|                     | Output high voltage of CKVx, CKVBx              | 10 1                                | VON - 0.3 |     |            | V    |  |
| $V_{OH}$            | Output high voltage of STVP                     | I <sub>OH</sub> = 10 mA             | VON - 0.8 |     |            | V    |  |
|                     | Output low voltage of CKVx, CKVBx               | 1 40 4                              |           |     | VOFF + 0.2 | V    |  |
| $V_{OL}$            | Output low voltage of STVP                      | $I_{OL} = -10 \text{ mA}$           |           |     | VOFF + 0.4 | V    |  |
| R <sub>CHSH</sub>   | Charge-sharing on-resistance                    | I <sub>CHSH</sub> = 10 mA           |           | 120 |            | Ω    |  |
| DISCHAR             | RGING CIRCUIT                                   |                                     |           |     | <u>"</u>   |      |  |
| R <sub>DSCHG</sub>  | Discharging resistance                          | DISH = -2 V                         |           | 1.5 |            | kΩ   |  |
| R <sub>BIAS</sub>   | Resistance DISH to GND                          |                                     |           | 100 |            | kΩ   |  |
| CONTRO              | L DELAY                                         | <u> </u>                            |           |     |            |      |  |
| V <sub>DLYREF</sub> | Reference voltage for comparator                |                                     |           | 2.9 |            | V    |  |
| I <sub>DLYREF</sub> | Delay charge current                            |                                     |           | 15  |            | μΑ   |  |
| R <sub>DLY</sub>    | Delay resistor                                  |                                     | 140       | 200 | 260        | kΩ   |  |



# **ELECTRICAL CHARACTERISTICS (continued)**

VOFF = -10 V, VON = 30 V, EN = 3.3 V,  $T_A = -40 ^{\circ}\text{C}$  to  $85 ^{\circ}\text{C}$ , typical values are at  $T_A = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                 | PARAMETER                               | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|-----------------|-----------------------------------------|------------------------------|-----|-----|-----|------|
| AC CHA          | RACTERISTICS                            |                              | L   |     | ,   |      |
| Slew-           | Slew rate, Slew- STVP                   |                              | 30  | 55  |     | V/μs |
| Slew+           | Slew rate, Slew+ STVP                   |                              | 20  | 35  |     | Vμs  |
| t <sub>pf</sub> | Propagation delay, t <sub>pf-STVP</sub> | Load = 4.7 nF (See Figure 1) |     | 40  | 100 | ns   |
| t <sub>pr</sub> | Propagation delay, t <sub>pr-STVP</sub> |                              |     | 30  | 100 | ns   |



Figure 1. Switching Characteristics of STVP



## CKVx, CKVBx SWITCHING CHARACTERISTICS

VOFF = -10 V, VON = 30 V, EN = 3.3 V,  $T_A = -40 ^{\circ}\text{C}$  to  $85 ^{\circ}\text{C}$ , typical values are at  $T_A = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                  | PARAMETER                                                | TEST CONDITIONS                                                                       | MIN | TYP | MAX | UNIT |
|------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>csf</sub> | $t_{csf\text{-}CPVx\_CKVx}, t_{csf\text{-}CPVx\_CKVBx}$  |                                                                                       |     | 80  | 150 | ns   |
| t <sub>csr</sub> | t <sub>csr-CPVx_CKVx</sub> , t <sub>csr-CPVx_CKVBx</sub> | f <sub>CPVx</sub> = 85 kHz, STV = GND,                                                |     | 80  | 150 | ns   |
| t <sub>f</sub>   | t <sub>f-CPVx_CKVx</sub> , t <sub>f-CPVx_CKVBx</sub>     | See Figure 2, load = 4.7 nF,<br>$R_{CS1} = R_{RCS1} = R_{CS2} = R_{RCS2} = 50 \Omega$ |     | 40  | 100 | ns   |
| t <sub>r</sub>   | t <sub>r-CPVx_CKVx</sub> , t <sub>r-CPVx_CKVBx</sub>     | 3001 3001                                                                             |     | 30  | 100 | ns   |



Figure 2. Switching Characteristics of CKVx, CKVBx (STV = GND)



# CKVx, CKVBx SWITCHING CHARACTERISTICS (Continued)

VOFF = -10 V, VON = 30 V, EN = 3.3 V,  $T_A = -40$ °C to 85°C, typical values are at  $T_A = 25$ °C (unless otherwise noted)

|       | PARAMETER                                      | TEST CONDITIONS                                                                                               | MIN | TYP | MAX | UNIT |
|-------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Slew+ | Slew+ <sub>CKVx</sub> , Slew+ <sub>CKVBx</sub> | $f_{CPVx}$ = 85 kHz, STV = 3.3 V, See Figure 3, load = 4.7 nF, $R_{CSx}$ = $R_{BCSx}$ = 50 $\Omega$           | 50  | 100 |     | V/μs |
| Slew- | Slew- <sub>CKVx</sub> , Slew- <sub>CKVBx</sub> | $f_{CPVx} = 85 \text{ kHz}, STV = 3.3 \text{ V}, See Figure 3, load = 4.7 nF, R_{CSx} = R_{BCSx} = 50 \Omega$ | 70  | 130 |     | V/μs |



Figure 3. CKVx, CKVBx Output Rise and Fall Times (STV = 3.3 V)



#### **DEVICE INFORMATION**



Exposed thermal pad and NC pins are recommended to be connected with ground on the PCB for better thermal dissipation.

#### PIN FUNCTIONS

| PIN         |                             | I/O | DESCRIPTION                                                                                                        |
|-------------|-----------------------------|-----|--------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.                         |     |                                                                                                                    |
| CKV1        | 22                          | 0   | Output vertical-scan clock 1 for ASG                                                                               |
| CKV2        | 6                           | 0   | Output vertical-scan clock 2 for ASG                                                                               |
| CKVB1       | 1                           | 0   | Inverted-output vertical-scan clock 1 for ASG                                                                      |
| CKVB2       | 3                           | 0   | Inverted-output vertical-scan clock 2 for ASG                                                                      |
| CKVBCS1     | 24                          | I   | Charge-share input for CKVB1                                                                                       |
| CKVBCS2     | 4                           | I   | Charge-share input for CKVB2                                                                                       |
| CKVCS1      | 23                          | I   | Charge-share input for CKV1                                                                                        |
| CKVCS2      | 5                           | I   | Charge-share input for CKV2                                                                                        |
| CPV1        | 8                           | ı   | Input vertical-scan clock 1                                                                                        |
| CPV2        | 9                           | I   | Input vertical-scan clock 2                                                                                        |
| DISH        | 15                          | I   | VOFF discharge control                                                                                             |
| DLY         | 12                          | 0   | Connecting a capacitor from this pin to GND allows the setting of the start-up delay.                              |
| EN          | 11                          | I   | Enable pin of device. When this pin is pulled high, the device starts up after a delay time set by DLY has passed. |
| GND         | 14, 21                      | -   | Ground                                                                                                             |
| NC          | 10,<br>13,<br>16,<br>17, 20 | ı   | Not connected                                                                                                      |
| STV         | 7                           | I   | Input vertical-scan start signal                                                                                   |
| STVP        | 2                           | 0   | Output vertical-scan start signal                                                                                  |
| VOFF        | 18                          | I   | Negative low-supply voltage                                                                                        |
| VON         | 19                          | 1   | Positive high-supply voltage                                                                                       |
| Thermal pad |                             | -   | Not connected                                                                                                      |



#### **TYPICAL CHARACTERISTICS**

#### **TABLE OF GRAPHS**

|                                        |                                                             | FIGURE    |
|----------------------------------------|-------------------------------------------------------------|-----------|
| SYSTEM PERFORMANCE                     |                                                             | 1         |
| Start un acquence CIVIV                | EN = HIGH after UVLO, C <sub>DLY</sub> = 10 nF, STV = LOW   | Figure 4  |
| Start-up sequence CKVx                 | EN = HIGH before UVLO, C <sub>DLY</sub> = 10 nF, STV = LOW  | Figure 5  |
| Charit un acquience CTV/D              | EN = HIGH after UVLO, C <sub>DLY</sub> = 10 nF, CPVx = LOW  | Figure 6  |
| Start-up sequence STVP                 | EN = HIGH before UVLO, C <sub>DLY</sub> = 10 nF, CPVx = LOW | Figure 7  |
| OUTPUT CKVx, CKVBx, and STVP           |                                                             |           |
| Disc time / propagation delay of CIV/y | STV = HIGH, load = 4.7 nF                                   | Figure 8  |
| Rise time / propagation delay of CKVx  | STV = LOW, load = 4.7 nF                                    | Figure 9  |
|                                        | STV = HIGH, load = 4.7 nF                                   | Figure 10 |
| Fall time / propagation delay of CKVx  | STV = LOW, load = 4.7 nF                                    | Figure 11 |
| Rise time / propagation delay of STVP  | CPV1 = LOW, load = 4.7 nF                                   | Figure 12 |
| Fall time / propagation delay of STVP  | CPV1 = LOW, load = 4.7 nF                                   | Figure 13 |
| CT\/D output                           | CPV1 = HIGH                                                 | Figure 14 |
| STVP output                            | CPV1 = LOW                                                  | Figure 15 |
| CIA/w CIA/Dw autouta                   | STV = HIGH                                                  | Figure 16 |
| CKVx, CKVBx outputs                    | STV = LOW                                                   | Figure 17 |



Figure 4. Start-Up Sequence CKVx, EN = HIGH After UVLO



Figure 5. Start-Up Sequence CKVx, EN = HIGH Before UVLO





Figure 6. Start-Up Sequence STVP, EN = HIGH After UVLO



Figure 7. Start-Up Sequence STVP, EN = HIGH After UVLO



Figure 8. Rise Time / Propagation Delay of CKVx, STV = HIGH



Figure 9. Rise Time / Propagation Delay of CKVx, STV = LOW





Figure 10. Fall Time / Propagation Delay of CKVx, STV = HIGH



Figure 11. Fall Time / Propagation Delay of CKVx, STV = LOW



Figure 12. Rise Time / Propagation Delay of STVP, CPV1 = LOW



Figure 13. Fall Time / Propagation Delay of STVP, CPV1 = LOW





Figure 14. STVP Output, CPV1 = HIGH



Figure 15. STVP Output, CPV1 = LOW



Figure 16. CKVx, CKVBx Outputs, STV = HIGH



Figure 17. CKVx, CKVBx Outputs, STV = LOW



#### **BLOCK DIAGRAM**



#### **DETAILED DESCRIPTION**

#### **UNDERVOLTAGE LOCKOUT**

The device has an undervoltage lockout feature to avoid improper operation of the device when input voltage VON is low. When VON is lower than 10 V, the device shuts down, and outputs CKVx, CKVBx, and STVP enter the high-impedance state.

#### **INPUT SIGNALS**

The timing controller in the system provides input signals to the TPS65193. STV is the synchronous signal for picture frames, and its frequency depends on the frame rate. CPVx are the synchronous signals for horizontal lines, and their frequency depends on the frame rate and vertical resolution.

#### **OUTPUT SIGNALS**

The STVP, CKVx, and CKVBx scan-driver outputs are generated with internal switches. Table 1 and Table 2 show the logic diagrams of the scan-driver outputs.



| INPUT |            | OUTPUT         |
|-------|------------|----------------|
| STV   | CPV1       | STVP           |
| LOW   | Don't care | VOFF           |
| HIGH  | LOW        | VON            |
| HIGH  | HIGH       | High impedance |

Table 2. CKVx, CKVBx, and Output Charge-Share Logic

| INI  | PUT         | OUTPUT         |                |         |  |  |  |  |
|------|-------------|----------------|----------------|---------|--|--|--|--|
| STV  | CPVx        | CKVx           | CHARGE SHARE   |         |  |  |  |  |
| LOW  | LOW         | High impedance | High impedance | Enable  |  |  |  |  |
| LOW  | Rising edge | Toggle state   | Toggle state   | Disable |  |  |  |  |
| LOW  | HIGH        | Previous state | Previous state | Disable |  |  |  |  |
| HIGH | LOW         | VOFF           | VON            | Disable |  |  |  |  |
| HIGH | HIGH        | VON            | VOFF           | Disable |  |  |  |  |

#### **OUTPUT CHARGE SHARE**

Power dissipation can be reduced by the output charge share. Figure 18 shows the current flows when the charge share is enabled. CKVCSx and CKVBCSx are charge-share inputs. When the charge share is enabled, the charge that is in the capacitor of the positive voltage line is transferred to the capacitor of the negative voltage line. Charge-sharing resistors RCSx and RBCSx reduce the peak current into the charge-share inputs, CKVCSx and CKVBCSx, during the output charge share. These resistors also control the slope of the output charge-share waveform. The smaller RCSx and RBCSx, the bigger the peak current into the charge-share inputs and the steeper the slope of output charge-share waveform. The power dissipation in charge-sharing resistors should be taken into consideration. With 0603 size resistors, the power rating of two in parallel is good for most applications.



Figure 18. Single-Scan Driver Block Diagram

#### START-UP SEQUENCE (EN, DLY)

The TPS65193 has adjustable start-up sequencing that is set by EN and DLY. When VON is below the UVLO threshold, all outputs are at high impedance. When EN is pulled LOW after the UVLO threshold is reached, all



outputs follow VOFF. Pulling EN high enables the device after a delay time set by the capacitor connected to DLY, and the delay time starts with EN = HIGH. If EN is pulled high before the UVLO threshold is reached, the delay starts when VON reaches the UVLO threshold. Pulling EN low disables the device and outputs CKVx, CKVBx, and STVP follow VOFF as long as VON is higher than the UVLO threshold. For the typical start-up sequence, see Figure 19 and Figure 20.

#### **SETTING THE DELAY TIME (DLY)**

Connecting an external capacitor to the DLY pin sets the delay time. If no delay time is required, the DLY pin can be left floating. The external capacitor is charged with a constant-current source of typically 15  $\mu$ A. The delay time is terminated when the capacitor voltage reaches the internal reference voltage of 2.9 V, and the final DLY voltage on an external capacitor is maximum 8 V. The voltage rating of the external capacitor must be higher than 8 V.

The external delay capacitor is calculated using the following formula:

$$C_{DLY} = \frac{\text{Delay time}}{R_{DLY}} = \frac{\text{Delay time}}{200 \text{ k}\Omega}$$
(1)

Example for setting a delay time of 10 ms:

$$C_{DLY} = \frac{10 \text{ ms}}{200 \text{ k}\Omega} = 50 \text{ nF} \approx 47 \text{ nF}$$
 (2)





Figure 19. Start-Up Sequence With EN = High After UVLO Threshold





Figure 20. Start-Up Sequence With EN = High Before UVLO Threshold



#### **TIMING DIAGRAM OF SCAN DRIVER**

Figure 21 shows the typical timing diagram of the TPS65193.



Figure 21. Scan Driver Timing Diagram

#### SUPPLY VOLTAGE, VON and VOFF

The TPS65193 drives the capacitive load. The high peak currents should be supplied from VON on the rising edges of the outputs and VOFF on the falling edges of the outputs, respectively. Bypass capacitors of 1  $\mu$ F must be placed as close as possible on both VON and VOFF supplies. Depending on the peak current that the TPS65193 must deliver, the bypass capacitor can be bigger than 1  $\mu$ F.

#### **VOFF DISCHARGE**

DISH controls the VOFF discharging time during the system power off. Figure 22 shows a typical application for VOFF discharge. DISH is connected to the system logic voltage through a capacitor. During power off, the system logic voltage falls, and the voltage on DISH falls below ground level. An internal switch turns on when DISH is below -0.6 V and VOFF is connected to ground through 1 k $\Omega$ , which helps VOFF discharge. A 1- $\mu$ F DISH capacitor is good for most applications. Figure 23 shows the typical power-off sequence of VOFF discharging. VOFF discharge can be disabled by connecting DISH to GND directly.





Figure 22. Typical Application for VOFF Discharge



Figure 23. Power-Off Sequence of VOFF Discharge



#### **TYPICAL APPLICATION**



Figure 24. Typical Application With VOFF Discharge Enabled

30420-01





Figure 25. Typical Application With VOFF Discharge Disabled



### PACKAGE OPTION ADDENDUM

11-Apr-2013

#### **PACKAGING INFORMATION**

| Orderable Device | 5 71   |      | Lead/Ball Finish | MSL Peak Temp Op Temp (°C) |      | Top-Side Markings | Samples   |                     |           |       |           |
|------------------|--------|------|------------------|----------------------------|------|-------------------|-----------|---------------------|-----------|-------|-----------|
|                  | (1)    |      | Drawing          |                            | Qty  | (2)               |           | (3)                 |           | (4)   |           |
| TPS65193RGER     | ACTIVE | VQFN | RGE              | 24                         | 3000 | Green (RoHS       | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TPS   | Samples   |
|                  |        |      |                  |                            |      | & no Sb/Br)       |           |                     |           | 65193 | bantiples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Jan-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65193RGER | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| TPS65193RGER | VQFN                | RGE | 24   | 3000 | 367.0       | 367.0      | 35.0        |  |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-Leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.



# RGE (S-PVQFN-N24)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View
Exposed Thermal Pad Dimensions

4206344-6/AK 08/15

NOTES: A. All linear dimensions are in millimeters



# RGE (S-PVQFN-N24)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity