

- SLUS241D MARCH 1994 REVISED NOVEMBER 2003
- Integrated 0.15- $\Omega$  Power MOSFET
- 3-V to 8-V Operation
- **Digital Programmable Current Limit** from 0 A to 3 A
- **Electronic Circuit Breaker Function**
- 1μA I<sub>CC</sub> When Disabled
- **Programmable On-Time**
- **Programmable Start Delay**
- **Fixed 3% Duty Cycle**

- **Unidirectional Switch**
- **Thermal Shutdown**
- **Fault-Output Indicator**
- Maximum-Output Current Can Be Set to 1 A Above the Programmed Fault Level or to a Full 4 A
- Power SOIC, Low-Thermal Resistance **Packaging**

#### description

The UCC3912 family of hot swap power managers provides complete power management, hot swap capability, and circuit breaker functions. The only component required to operate the device, other than supply bypassing, is the fault timing capacitor, C<sub>T</sub>. All control and housekeeping functions are integrated, and externally programmable. These include the fault current level, maximum output-sourcing current, maximum fault time, and startup delay. In the event of a constant fault, the internal fixed 3% duty cycle ratio limits average output power.

The internal 4-bit DAC allows programming of the fault level current from 0 A to 3 A with 0.25-A resolution. The IMAX control pin sets the maximum sourcing current to 1 A above the fault level when driven low, and to a full 4 A when driven high for applications which require fast output capacitor charging.

When the output current is below the fault level, the output MOSFET is switched on with a nominal on resistance of 0.15  $\Omega$ . When the output current exceeds the fault level, but is less than the maximum sourcing level, the output remains switched on, but the fault timer starts charging C<sub>T</sub>. Once C<sub>T</sub> charges to a preset threshold, the switch is turned off, and remains off for 30 times the programmed fault time. When the output current reaches the maximum sourcing level, the MOSFET transitions from a switch to a constant current source. (continued)

#### block diagram





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### PROGRAMMABLE HOT SWAP POWER MANAGER

SLUS241D - MARCH 1994 - REVISED NOVEMBER 2003

#### description (continued)

The UCC3912 family is designed for unidirectional current flow, emulating an ideal diode in series with the power switch. This feature is particularly attractive in applications where many devices are powering a common bus, such as with SCSI Termpwr.

The UCC3912 family can be put into sleep mode drawing only 1-μA of supply current. The SHTDWN pin has a preset threshold hysteresis which allows the user the ability to set a time delay upon startup to achieve sequencing of power. Other features include an open drain FAULT output indicator, thermal shutdown, under voltage lockout, and a low thermal resistance small outline package.

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†‡

| VIN                                                  | 8 V                    |
|------------------------------------------------------|------------------------|
| FAULT sink current                                   | 50 mA                  |
| FAULT voltage                                        |                        |
| Output current                                       |                        |
|                                                      | •                      |
| Input voltage (B0, B1, B2, B3, IMAX, SHTDWN)         | 0.3 to V <sub>IN</sub> |
| Storage temperature range, T <sub>stg</sub>          | 65°C to 150°C          |
| Operating junction temperature range, T <sub>J</sub> | 55°C to 150°C          |
| Lead temperature (soldering, 10 sec.)                |                        |
|                                                      |                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### package information

DIL-16, SOIC-16 N, DP Package (TOP VIEW)



\*Pin 5 serves as lowest impedance to the electrical ground; Pins 4, 12, and 13 serve as heat sink/ground. These pins should be connected to large etch areas to help dissipate heat. For N package, pins 4, 12, and 13 are N/C.

TSSOP-24, PWP Package (TOP VIEW)



\*Pin 9 serves as lowest impedance to the electrical ground; other GND pins serve as heat sink/ground. These pins should be connected to large etch areas to help dissipate heat.



<sup>‡</sup> Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the Interface Products Data book (TI Literature Number SLUD002) for thermal limitations and considerations of packages.

# PROGRAMMABLE HOT SWAP POWER MANAGER SLUS241D - MARCH 1994 - REVISED NOVEMBER 2003

electrical characteristics, these specifications apply for  $T_{\Delta}=-40^{\circ}\text{C}$  to 85°C for the UCC2912;  $T_{\Delta}=0^{\circ}\text{C}$  to 70°C for the UCC3912, VIN = 5 V, IMAX = 0.4 V, SHTDWN = 2.4 V (unless otherwise stated)

#### supply section

| PARAMETER           | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|---------------------|-----------------|-----|-----|-----|-------|
| Voltage input range |                 | 3.0 |     | 8.0 | V     |
| Supply current      |                 |     | 1.0 | 2.0 | mA    |
| Sleep mode current  | SHTDWN = 0.2 V  |     | 0.5 | 5.0 | μΑ    |

NOTE 1: All voltages are with respect to ground. Current is positive into and negative out of the specified terminal.

#### output section

| PARAMETER               | TEST CONDITIONS                                                                    | MIN | TYP  | MAX  | UNITS |
|-------------------------|------------------------------------------------------------------------------------|-----|------|------|-------|
|                         | I <sub>OUT</sub> = 1 A                                                             |     | 0.15 | 0.22 | V     |
| Voltage drop            | I <sub>OUT</sub> = 2 A                                                             |     | 0.3  | 0.45 | V     |
|                         | I <sub>OUT</sub> = 3 A                                                             |     | 0.45 | 0.68 | V     |
|                         | I <sub>OUT</sub> = 1A, VIN = 3 V                                                   |     | 0.17 | 0.27 | V     |
|                         | I <sub>OUT</sub> = 2 A, VIN = 3 V                                                  |     | 0.35 | 0.56 | V     |
|                         | I <sub>OUT</sub> = 3 A, VIN = 3 V                                                  |     | 0.5  | 0.8  | V     |
| Reverse leakage current | $V_{IN} < V_{OUT}$ , $\overline{SHTDWN} = 0.2 \text{ V}$ , $V_{OUT} = 5 \text{ V}$ |     | 5    | 20   | μΑ    |
| Initial startup time    | See Note 2                                                                         |     | 100  |      | μs    |
| Short circuit response  | See Note 2                                                                         |     | 100  |      | ns    |
| Thermal shutdown        | See Note 2                                                                         |     | 170  |      | °C    |
| Thermal hysteresis      | See Note 2                                                                         |     | 10   |      | °C    |

NOTE 1: All voltages are with respect to ground. Current is positive into and negative out of the specified terminal.

#### **DAC** section

| PARAMETER                               |         | TEST CONDI           | TIONS                    | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|---------|----------------------|--------------------------|------|------|------|-------|
| Output leakage                          |         | Code = 0000-0011     |                          |      | 0    | 20   | μΑ    |
|                                         |         | Code = 0100          |                          | 0.1  | 0.25 | 0.45 | Α     |
|                                         |         | Code = 0101          |                          | 0.25 | 0.50 | 0.75 | Α     |
|                                         |         | Code = 0110          |                          | 0.5  | 0.75 | 1.0  | Α     |
|                                         |         | Code = 0111          |                          | 0.75 | 1.00 | 1.25 | Α     |
|                                         |         | Code = 1000          |                          | 1.0  | 1.25 | 1.5  | Α     |
|                                         |         | Code = 1001          |                          | 1.25 | 1.50 | 1.75 | Α     |
| Trip current                            |         | Code = 1010          | 1.5                      | 1.75 | 2.0  | Α    |       |
|                                         |         | Code = 1011          | 1.7                      | 2.00 | 2.3  | Α    |       |
|                                         |         | Code = 1100          | 1.9                      | 2.25 | 2.58 | Α    |       |
|                                         |         | Code = 1101          |                          | 2.1  | 2.50 | 2.9  | Α     |
|                                         |         | Code = 1110          |                          | 2.3  | 2.75 | 3.2  | Α     |
|                                         |         | Code = 1111          |                          | 2.5  | 3.0  | 3.5  | Α     |
| Maximum output current                  |         | Code = 0000 to 0011  |                          |      | 0.02 | mA   |       |
| Maximum output current over trip UCC291 |         | Code = 0100 to 1111, | I <sub>MAX</sub> = 0 V   | 0.5  | 1.0  | 2.0  | Α     |
| (current source mode)                   | UCC3912 | Code = 0100 to 1111, | I <sub>MAX</sub> = 0 V   | 0.5  | 1.0  | 1.8  | Α     |
| Maximum output current (current source  | e mode) | Code = 0100 to 1111, | I <sub>MAX</sub> = 2.4 V | 3.0  | 4.0  | 5.2  | Α     |

NOTE 1: All voltages are with respect to ground. Current is positive into and negative out of the specified terminal.



NOTE 2: Ensured by design. Not production tested.

#### PROGRAMMABLE HOT SWAP POWER MANAGER

SLUS241D - MARCH 1994 - REVISED NOVEMBER 2003

electrical characteristics, these specifications apply for  $T_{\underline{A}} = -40^{\circ}\text{C}$  to 85°C for the UCC2912;  $T_{\underline{A}} = 0^{\circ}\text{C}$  to 70°C for the UCC3912, VIN = 5 V, IMAX = 0.4 V, SHTDWN = 2.4 V (unless otherwise stated)

#### timer section

| PARAMETER            |         | TEST CONDITIONS         | MIN   | TYP   | MAX   | UNITS |
|----------------------|---------|-------------------------|-------|-------|-------|-------|
| CT charge current    |         | V <sub>CT</sub> = 1.0 V | -45.0 | -36.0 | -22.0 | μΑ    |
| OT disabassassass    | UCC2912 | V <sub>CT</sub> = 1.0 V | 0.72  | 1.20  | 1.57  | μΑ    |
| CT discharge current | UCC3912 | V <sub>CT</sub> = 1.0 V | 0.72  | 1.20  | 1.50  | μΑ    |
| Output duty cycle    |         | V <sub>OUT</sub> = 0 V  | 2.0   | 3.0   | 6.0   | %     |
| CT fault threshold   |         |                         | 1.3   | 1.5   | 1.7   | V     |
| CT reset threshold   |         |                         | 0.4   | 0.5   | 0.6   | V     |

NOTE 1: All voltages are with respect to ground. Current is positive into and negative out of the specified terminal.

#### shutdown section

| PARAMETER           | TEST CONDITIONS | MIN | TYP | MAX | UNITS |
|---------------------|-----------------|-----|-----|-----|-------|
| Shutdown threshold  |                 | 1.1 | 1.5 | 1.9 | V     |
| Shutdown hysteresis |                 |     | 100 |     | mV    |
| Input current       | SHTDWN = 1 V    |     | 100 | 500 | nA    |

#### fault output section

| PARAMETER                | TEST CONDITIONS          | MIN | TYP | MAX | UNITS |
|--------------------------|--------------------------|-----|-----|-----|-------|
| Output leakage current   |                          |     |     | 500 | nA    |
| Low level output voltage | I <sub>OUT</sub> = 10 mA |     | 0.4 | 0.8 | V     |

#### TTL input dc characteristics section

| PARAMETER              | TEST CONDITIONS                        | MIN | TYP | MAX | UNITS |
|------------------------|----------------------------------------|-----|-----|-----|-------|
| TTL input voltage high | (can be connected to V <sub>IN</sub> ) | 2.0 |     |     | V     |
| TTL input voltage low  |                                        |     |     | 0.8 | V     |
| TTL input high current | V <sub>IH</sub> = 2.4 V                |     | 3   | 10  | μΑ    |
| TTL input low current  | V <sub>IL</sub> = 0.4 V                |     |     | 1   | μΑ    |

NOTE 1: All voltages are with respect to ground. Current is positive into and negative out of the specified terminal.

#### pin description

**B0–B3:** These pins provide digital input to the DAC which sets the fault current threshold. They can be used to provide a digital soft-start, adaptive current limiting.

CT: A capacitor connected to ground sets the maximum fault time. The maximum fault time must be more than the time to charge the external capacitance in one cycle. The maximum fault time is defined as  $FAULT = 27.8 \times 10^3 \times CT$ . Once the fault time is reached the output will shutdown for a time given by:  $T_{SD} = 833 \times 10^3 \times CT$ , this equates to a 3% duty cycle.

**FAULT:** Open drain output which pulls low upon any condition which causes the output to open: fault, thermal shutdown, or shutdown.

**IMAX:** When this pin is set to logic low the maximum sourcing current will always be 1 A above the programmed fault level. When set to logic high, the maximum sourcing current will be a constant 4 A for applications which require fast charging of load capacitance.



SLUS241D - MARCH 1994 - REVISED NOVEMBER 2003

#### pin description (continued)

**SHTDWN**: When this pin is brought to a logic low, the IC is put into a sleep mode drawing typically less than 1  $\mu$ A of I<sub>CC</sub>. The input threshold is hysteretic, allowing the user to program a startup delay with an external RC circuit.

**VIN:** Input voltage to the UCC3912. The recommended voltage range is 3 V to 8 V. Both VIN pins should be connected together and to the power source.

**VOUT:** Output voltage from the UCC3912. When switched the output voltage will be approximately  $V_{IN}$  – (0.15  $\Omega \times I_{OUT}$ ). Both VOUT pins should be connected together and to the load.

#### APPLICATION INFORMATION



NOTE: For demonstration board schematic see Design Note DN-58 (TI Literature Number SLUA187).

UDG-99171

Figure 1. Evaluation Circuit

#### protecting the UCC3912 from voltage transients

The parasitic inductance associated with the power distribution can cause a voltage spike at V<sub>IN</sub> if the load current is suddenly interrupted by the UCC3912. It is important to limit the peak of this spike to less than 8 V to prevent damage to the UCC3912. This voltage spike can be minimized by:

- Reducing the power distribution inductance (e.g., twist the positive and negative leads of the power supply feeding V<sub>IN</sub>, locate the power supply close to the UCC3912, use a PCB ground plane,...etc.).
- Decoupling  $V_{IN}$  with a capacitor,  $C_{IN}$  (refer to Figure 1), located close to pins 2 and 3. This capacitor is typically less than 1  $\mu$ F to limit the inrush current.
- Clamping the voltage at V<sub>IN</sub> below 8 V with a zener diode, D1 (refer to Figure 1), located close to pins 2 and 3.



#### **APPLICATION INFORMATION**



Figure 2. Load Current, Timing-Capacitor Voltage, and Output Voltage of the UCC3912 Under Fault Conditions.

UDG-93019-4

#### estimating maximum load capacitance

For hot-swap applications, the rate at which the total output capacitance can be charged depends on the maximum output current available and the nature of the load. For a constant-current current-limited controller, the output will come up if the load asks for less than the maximum available short-circuit current.

To ensure recovery of a duty-cycle from a short-circuited load condition, there is a maximum total output capacitance which can be charged for a given unit ON time (fault time). The design value of ON or fault time can be adjusted by changing the timing capacitor  $C_T$ .

For worst-case constant-current load of value just less than the trip limit; C<sub>OUT(max)</sub> can be estimated from:

$$C_{OUT(max)} \approx \left(I_{MAX} - I_{LOAD}\right) \times \left(\frac{28 \times 10^3 \times CT}{V_{OUT}}\right)$$

where V<sub>OUT</sub> is the output voltage.



6

#### SLUS241D – MARCH 1994 - REVISED NOVEMBER 2003

#### **APPLICATION INFORMATION**

For a resistive load of value RL, the value of C<sub>OUT(max)</sub> can be estimated from:

$$C_{OUT(max)} \approx \left[ \frac{28 \times 10^{3} \times CT}{RL \times \ell n \left[ \frac{1}{1 - \left( \frac{V_{OUT}}{I_{MAX} \times RL} \right)} \right]} \right]$$

The overcurrent comparator senses both the DAC output and a representation of the output current. When the output current exceeds the programmed level the timing capacitor  $C_T$  charges with 36  $\mu$ A of current. If the fault occurs for the time it takes for  $C_T$  to charge up to 1.5 V, the fault latch is set and the output switch is opened. The output remains opened until  $C_T$  discharges to 0.5 V with a 1.2- $\mu$ A current source. Once the 0.5 V is reached the output is enabled and will either appear as a switch, if the fault is removed, or a current source if the fault remains. If the over current condition is still present, then  $C_T$  will begin charging, starting the cycle over, resulting in approximately a 3% on time.



Figure 3. UCC3912 On-Time Circuitry

#### PROGRAMMABLE HOT SWAP POWER MANAGER

SLUS241D - MARCH 1994 - REVISED NOVEMBER 2003

#### **APPLICATION INFORMATION**



Figure 4. R<sub>DS(on)</sub> vs. Temperature at 2-A Load Current.

UDG-94019-1

#### safety recommendations

Although the UCC3912 family is designed to provide system protection for all fault conditions, all integrated circuits can ultimately fail short. For this reason, if the UCC3912 is intended for use in safety critical applications where UL or some other safety rating is required, a redundant safety device such as a fuse should be placed in series with the device. The UCC3912 will prevent the fuse from blowing virtually for all fault conditions, increasing system reliability and reducing maintenance cost, in addition to providing the hot swap benefits of the device.







10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| UCC2912DP        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | UCC2912DP            | Samples |
| UCC2912PWP       | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | UCC2912PWP           | Samples |
| UCC2912PWPG4     | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | UCC2912PWP           | Samples |
| UCC3912DP        | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912DP            | Samples |
| UCC3912DPG4      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912DP            | Samples |
| UCC3912DPTR      | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912DP            | Samples |
| UCC3912PWP       | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912PWP           | Samples |
| UCC3912PWPG4     | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912PWP           | Samples |
| UCC3912PWPTR     | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912PWP           | Samples |
| UCC3912PWPTRG4   | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | 0 to 70      | UCC3912PWP           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



### PACKAGE OPTION ADDENDUM

10-Jun-2014

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 12-Aug-2013

#### TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC3912DPTR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| UCC3912PWPTR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 12-Aug-2013



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC3912DPTR  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| UCC3912PWPTR | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



PW (R-PDSO-G24)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity