

Sample &

Buy





SCDS188E - JANUARY 2005 - REVISED APRIL 2015

...

# TS3A5017 Dual SP4T Analog Switch / Multiplexer / Demultiplexer

Technical

Documents

#### Features 1

- Isolation in the Powered-Down Mode,  $V_{+} = 0$
- Low ON-State Resistance
- Low Charge Injection
- Excellent ON-State Resistance Matching
- Low Total Harmonic Distortion (THD)
- 2.3-V to 3.6-V Single-Supply Operation
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Performance Tested Per JESD 22 ٠
  - 2000-V Human-Body Model (A114-B, Class II)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- Sample-and-Hold Circuits
- **Battery-Powered Equipment**
- Audio and Video Signal Routing
- **Communication Circuits**

# 3 Description

Tools &

Software

The TS3A5017 device is a dual single-pole quadruple-throw (4:1) analog switch that is designed to operate from 2.3 V to 3.6 V. This device can handle both digital and analog signals, and signals up to V<sub>+</sub> can be transmitted in either direction.

Support &

Community

20

| Device Information <sup>(1)</sup> |            |                   |  |  |  |  |
|-----------------------------------|------------|-------------------|--|--|--|--|
| PART NUMBER                       | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |
|                                   | SOIC (16)  | 9.90 mm × 3.90 mm |  |  |  |  |
|                                   | SSOP (16)  | 4.90 mm × 3.90 mm |  |  |  |  |
| T\$245017                         | TSSOP (16) | 5.00 mm × 4.40 mm |  |  |  |  |
| 133A3017                          | TVSOP (16) | 4.40 mm × 3.60 mm |  |  |  |  |
|                                   | UQFN (16)  | 2.50 mm × 1.80 mm |  |  |  |  |
|                                   | VQFN (16)  | 4.00 mm × 3.50 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





# Table of Contents

12.1

12.2 12.3

13

| 1 | Feat | tures 1                                       |
|---|------|-----------------------------------------------|
| 2 | Арр  | lications1                                    |
| 3 | Des  | cription1                                     |
| 4 | Rev  | ision History 2                               |
| 5 | Pin  | Configuration and Functions 3                 |
| 6 | Spe  | cifications 4                                 |
|   | 6.1  | Absolute Maximum Ratings 4                    |
|   | 6.2  | ESD Ratings 4                                 |
|   | 6.3  | Recommended Operating Conditions 4            |
|   | 6.4  | Thermal Information 4                         |
|   | 6.5  | Electrical Characteristics for 3.3-V Supply5  |
|   | 6.6  | Electrical Characteristics for 2.5-V Supply 6 |
|   | 6.7  | Switching Characteristics for 3.3-V supply7   |
|   | 6.8  | Switching Characteristics for 2.5-V supply7   |
|   | 6.9  | Typical Characteristics 8                     |
| 7 | Para | ameter Measurement Information 10             |
| 8 | Deta | ailed Description 14                          |
|   | 8.1  | Overview                                      |

Changes from Revision D (December 2008) to Revision F

# 4 Revision History

2

Submit Documentation Feedback

| • |                                                                                                                                                                                                                                   | . age |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| • | Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table,<br>Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation |       |
|   | Mechanical, Packaging, and Orderable Information section.                                                                                                                                                                         | 1     |
| • | Deleted Ordering Information table.                                                                                                                                                                                               | 1     |

www.ti.com

 8.2
 Functional Block Diagram
 14

 8.3
 Feature Description
 14

 8.4
 Device Functional Modes
 15

 9
 Application and Implementation
 16

 9.1
 Application Information
 16

 9.2
 Typical Application
 16

 10
 Power Supply Recommendations
 17

 11
 Layout
 17

 11.1
 Layout Guidelines
 17

 11.2
 Layout Example
 18

 12
 Device and Documentation Support
 19

12.3Trademarks2012.4Electrostatic Discharge Caution2012.5Glossary20

Mechanical, Packaging, and Orderable

Page



### 5 Pin Configuration and Functions







If exposed center pad is used, it must be connected as a secondary ground or left electrically open.

#### RSV Package 16-Pin UQFN (Top View)

|                 | IN2  | т +<br>- тем | 2EN             |                 |
|-----------------|------|--------------|-----------------|-----------------|
|                 | 16 1 | 5 14         | 13              |                 |
| $1S_4$          | 1    |              | 12              | IN1             |
| $1S_3$          | 2]   |              | []]]            | $2S_4$          |
| 1S <sub>2</sub> | 3]   |              | 10              | $2S_3$          |
| $1S_1$          | 4]   |              | [ 9             | 2S <sub>2</sub> |
|                 | 5    | 5 7          | 8               |                 |
| ·               | 1D   | 2D           | 2S <sub>1</sub> |                 |

#### **Pin Functions**

|                   | PIN                                   |          |      |                                |  |  |
|-------------------|---------------------------------------|----------|------|--------------------------------|--|--|
| NAME              | SOIC, SSOP, TVSOP,<br>TSSOP, VQFN NO. | UQFN NO. | TYPE | DESCRIPTION                    |  |  |
| 1D                | 7                                     | 5        | I/O  | Common path for switch 1       |  |  |
| 1EN               | 1                                     | 15       | I    | Active-low enable for switch 1 |  |  |
| 1S1               | 6                                     | 4        | I/O  | Switch 1 channel 1             |  |  |
| 1S2               | 5                                     | 3        | I/O  | Switch 1 channel 2             |  |  |
| 1S3               | 4                                     | 2        | I/O  | Switch 1 channel 3             |  |  |
| 1S4               | 3                                     | 1        | I/O  | Switch 1 channel 4             |  |  |
| 2D                | 9                                     | 7        | I/O  | Common path for switch 2       |  |  |
| 2 <mark>EN</mark> | 15                                    | 13       | I    | Active-low enable for switch 2 |  |  |
| 2S1               | 10                                    | 8        | I/O  | Switch 2 channel 1             |  |  |
| 2S2               | 11                                    | 9        | I/O  | Switch 2 channel 2             |  |  |
| 2S3               | 12                                    | 10       | I/O  | Switch 2 channel 3             |  |  |
| 2S4               | 13                                    | 11       | I/O  | Switch 2 channel 4             |  |  |
| GND               | 8                                     | 6        | -    | Ground                         |  |  |
| IN1               | 14                                    | 12       | I    | Switch 1 input select          |  |  |
| IN2               | 2                                     | 16       | I    | Switch 2 input select          |  |  |
| V+                | 16                                    | 14       | -    | Supply voltage                 |  |  |

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                      |                                                  |                              | MIN  | MAX | UNIT |
|--------------------------------------|--------------------------------------------------|------------------------------|------|-----|------|
| V+                                   | Supply voltage <sup>(3)</sup>                    |                              | -0.5 | 4.6 | V    |
| $V_{S}, V_{D}$                       | V <sub>D</sub> Analog voltage <sup>(3) (4)</sup> |                              | -0.5 | 4.6 | V    |
| I <sub>SK</sub> ,<br>I <sub>DK</sub> | Analog port clamp current                        | $V_{\rm S}, V_{\rm D} < 0$   | -50  |     | mA   |
| I <sub>S</sub> , I <sub>D</sub>      | ON-state switch current                          | $V_{S}$ , $V_{D} = 0$ to 7 V | -128 | 128 | mA   |
| VI                                   | Digital input voltage                            |                              | -0.5 | 4.6 | V    |
| I <sub>IK</sub>                      | Digital input clamp current <sup>(3)(4)</sup>    | V <sub>1</sub> < 0           | -50  |     | mA   |
| I+                                   | Continuous current through V+                    |                              |      | 100 | mA   |
| I <sub>GND</sub>                     | Continuous current through GND                   |                              | -100 |     | mA   |
| T <sub>stg</sub>                     | Storage temperature                              |                              | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

(3) All voltages are with respect to ground, unless otherwise specified.

(4) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

### 6.2 ESD Ratings

|                    |                         |                                                                          | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>        | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $C101^{(2)}$ | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                                   | MIN | MAX | UNIT |
|------------------|-----------------------------------|-----|-----|------|
| V <sub>I/O</sub> | Switch input/output voltage range | 0   | 3.6 | V    |
| V+               | Supply voltage range              | 2.3 | 3.6 | V    |
| VI               | Control input voltage range       | 0   | 3.6 | V    |
| T <sub>A</sub>   | Operating Temperature Range       | -40 | 85  | °C   |

### 6.4 Thermal Information

|                               |                                        | TS3A5018 |               |                |               |               |            |      |
|-------------------------------|----------------------------------------|----------|---------------|----------------|---------------|---------------|------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                        | D (SOIC) | DBQ<br>(SSOP) | DGV<br>(TVSOP) | PW<br>(TSSOP) | RGY<br>(VQFN) | RSV (UQFN) | UNIT |
|                               |                                        | 16 PINS  | 16 PINS       | 16 PINS        | 16 PINS       | 16 PINS       | 16 PINS    |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance | 73       | 82            | 120            | 108           | 91.6          | 184        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



### 6.5 Electrical Characteristics for 3.3-V Supply

 $V_{+} = 2.7 \text{ V}$  to 3.6 V,  $T_{A} = -40^{\circ}\text{C}$  to 85°C (unless otherwise noted)<sup>(1)</sup>

| PAR                             | AMETER                                                 | TEST CON                                                                                                      | DITIONS                  | T <sub>A</sub> | ۷,    | MIN  | TYP  | MAX | UNIT |
|---------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------|----------------|-------|------|------|-----|------|
| Analog Swit                     | ch                                                     |                                                                                                               |                          |                |       | 1    |      |     |      |
| V <sub>D</sub> , V <sub>S</sub> | Analog signal<br>range                                 |                                                                                                               |                          |                |       | 0    |      | V+  | V    |
| r                               | ON-state                                               | $0 \le V_S \le V_+,$                                                                                          | Switch ON,               | 25°C           | 3 \/  |      | 11   | 12  | 0    |
| on                              | resistance                                             | $I_{\rm D} = -32  {\rm mA},$                                                                                  | see Figure 12            | Full           | 5 V   |      |      | 14  | 12   |
| $\Delta r_{on}$                 | ON-state<br>resistance<br>match<br>between<br>channels | $V_{S} = 2.1 V,$<br>$I_{D} = -32 mA,$                                                                         | Switch ON, see Figure 12 | 25°C<br>Full   | 3 V   |      | 1    | 2   | Ω    |
|                                 | ON-state                                               | $0 \leq V_{c} \leq V_{c}$                                                                                     | Switch ON                | 25°C           |       |      | 7    | 9   | _    |
| r <sub>on(flat)</sub>           | resistance<br>flatness                                 | $I_{\rm D} = -32 \text{ mA},$                                                                                 | see Figure 12            | Full           | 3 V   |      |      | 10  | Ω    |
|                                 |                                                        | $V_{S} = 1 V, V_{D} = 3 V,$                                                                                   |                          | 25°C           |       | -0.1 | 0.05 | 0.1 |      |
| I <sub>S(OFF)</sub>             | S<br>OFF leakage                                       | or<br>V <sub>S</sub> = 3 V, V <sub>D</sub> = 1 V,                                                             | Switch OFF,              | Full           | 3.6 V | -0.2 |      | 0.2 | uΔ   |
|                                 | current                                                | $V_{\rm S} = 0$ to 3.6 V,                                                                                     | see Figure 13            | 25°C           | 0.1/  | -1   | 0.5  | 1   | μΑ   |
| ISPWR(OFF)                      |                                                        | $V_{\rm D} = 3.6 \text{ V to } 0,$                                                                            |                          | Full           | 0 V   | -5   |      | 5   |      |
|                                 |                                                        | $V_{S} = 1 V, V_{D} = 3 V,$                                                                                   |                          | 25°C           | 0.01/ | -0.1 | 0.05 | 0.1 |      |
| ID(OFF)                         | D<br>OFF leakage                                       | or<br>V <sub>S</sub> = 3 V, V <sub>D</sub> = 1 V,                                                             | Switch OFF,              | Full           | 3.6 V | -0.2 |      | 0.2 | ΠΑ   |
| 1                               | current                                                | $V_{\rm D} = 0$ to 3.6 V,                                                                                     | see Figure 13            | 25°C           | 0.1/  | -1   | 0.5  | 1   | μ    |
| DPWR(OFF)                       |                                                        | $V_{\rm S} = 3.6 \ {\rm V} \ {\rm to} \ 0,$                                                                   |                          | Full           | 0 V   | -5   |      | 5   |      |
|                                 | S                                                      | $V_{\rm S} = 1 \text{ V}, V_{\rm D} = \text{Open},$ Switch O                                                  | Switch ON.               | 25°C           | 3.6 V | -0.1 | 0.05 | 0.1 | μΑ   |
| I <sub>S(ON)</sub>              | ON leakage<br>current                                  | or<br>V <sub>S</sub> = 3 V, V <sub>D</sub> = Open,                                                            | see Figure 14 Full       | Full           |       | -0.2 |      | 0.2 |      |
|                                 | D                                                      | $V_D = 1 V, V_S = Open,$                                                                                      | Switch ON.               | 25°C           |       | -0.1 | 0.05 | 0.1 |      |
| I <sub>D(ON)</sub>              | ON leakage<br>current                                  | or<br>V <sub>D</sub> = 3 V, V <sub>S</sub> = Open,                                                            | see Figure 14 Full       | 3.6 V          | -0.2  |      | 0.2  | μΑ  |      |
| <b>Digital Cont</b>             | rol Inputs (IN1, IN                                    | 12, EN) <sup>(2)</sup>                                                                                        |                          |                |       |      |      |     |      |
| V <sub>IH</sub>                 | Input logic high                                       |                                                                                                               |                          | Full           |       | 2    |      | V+  | V    |
| VIL                             | Input logic low                                        |                                                                                                               |                          | Full           |       | 0    |      | 0.8 | V    |
| հու հո                          | Input leakage                                          | $V_{1} = V_{1}$ or 0                                                                                          |                          | 25°C           | 36.V  | -1   | 0.05 | 1   | uА   |
| 'IH', 'IL                       | current                                                |                                                                                                               |                          | Full           | 0.0 V | -1   |      | 1   | μπ   |
| Q <sub>C</sub>                  | Charge injection                                       | $\label{eq:central_constraint} \begin{array}{l} V_{GEN} = 0, \ R_{GEN} = 0, \\ C_{L} = 0.1 \ nF, \end{array}$ | See Figure 21            | 25°C           | 3.3 V |      | 5    |     | рС   |
| C <sub>S(OFF)</sub>             | S<br>OFF<br>capacitance                                | V <sub>S</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                                                        | See Figure 15            | 25°C           | 3.3 V |      | 4.5  |     | pF   |
| C <sub>D(OFF)</sub>             | D<br>OFF<br>capacitance                                | $V_D = V_+ \text{ or GND},$<br>Switch OFF,                                                                    | See Figure 15            | 25°C           | 3.3 V |      | 19   |     | pF   |
| C <sub>S(ON)</sub>              | S<br>ON capacitance                                    | V <sub>S</sub> = V <sub>+</sub> or GND,<br>Switch ON,                                                         | See Figure 15            | 25°C           | 3.3 V |      | 25   |     | pF   |
| C <sub>D(ON)</sub>              | D<br>ON capacitance                                    | $V_D = V_+ \text{ or GND},$<br>Switch ON,                                                                     | See Figure 15            | 25°C           | 3.3 V |      | 25   |     | pF   |
| Cl                              | Digital input<br>capacitance                           | $V_I = V_+ \text{ or GND},$                                                                                   | See Figure 15            | 25°C           | 3.3 V |      | 2    |     | pF   |
| BW                              | Bandwidth                                              | $R_L = 50 \Omega$ ,<br>Switch ON,                                                                             | See Figure 17            | 25°C           | 3.3 V |      | 165  |     | MHz  |
| O <sub>ISO</sub>                | OFF isolation                                          | $R_L = 50 \Omega,$<br>f = 1 MHz,                                                                              | See Figure 18            | 25°C           | 3.3 V |      | -48  |     | dB   |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

(2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### Electrical Characteristics for 3.3-V Supply (continued)

| PAR                    | AMETER                    | TEST CC                               | ONDITIONS                             | TA   | V.    | MIN TYP MAX | UNIT |  |  |
|------------------------|---------------------------|---------------------------------------|---------------------------------------|------|-------|-------------|------|--|--|
| X <sub>TALK</sub>      | Crosstalk                 | $R_L = 50 \Omega,$<br>f = 1 MHz,      | See Figure 19                         | 25°C | 3.3 V | -49         | dB   |  |  |
| X <sub>TALK(ADJ)</sub> | Crosstalk<br>adjacent     | $R_L = 50 \Omega,$<br>f = 1 MHz,      | See Figure 20                         | 25°C | 3.3 V | -74         | dB   |  |  |
| THD                    | Total harmonic distortion | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 20 Hz to 20 kHz,<br>see Figure 22 | 25°C | 3.3 V | 0.21%       |      |  |  |
| Supply                 |                           |                                       |                                       |      |       |             |      |  |  |
|                        | Positive supply           | V = V or CND                          | Switch ON or OFF                      | 25°C | 261/  | 2.5 7       |      |  |  |
| '+                     | current                   | $v_1 = v_+$ or GND,                   | Switch ON OFF                         | Full | 3.0 V | 10          | μΑ   |  |  |

### 6.6 Electrical Characteristics for 2.5-V Supply

 $V_{+}$  = 2.3 V to 2.7 V,  $T_{A}$  = –40°C to 85°C (unless otherwise noted)  $^{(1)}$ 

| PA                              | RAMETER                                         | TEST CC                                                                                                     | NDITIONS                                   | TA            | ٧.    | MIN TYP MAX |      |          | UNIT |  |
|---------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------|-------|-------------|------|----------|------|--|
| Analog Switch                   |                                                 |                                                                                                             |                                            |               |       |             |      |          |      |  |
| V <sub>D</sub> , V <sub>S</sub> | Analog signal range                             |                                                                                                             |                                            |               |       | 0           |      | V+       | V    |  |
| r <sub>on</sub>                 | ON-state<br>resistance                          | $0 \le V_S \le V_+,$<br>$I_D = -24 \text{ mA},$                                                             | Switch ON, see Figure 12                   | 25°C<br>Full  | 2.3 V |             | 20.5 | 22<br>24 | Ω    |  |
|                                 | ON-state                                        | $V_{0} = 1.6 V_{0}$                                                                                         | Switch ON                                  | 25°C          |       |             | 1    | 2        | _    |  |
| Δr <sub>on</sub>                | resistance match<br>between channels            | $I_{\rm D} = -24$ mA,                                                                                       | see Figure 12                              | Full          | 2.3 V |             |      | 3        | Ω    |  |
| rop(flot)                       | ON-state                                        | $0 \le V_S \le V_+,$                                                                                        | Switch ON,                                 | 25°C          | 2.3 V |             | 16   | 18       | 0    |  |
| ·on(liat)                       | resistance flatness                             | $I_{\rm D} = -24 \text{ mA},$                                                                               | see Figure 12                              | Full          | 2.0 . |             |      | 20       |      |  |
|                                 |                                                 | $V_{\rm S} = 0.5 \text{ V}, V_{\rm D} = 2.2 \text{ V},$                                                     |                                            | 25°C          | 071   | -0.1        | 0.05 | 0.1      |      |  |
| IS(OFF)                         | S<br>OFF leakage                                | $V_{\rm S} = 2.2 \text{ V}, V_{\rm D} = 0.5 \text{ V},$                                                     | Switch OFF,                                | Full          | 2.7 V | -0.2        |      | 0.2      | μA   |  |
|                                 | current                                         | current                                                                                                     | $V_{\rm S} = 0 \text{ to } 2.7 \text{ V},$ | see Figure 13 | 25°C  | 0 V         | -1   | 0.5      | 1    |  |
| 'SPWR(OFF)                      |                                                 | $V_{\rm D} = 2.7 \text{ V to 0},$                                                                           |                                            | Full          | 0.    | -5          |      | 5        |      |  |
|                                 | I <sub>D(OFF)</sub> D<br>OFF leakage<br>current | $V_{S} = 0.5 V, V_{D} = 2.2 V,$<br>or<br>DFF leakage $V_{S} = 2.2 V, V_{D} = 0.5 V,$ Switch OFF             |                                            | 25°C          | 071   | -0.1        | 0.05 | 0.1      |      |  |
| D(OFF)                          |                                                 |                                                                                                             | Switch OFF,                                | Full          | 2.7 V | -0.2        |      | 0.2      | uА   |  |
| 1                               |                                                 | $V_{\rm D} = 0$ to 2.7 V,                                                                                   | see Figure 13                              | 25°C          | 0.V   | -1          | 0.5  | 1        | P    |  |
| DPWR(OFF)                       |                                                 | $V_{\rm S} = 2.7 \ {\rm V} \ {\rm to} \ {\rm 0},$                                                           |                                            | Full          | 0 0   | -5          |      | 5        |      |  |
|                                 | S                                               | $V_{S}$ = 0.5 V, $V_{D}$ = Open,                                                                            | Switch ON                                  | 25°C          |       | -0.1        | 0.05 | 0.1      | μA   |  |
| I <sub>S(ON)</sub>              | ON leakage<br>current                           | or $V_S = 2.2 \text{ V}, V_D = \text{Open},$                                                                | see Figure 14                              | Full          | 2.7 V | -0.2        |      | 0.2      |      |  |
|                                 | D                                               | $V_D = 0.5 \ V, \ V_S = Open,$                                                                              | Switch ON.                                 | 25°C          | 071   | -0.1        | 0.05 | 0.1      |      |  |
| ID(ON)                          | ON leakage<br>current                           | or<br>$V_D = 2.2 \text{ V}, \text{ V}_S = \text{Open},$                                                     | see Figure 14                              | Full          | 2.7 V | -0.2        |      | 0.2      | μA   |  |
| <b>Digital Cont</b>             | rol Inputs (IN1, IN2,                           | EN) <sup>(2)</sup>                                                                                          |                                            |               |       |             |      |          |      |  |
| VIH                             | Input logic high                                |                                                                                                             |                                            | Full          |       | 1.7         |      | V+       | V    |  |
| VIL                             | Input logic low                                 |                                                                                                             |                                            | Full          |       | 0           |      | 0.7      | V    |  |
|                                 | Input leakage                                   | V = V or 0                                                                                                  |                                            | 25°C          | 271   | -1          | 0.05 | 1        | μA   |  |
| יוH, יו∟                        | current                                         | v <sub>1</sub> = v <sub>+</sub> 0i 0                                                                        |                                            | Full          | 2.1 V | -1          |      | 1        |      |  |
| Q <sub>C</sub>                  | Charge injection                                | $\label{eq:central_constraint} \begin{array}{l} V_{GEN} = 0, \ R_{GEN} = 0, \\ C_L = 0.1 \ nF, \end{array}$ | See Figure 21                              | 25°C          | 2.5 V |             |      |          | рС   |  |
| C <sub>S(OFF)</sub>             | S<br>OFF capacitance                            | V <sub>S</sub> = V <sub>+</sub> or GND,<br>Switch OFF,                                                      | See Figure 15                              | 25°C          | 2.5 V |             | 4.5  |          | pF   |  |

(1) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum

(2) All unused digital inputs of the device must be held at V<sub>+</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### **Electrical Characteristics for 2.5-V Supply (continued)**

| PA                     | RAMETER                      | TES                                                                       | TEST CONDITIONS T <sub>A</sub> V <sub>+</sub> MIN TYP |      |       |       | UNIT |  |
|------------------------|------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------|------|-------|-------|------|--|
| C <sub>D(OFF)</sub>    | D<br>OFF capacitance         | $V_D = V_+ \text{ or GND},$<br>Switch OFF,                                | See Figure 15                                         | 25°C | 2.5 V | 18.5  | pF   |  |
| C <sub>S(ON)</sub>     | S<br>ON capacitance          | $V_{S} = V_{+}$ or GND,<br>Switch ON,                                     | See Figure 15                                         | 25°C | 2.5 V | 24    | pF   |  |
| C <sub>D(ON)</sub>     | D<br>ON capacitance          | $V_D = V_+ \text{ or GND},$<br>Switch ON,                                 | See Figure 15                                         | 25°C | 2.5 V | 24    | pF   |  |
| Cı                     | Digital input<br>capacitance | $V_I = V_+ \text{ or } GND,$                                              | See Figure 15                                         | 25°C | 2.5 V | 2     | pF   |  |
| BW                     | Bandwidth                    | $R_L = 50 \Omega$ ,<br>Switch ON,                                         | See Figure 17                                         | 25°C | 2.5 V | 165   | MHz  |  |
| O <sub>ISO</sub>       | OFF isolation                | $R_L = 50 \Omega,$<br>f = 1 MHz,                                          | See Figure 18                                         | 25°C | 2.5 V | -48   | dB   |  |
| X <sub>TALK</sub>      | Crosstalk                    | $\begin{array}{l} R_{L} = 50 \ \Omega, \\ f = 1 \ MHz, \end{array}$       | See Figure 19                                         | 25°C | 2.5 V | -49   | dB   |  |
| X <sub>TALK(ADJ)</sub> | Crosstalk adjacent           | $\begin{array}{l} R_{L} = 50 \ \Omega, \\ f = 1 \ MHz, \end{array}$       | See Figure 20                                         | 25°C | 2.5 V | -74   | dB   |  |
| THD                    | Total harmonic distortion    | $ \begin{aligned} R_L &= 600 \ \Omega, \\ C_L &= 50 \ pF, \end{aligned} $ | f = 20 Hz to 20 kHz,<br>see Figure 22                 | 25°C | 2.5 V | 0.29% |      |  |
| Supply                 |                              |                                                                           |                                                       |      |       |       |      |  |
|                        | Positive supply              | $V_{\rm c} = V_{\rm c}$ or CND                                            | Switch ON or OFF                                      | 25°C | 271   | 2.5 7 |      |  |
| ·+                     | current                      | $V_1 = V_+ \text{ or GND},$ Switch ON or OFF                              |                                                       | Full | 2.7 V | 10    | μA   |  |

 $V_{\star}$  = 2.3 V to 2.7 V,  $T_{A}$  = –40°C to 85°C (unless otherwise noted)^{(1)}

### 6.7 Switching Characteristics for 3.3-V supply

over operating free-air temperature range (unless otherwise noted)

| PAR              | RAMETER                                        | TES                                 | TEST CONDITIONS |      |                 | MIN   | TYP | MAX  | UNIT |  |
|------------------|------------------------------------------------|-------------------------------------|-----------------|------|-----------------|-------|-----|------|------|--|
|                  |                                                | $\lambda = 2 \lambda$               | C = 25 pE       | 25°C | 3.3 V           | 1     | 5   | 9.5  |      |  |
| t <sub>ON</sub>  | Turnon time $V_D = 2 V$ , $R_L = 300 \Omega$ , |                                     | see Figure 16   | Full | 3 V to<br>3.6 V | 1     |     | 10.5 | ns   |  |
|                  |                                                | <u> </u>                            | V 2V            |      |                 | 3.3 V | 0.5 | 1.5  | 3.5  |  |
| t <sub>OFF</sub> | Turnoff time                                   | $v_D = 2 v,$<br>$R_L = 300 \Omega,$ | See Figure 16   | Full | 3 V to<br>3.6 V | 0.5   |     | 4.5  | ns   |  |

### 6.8 Switching Characteristics for 2.5-V supply

over operating free-air temperature range (unless otherwise noted)

| PAF              | RAMETER      | TEST CONDITIONS     |               |      | V.                | MIN | TYP | MAX | UNIT |
|------------------|--------------|---------------------|---------------|------|-------------------|-----|-----|-----|------|
|                  |              |                     |               | 25°C | 2.5 V             | 1.5 | 5   | 8   |      |
| t <sub>ON</sub>  | Turnon time  | $R_L = 300 \Omega,$ | See Figure 16 | Full | 2.3 V to<br>2.7 V | 1   |     | 10  | ns   |
|                  |              | V -2 V              | 0 – 25 pE     | 25°C | 2.5 V             | 0.3 | 2   | 4.5 |      |
| t <sub>OFF</sub> | Turnoff time | $R_L = 300 \Omega,$ | see Figure 16 | Full | 2.3 V to<br>2.7 V | 0.3 |     | 6   | ns   |

TEXAS INSTRUMENTS

### TS3A5017 SCDS188E – JANUARY 2005 – REVISED APRIL 2015

www.ti.com

### 6.9 Typical Characteristics





### **Typical Characteristics (continued)**



Submit Documentation Feedback

### 7 Parameter Measurement Information





Figure 12. ON-State Resistance (ron)



Figure 13. OFF-State Leakage Current ( $I_{D(OFF)}$ ,  $I_{S(OFF)}$ )











V<sub>BIAS</sub> = V<sub>+</sub> to GND V<sub>I</sub> = V<sub>IH</sub> or V<sub>IL</sub>

Capacitance is measured at S1, S2-S4, D, and IN inputs during ON and OFF conditions.





B. C<sub>L</sub> includes probe and jig capacitance.

C. See Electrical Characteristics for V<sub>D</sub>.

### Figure 16. Turnon (t<sub>ON</sub>) and Turnoff Time (t<sub>OFF</sub>)





TEXAS INSTRUMENTS

www.ti.com

### Parameter Measurement Information (continued)



Figure 18. OFF Isolation (O<sub>ISO</sub>)





Figure 19. Crosstalk (X<sub>TALK</sub>)



Figure 20. Adjacent Crosstalk (X<sub>TALK</sub>)







A. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub> < 5 ns, t<sub>f</sub> < 5 ns.

B. C<sub>L</sub> includes probe and jig capacitance.

Figure 21. Charge Injection (Q<sub>c</sub>)



A. C<sub>L</sub> includes probe and jig capacitance.



TS3A5017 SCDS188E – JANUARY 2005 – REVISED APRIL 2015



### 8 Detailed Description

### 8.1 Overview

The TS3A5017 is a dual Single-Pole-4-Throw (SP4T) solid-state analog switch. The TS3A5017, like all analog switches, is bidirectional. Each D pin connects to its four respective S pins, with the switch connection dependent on the status of EN, IN2, and IN1. See Table 1 for the switch configuration truth table.

### 8.2 Functional Block Diagram



Figure 23. Functional Block Diagram (Each Switch)

### 8.3 Feature Description

Isolation in powered-down mode allows signals to be present at the inputs while the switch is powered off without causing damage to the device. The low ON-state resistance and low charge injection give the TS3A5017 better performance at higher speeds.



### 8.4 Device Functional Modes

| ĒN | IN2 | IN1 | D TO S,<br>S TO D  |
|----|-----|-----|--------------------|
| L  | L   | L   | D = S <sub>1</sub> |
| L  | L   | Н   | $D = S_2$          |
| L  | Н   | L   | $D = S_3$          |
| L  | Н   | Н   | $D = S_4$          |
| Н  | Х   | Х   | OFF                |

### Table 1. Function Table

TEXAS INSTRUMENTS

www.ti.com

### 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TS3A5018 can be used in a variety of customer systems. The TS3A5018 can be used anywhere multiple analog or digital signals must be selected to pass across a single line.

### 9.2 Typical Application



Figure 24. System Schematic for TS3A5017

### 9.2.1 Design Requirements

In this particular application, V+ was 3.3 V, although V+ is allowed to be any voltage specified in *Recommended Operating Conditions*. A decoupling capacitor is recommended on the V+ pin. See *Power Supply Recommendations* for more details.

### 9.2.2 Detailed Design Procedure

In this application,  $\overline{EN}$ , IN1, and IN2 are, by default, pulled low to GND. Choose these resistor sizes based on the current driving strength of the GPIO, the desired power consumption, and the switching frequency (if applicable). If the GPIO is open-drain, use pullup resistors instead.



### **Typical Application (continued)**

### 9.2.3 Application Curve



Figure 25.  $t_{ON}$  and  $t_{OFF}$  vs Temperature (V<sub>+</sub> = 3.3 V)

### **10** Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each V<sub>CC</sub> terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If there are multiple pins labeled V<sub>CC</sub>, then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each V<sub>CC</sub> because the V<sub>CC</sub> pins will be tied together internally. For devices with dual-supply pins operating at different voltages, for example V<sub>CC</sub> and V<sub>DD</sub>, a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 11 Layout

### 11.1 Layout Guidelines

Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Below figure shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections.

<u>Un</u>used switch I/Os, such as NO, NC, and COM, can be left floating or tied to GND. However, the IN1, IN2, and  $\overline{\text{EN}}$  pins must be driven high or low. Due to partial transistor turnon when control inputs are at threshold levels, floating control inputs can cause increased I<sub>CC</sub> or unknown switch selection states. See *Implications of Slow or Floating CMOS Inputs*, SCBA004 for more details.

TEXAS INSTRUMENTS

www.ti.com

## 11.2 Layout Example







# **12 Device and Documentation Support**

## 12.1 Device Support

### 12.1.1 Device Nomenclature

| SYMBOL                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>COM</sub>                  | Voltage at COM                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>NC</sub>                   | Voltage at NC                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>NO</sub>                   | Voltage at NO                                                                                                                                                                                                                                                                                                                                                                               |
| r <sub>on</sub>                   | Resistance between COM and NC or NO ports when the channel is ON                                                                                                                                                                                                                                                                                                                            |
| Δr <sub>on</sub>                  | Difference of r <sub>on</sub> between channels in a specific device                                                                                                                                                                                                                                                                                                                         |
| r <sub>on(flat)</sub>             | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions                                                                                                                                                                                                                                                                                 |
| I <sub>NC(OFF)</sub>              | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the OFF state                                                                                                                                                                                                                                                                                        |
| I <sub>NC(ON)</sub>               | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the ON state and the output (COM) open                                                                                                                                                                                                                                                               |
| I <sub>NO(OFF)</sub>              | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state                                                                                                                                                                                                                                                                                        |
| I <sub>NO(ON)</sub>               | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) open                                                                                                                                                                                                                                                               |
| I <sub>COM(OFF)</sub>             | Leakage current measured at the COM port, with the corresponding channel (COM to NC or NO) in the OFF state                                                                                                                                                                                                                                                                                 |
| I <sub>COM(ON)</sub>              | Leakage current measured at the COM port, with the corresponding channel (COM to NC or NO) in the ON state and the output (NC or NO) open                                                                                                                                                                                                                                                   |
| VIH                               | Minimum input voltage for logic high for the control input (IN, EN)                                                                                                                                                                                                                                                                                                                         |
| VIL                               | Maximum input voltage for logic low for the control input (IN, EN)                                                                                                                                                                                                                                                                                                                          |
| VI                                | Voltage at the control input (IN, EN)                                                                                                                                                                                                                                                                                                                                                       |
| I <sub>IH</sub> , I <sub>IL</sub> | Leakage current measured at the control input (IN, $\overline{EN}$ )                                                                                                                                                                                                                                                                                                                        |
| t <sub>ON</sub>                   | Turnon time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output NC or NO) signal when the switch is turning ON.                                                                                                                                                       |
| t <sub>OFF</sub>                  | Turnoff time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (NC or NO) signal when the switch is turning OFF.                                                                                                                                                    |
| Q <sub>C</sub>                    | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NC or NO) output. This is measured in coulomb (C) and measured by the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_{COM}$ , $C_L$ is the load capacitance and $\Delta V_{COM}$ is the change in analog output voltage. |
| C <sub>NC(OFF)</sub>              | Capacitance at the NC port when the corresponding channel (NC to COM) is OFF                                                                                                                                                                                                                                                                                                                |
| C <sub>NC(ON)</sub>               | Capacitance at the NC port when the corresponding channel (NC to COM) is ON                                                                                                                                                                                                                                                                                                                 |
| C <sub>NO(OFF)</sub>              | Capacitance at the NC port when the corresponding channel (NO to COM) is OFF                                                                                                                                                                                                                                                                                                                |
| C <sub>NO(ON)</sub>               | Capacitance at the NC port when the corresponding channel (NO to COM) is ON                                                                                                                                                                                                                                                                                                                 |
| C <sub>COM(OFF)</sub>             | Capacitance at the COM port when the corresponding channel (COM to NC) is OFF                                                                                                                                                                                                                                                                                                               |
| C <sub>COM(ON)</sub>              | Capacitance at the COM port when the corresponding channel (COM to NC) is ON                                                                                                                                                                                                                                                                                                                |
| CI                                | Capacitance of control input (IN, EN)                                                                                                                                                                                                                                                                                                                                                       |
| O <sub>ISO</sub>                  | OFF isolation of the switch is a measurement of OFF-state switch impedance. This is measured in dB in a specific frequency, with the corresponding channel (NC to COM) in the OFF state.                                                                                                                                                                                                    |
| X <sub>TALK</sub>                 | Crosstalk is a measurement of unwanted signal coupling from an ON channel to an OFF channel (NC1 to NO1). Adjacent crosstalk is a measure of unwanted signal coupling from an ON channel to an adjacent ON channel (NC1 to NC2) .This is measured in a specific frequency and in dB.                                                                                                        |
| BW                                | Bandwidth of the switch. This is the frequency in which the gain of an ON channel is -3 dB below the DC gain.                                                                                                                                                                                                                                                                               |
| THD                               | Total harmonic distortion describes the signal distortion caused by the analog switch. This is defined as the ratio of root mean square (RMS) value of the second, third, and higher harmonic to the absolute magnitude of the fundamental harmonic.                                                                                                                                        |
| I+                                | Static power-supply current with the control (IN) pin at V+ or GND                                                                                                                                                                                                                                                                                                                          |

#### Table 2. Parameter Description

SCDS188E - JANUARY 2005 - REVISED APRIL 2015



www.ti.com

### **12.2 Documentation Support**

### 12.2.1 Related Documentation

Implications of Slow or Floating CMOS Inputs, SCBA004

### 12.3 Trademarks

All trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Apr-2015

# **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TS3A5017D        | ACTIVE  | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TS3A5017       | Samples |
| TS3A5017DBQR     | ACTIVE  | SSOP         | DBQ     | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YA017          | Samples |
| TS3A5017DGVR     | ACTIVE  | TVSOP        | DGV     | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017DR       | ACTIVE  | SOIC         | D       | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TS3A5017       | Samples |
| TS3A5017PW       | ACTIVE  | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017PWG4     | ACTIVE  | TSSOP        | PW      | 16   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017PWR      | ACTIVE  | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017PWRG4    | ACTIVE  | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | YA017          | Samples |
| TS3A5017RGYR     | ACTIVE  | VQFN         | RGY     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YA017          | Samples |
| TS3A5017RGYRG4   | ACTIVE  | VQFN         | RGY     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | YA017          | Samples |
| TS3A5017RSV      | PREVIEW | UQFN         | RSV     | 16   |         | TBD                        | Call TI          | Call TI             | -40 to 85    |                |         |
| TS3A5017RSVR     | ACTIVE  | UQFN         | RSV     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | ZVL            | Samples |
| TS3A5017RSVRG4   | ACTIVE  | UQFN         | RSV     | 16   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | ZVL            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



6-Apr-2015

#### **TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS3A5017DBQR                | SSOP            | DBQ                | 16   | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TS3A5017DGVR                | TVSOP           | DGV                | 16   | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| TS3A5017DR                  | SOIC            | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TS3A5017PWR                 | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TS3A5017RGYR                | VQFN            | RGY                | 16   | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| TS3A5017RSVR                | UQFN            | RSV                | 16   | 3000 | 180.0                    | 12.4                     | 2.1        | 2.9        | 0.75       | 4.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Oct-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3A5017DBQR | SSOP         | DBQ             | 16   | 2500 | 340.5       | 338.1      | 20.6        |
| TS3A5017DGVR | TVSOP        | DGV             | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TS3A5017DR   | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| TS3A5017PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| TS3A5017RGYR | VQFN         | RGY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TS3A5017RSVR | UQFN         | RSV             | 16   | 3000 | 203.0       | 203.0      | 35.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **MECHANICAL DATA**



- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- Ε. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Æ Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.
- The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.

ightarrow This package complies to JEDEC MO-288 variation UFHE, except minimum package thickness.



# RSV (R-PUQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



DBQ (R-PDSO-G16)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AB.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                         | Applications                  |                                   |
|------------------------------|-------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio        | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com        | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com    | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com             | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com              | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks       | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com        | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com            | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com            | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com  | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com         |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap         | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconn | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated