

# 38 V, 500 mA synchronous step-down switching regulator with 30 µA quiescent current

Datasheet - production data



#### **Features**

- · AECQ100 qualification
- 0.5 A DC output current
- 4 V to 38 V operating input voltage
- Low consumption mode or low noise mode
- 30 μA I<sub>Q</sub> at light-load (LCM V<sub>OUT</sub> = 3.3 V)
- 8 μA I<sub>Q-SHTDWN</sub>
- Fixed output voltage (3.3 V and 5 V) or adjustable from 0.85 V to V<sub>IN</sub>
- Adjustable f<sub>SW</sub> (250 kHz 2 MHz)
- Embedded output voltage supervisor
- Synchronization
- · Adjustable soft-start time
- Internal current limiting
- Overvoltage protection
- Output voltage sequencing
- Peak current mode architecture
- R<sub>DSON HS</sub> = 360 mΩ, R<sub>DSON LS</sub> = 150 mΩ
   Thermal shutdown

### **Applications**

- Designed for automotive systems
- Battery powered applications
- · Car body applications (LCM)
- Car audio and low noise applications (LNM)

# **Description**

The A6985F automotive grade device is a stepdown monolithic switching regulator able to deliver up to 0.5 A DC. The output voltage adjustability ranges from 0.85V to VIN. The 100% duty cycle capability and the wide input voltage range meet the cold crank and load dump specifications for automotive systems. The "Low Consumption Mode" (LCM) is designed for applications active during car parking, so it maximizes the efficiency at light-load with controlled output voltage ripple. The "Low Noise Mode" (LNM) makes the switching frequency constant and minimizes the output voltage ripple overload current range, meeting the low noise application specification like car audio. The output voltage supervisor manages the reset phase for any digital load (µC, FPGA). The RST open collector output can also implement output voltage sequencing during the power-up phase. The synchronous rectification, designed for high efficiency at medium - heavy load, and the high switching frequency capability make the size of the application compact. Pulse by pulse current sensing on both power elements implements an effective constant current protection.

Contents A6985F

# **Contents**

| 1 | Appl  | ication schematic                              |
|---|-------|------------------------------------------------|
| 2 | Pin s | settings6                                      |
|   | 2.1   | Pin connection                                 |
|   | 2.2   | Pin description                                |
|   | 2.3   | Maximum ratings                                |
|   | 2.4   | Thermal data                                   |
|   | 2.5   | ESD protection                                 |
| 3 | Elect | trical characteristics §                       |
| 4 | Data  | sheet parameters over the temperature range14  |
| 5 | Fund  | tional description15                           |
|   | 5.1   | Power supply and voltage reference             |
|   |       | Switchover feature                             |
|   | 5.2   | Voltages monitor                               |
|   | 5.3   | Soft-start and inhibit                         |
|   |       | 5.3.1 Ratiometric startup                      |
|   |       | 5.3.2 Output voltage sequencing                |
|   | 5.4   | Error amplifier                                |
|   | 5.5   | Output voltage line regulation                 |
|   | 5.6   | Output voltage load regulation                 |
|   | 5.7   | High-side switch resistance vs. input voltage  |
|   | 5.8   | Light-load operation                           |
|   |       | 5.8.1 Low noise mode (LNM)                     |
|   |       | 5.8.2 Low consumption mode (LCM)               |
|   |       | 5.8.3 Quiescent current in LCM with switchover |
|   | 5.9   | Switchover feature                             |
|   |       | 5.9.1 LCM                                      |
|   |       | 5.9.2 LNM                                      |
|   | 5.10  | Overcurrent protection                         |
|   |       | OCP and switchover feature                     |
|   |       |                                                |



|    | 5.11   | Overvoltage protection                                  |
|----|--------|---------------------------------------------------------|
|    | 5.12   | Thermal shutdown 41                                     |
| 6  | Closi  | ing the loop                                            |
|    | 6.1    | G <sub>CO</sub> (s) control to output transfer function |
|    | 6.2    | Error amplifier compensation network                    |
|    | 6.3    | Voltage divider                                         |
|    |        | 6.3.1 Internal voltage divider                          |
|    |        | 6.3.2 External voltage divider                          |
|    | 6.4    | Total loop gain                                         |
|    | 6.5    | Compensation network design                             |
| 7  | Appl   | ication notes                                           |
|    | 7.1    | Output voltage adjustment                               |
|    | 7.2    | Switching frequency                                     |
|    | 7.3    | MLF pin                                                 |
|    | 7.4    | Voltage supervisor                                      |
|    | 7.5    | Synchronization (LNM)                                   |
|    | 7.6    | Design of the power components                          |
|    |        | 7.6.1 Input capacitor selection                         |
|    |        | 7.6.2 Inductor selection                                |
|    |        | 7.6.3 Output capacitor selection                        |
| 8  | Appl   | ication board                                           |
|    | 8.1    | A6985F3V3 evaluation board                              |
|    | 8.2    | A6985F5V evaluation board                               |
|    | 8.3    | A6985F (V <sub>OUT</sub> = 6 V) evaluation board        |
| 9  | Effici | iency curves                                            |
| 10 | EMC    | testing results                                         |
| 11 | Pack   | age information                                         |
|    | 11.1   | HTSSOP16 package information                            |
|    |        |                                                         |

Contents

| Contents |                  | A6985F |
|----------|------------------|--------|
| 12       | Order codes      | <br>80 |
| 13       | Revision history | <br>80 |

# 1 Application schematic

→>>uc RST SYNCH RST VIN O VBIAS • VOUT vcc 10uF 1uF A6985F3V3 MLF SS/INH 110k \_10uF DELAY COMP SGND PGND PGND ΕP 470nF 68nF 10nF 68p 1.2p 17 10 12

Figure 1. A6985F3V3 application schematic



Pin settings A6985F

# 2 Pin settings

### 2.1 Pin connection

Figure 2. Pin connection (top view)



# 2.2 Pin description

Table 1. Pin description

| No. | Pin            | Description                                                                                                                                                                                                                           |
|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RST            | The RST open collector output is driven low when the output voltage is out of regulation. The RST is released after an adjustable time DELAY once the output voltage is over the active delay threshold.                              |
| 2   | VCC            | Connect a ceramic capacitor (≥ 470 nF) to filter internal voltage reference. This pin supplies the embedded analog circuitry.                                                                                                         |
| 3   | SS/INH         | An open collector stage can disable the device clamping this pin to GND ( $\overline{\text{INH}}$ mode). An internal current generator (4 $\mu$ A typ.) charges the external capacitor to implement the soft-start.                   |
| 4   | SYNCH/<br>ISKP | The pin features Master / Slave synchronization in LNM (see Section 7.5 on page 51) and skips current level selection in LCM (see Section 5.8.2 on page 28). In LNM, leave this pin floating when not used.                           |
| 5   | FSW            | A pull up resistor (E24 series only) to VCC or pull down to GND selects the switching frequency. Pinstrapping is active only before the soft-start phase to minimize the IC consumption.                                              |
| 6   | MLF            | A pull up resistor (E24 series only) to VCC or pull down to GND selects the low noise mode/low consumption mode and the active RST threshold. Pinstrapping is active only before the soft-start phase to minimize the IC consumption. |
| 7   | COMP           | Output of the error amplifier. The designed compensation network is connected at this pin.                                                                                                                                            |
| 8   | DELAY          | An external capacitor connected at this pin sets the time DELAY to assert the rising edge of the RST o.c. after the output voltage is over the reset threshold. If this pin is left floating, RST is like a Power Good.               |
| 9   | VOUT           | Output voltage sensing                                                                                                                                                                                                                |
| 10  | SGND           | Signal GND                                                                                                                                                                                                                            |

A6985F Pin settings

Table 1. Pin description (continued)

| No. | Pin               | Description                                                                                                                                                                                                 |
|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | PGND              | Power GND                                                                                                                                                                                                   |
| 12  | PGND              | Power GND                                                                                                                                                                                                   |
| 13  | LX                | Switching node                                                                                                                                                                                              |
| 14  | LX                | Switching node                                                                                                                                                                                              |
| 15  | VIN               | DC input voltage                                                                                                                                                                                            |
| 16  | V <sub>BIAS</sub> | Typically connected to the regulated output voltage. An external voltage reference can be used to supply part of the analog circuitry to increase the efficiency at light-load. Connect to GND if not used. |
| -   | E. p.             | Exposed pad must be connected to SGND, PGND.                                                                                                                                                                |

# 2.3 Maximum ratings

Stressing the device above the rating listed in *Table 2: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

Table 2. Absolute maximum ratings

| Symbol                            | Description                          | Min.       | Max.                                | Unit |
|-----------------------------------|--------------------------------------|------------|-------------------------------------|------|
| V <sub>IN</sub>                   |                                      | -0.3       | 40                                  | V    |
| DELAY                             |                                      | -0.3       | V <sub>CC</sub> + 0.3               | V    |
| PGND                              |                                      | SGND - 0.3 | SGND + 0.3                          | V    |
| SGND                              |                                      |            |                                     | V    |
| V <sub>CC</sub>                   |                                      | -0.3       | (V <sub>IN</sub> + 0.3) or (max. 4) | V    |
| SS / INH                          |                                      | -0.3       | V <sub>IN</sub> + 0.3               | V    |
| MLF                               | See <i>Table 1</i>                   | -0.3       | V <sub>CC</sub> + 0.3               | V    |
| COMP                              | See Table 1                          | -0.3       | V <sub>CC</sub> + 0.3               | V    |
| VOUT                              |                                      | -0.3       | 10                                  | V    |
| FSW                               |                                      | -0.3       | V <sub>CC</sub> + 0.3               | V    |
| SYNCH                             |                                      | -0.3       | V <sub>IN</sub> + 0.3               | V    |
| V <sub>BIAS</sub>                 |                                      | -0.3       | (V <sub>IN</sub> + 0.3) or (max. 6) | V    |
| RST                               |                                      | -0.3       | V <sub>IN</sub> + 0.3               | V    |
| LX                                |                                      | -0.3       | V <sub>IN</sub> + 0.3               | V    |
| TJ                                | Operating temperature range          | -40        | 150                                 | °C   |
| T <sub>STG</sub>                  | Storage temperature range            |            | -65 to 150                          | °C   |
| T <sub>LEAD</sub>                 | Lead temperature (soldering 10 sec.) |            | 260                                 | °C   |
| I <sub>HS</sub> , I <sub>LS</sub> | High-side / low-side switch current  |            | 2                                   | Α    |

Pin settings A6985F

# 2.4 Thermal data

Table 3. Thermal data

| Symbol             | Parameter                                                                                                        | Value | Unit |
|--------------------|------------------------------------------------------------------------------------------------------------------|-------|------|
| R <sub>th JA</sub> | Thermal resistance junction ambient (device soldered on the STMicroelectronics <sup>®</sup> demonstration board) | 40    | °C/W |
| R <sub>th JC</sub> | Thermal resistance junction to exposed pad for board design (not suggested to estimate TJ from power losses).    | 5     | °C/W |

# 2.5 ESD protection

Table 4. ESD protection

| Symbol | Test condition | Value | Unit |
|--------|----------------|-------|------|
|        | НВМ            | 2     | kV   |
| ESD    | MM             | 200   | V    |
|        | СДМ            | 500   | V    |

# 3 Electrical characteristics

 $\rm T_{J}$  = -40 to 135 °C,  $\rm V_{IN}$  = 12 V unless otherwise specified.

**Table 5. Electrical characteristics** 

| Symbol               | Parameter                                             | Test condition                                                                               | Note | Min.                                                               | Тур. | Max. | Unit   |
|----------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------|------|------|--------|
| V <sub>IN</sub>      | Operating input voltage range                         |                                                                                              |      | 4                                                                  |      | 38   |        |
| V <sub>INH</sub>     | V <sub>CC</sub> UVLO rising threshold                 |                                                                                              |      | 2.7                                                                |      | 3.5  | V      |
| V <sub>INL</sub>     | V <sub>CC</sub> UVLO falling threshold                |                                                                                              |      | 2.4                                                                |      | 3.5  |        |
|                      |                                                       | Duty cycle < 20%                                                                             |      | 8.0                                                                |      |      |        |
| I <sub>PK</sub>      | Peak current limit                                    | Duty cycle = 100% closed loop operation                                                      |      | 0.65                                                               |      |      | А      |
| I <sub>VY</sub>      | Valley current limit                                  |                                                                                              |      | 0.9                                                                |      |      |        |
|                      | Ckin ourrant limit                                    | LCM, V <sub>SYNCH</sub> = GND                                                                | (1)  | 0.15                                                               | 0.35 | 0.5  |        |
| I <sub>SKIP</sub>    | Skip current limit                                    | LCM, V <sub>SYNCH</sub> = VCC                                                                | (2)  |                                                                    | 0.1  |      |        |
| I <sub>VY_SNK</sub>  | Reverse current limit                                 | LNM or V <sub>OUT</sub> overvoltage                                                          |      | 0.5                                                                | 1    | 2    |        |
| R <sub>DSON HS</sub> | High-side RDSON                                       | I <sub>SW</sub> = 0.5 A                                                                      |      |                                                                    | 0.36 | 0.72 | 0      |
| R <sub>DSON LS</sub> | Low-side RDSON                                        | I <sub>SW</sub> = 0.5 A                                                                      |      |                                                                    | 0.15 | 0.30 | Ω      |
| f <sub>SW</sub>      | Selected switching frequency                          | FSW pinstrapping before SS                                                                   |      | See Table 6: f <sub>SW</sub> selection                             |      |      | ection |
| I <sub>FSW</sub>     | FSW biasing current                                   | SS ended                                                                                     |      |                                                                    | 0    | 500  | nA     |
| LCM/LNM              | Low noise mode /<br>Low consumption mode<br>selection | MLF pinstrapping before SS                                                                   |      | See Table 7 on<br>page 12,Table 8 on<br>page 13, Table 9 on page 1 |      |      | on     |
| I <sub>MLF</sub>     | MLF biasing current                                   | SS ended                                                                                     |      |                                                                    | 0    | 500  | nA     |
| D                    | Duty cycle                                            |                                                                                              | (2)  | 0                                                                  |      | 100  | %      |
| T <sub>ON MIN</sub>  | Minimum On time                                       |                                                                                              |      |                                                                    | 80   |      | ns     |
| VCC regul            | ator                                                  |                                                                                              |      |                                                                    |      |      |        |
| V                    | LDO output voltage                                    | V <sub>BIAS</sub> = GND (no switchover)                                                      |      | 2.9                                                                | 3.3  | 3.6  |        |
| V <sub>CC</sub>      | LDO output voltage                                    | V <sub>BIAS</sub> = 5 V (switchover)                                                         |      | 2.9                                                                | 3.3  | 3.6  |        |
| SWO                  | V <sub>BIAS</sub> threshold                           | Switch internal supply from $V_{\text{IN}}$ to $V_{\text{BIAS}}$                             |      | 2.85                                                               |      | 3.2  | V      |
| 3000                 | (3 V< V <sub>BIAS</sub> < 5.5 V)                      | Switch internal supply from $V_{\mbox{\footnotesize BIAS}}$ to $V_{\mbox{\footnotesize IN}}$ |      | 2.78                                                               |      | 3.15 |        |



Electrical characteristics A6985F

Table 5. Electrical characteristics (continued)

| Symbol                | Parameter                                | Test condition                                                                                              | Note          | Min.  | Тур.  | Max.  | Unit     |  |  |
|-----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|----------|--|--|
| Power con             | sumption                                 |                                                                                                             | <u>I</u>      |       |       |       |          |  |  |
| I <sub>SHTDWN</sub>   | Shutdown current from V <sub>IN</sub>    | V <sub>SS/INH</sub> = GND                                                                                   |               | 4     | 8     | 15    | μΑ       |  |  |
|                       |                                          |                                                                                                             | (3)           | 4     | 10    | 15    |          |  |  |
|                       | Outros and support from V                | LCM - NO SWO  V <sub>REF</sub> < V <sub>FB</sub> < V <sub>OVP</sub> (SLEEP)  V <sub>BIAS</sub> = GND        | (3)           | 35    | 70    | 120   | μA<br>20 |  |  |
| I <sub>Q</sub> OPVIN  | Quiescent current from V <sub>IN</sub>   | LNM - SWO<br>V <sub>FB</sub> = GND (NO SLEEP)<br>V <sub>BIAS</sub> = 3.3 V                                  |               | 0.5   | 1.5   | 5     | mΛ       |  |  |
|                       |                                          | LNM - NO SWO  V <sub>FB</sub> = GND (NO SLEEP)  V <sub>BIAS</sub> = GND                                     |               | 2     | 2.8   | 6     | mA       |  |  |
|                       | Quiescent current from V <sub>BIAS</sub> | LCM - SWO<br>V <sub>REF</sub> < V <sub>FB</sub> < V <sub>OVP</sub> (SLEEP)<br>V <sub>BIAS</sub> = 3.3 V     | (3)           | 25    | 50    | 115   | μΑ       |  |  |
| IQ OPVBIAS            |                                          | LNM - SWO<br>V <sub>FB</sub> = GND (NO SLEEP)<br>V <sub>BIAS</sub> = 3.3 V                                  |               | 0.5   | 1.2   | 5     | mA       |  |  |
| Soft-start            |                                          |                                                                                                             | •             |       |       |       |          |  |  |
| V <sub>INH</sub>      | VSS threshold                            | SS rising                                                                                                   |               | 200   | 460   | 700   | mV       |  |  |
| V <sub>INH HYST</sub> | VSS hysteresis                           |                                                                                                             |               |       | 100   | 140   | IIIV     |  |  |
| I <sub>SS CH</sub>    | C <sub>SS</sub> charging current         | V <sub>SS</sub> < V <sub>INH</sub> OR<br>t < T <sub>SS SETUP</sub> OR<br>V <sub>EA+</sub> > V <sub>FB</sub> | (2)           |       | 1     |       | μΑ       |  |  |
|                       |                                          | t > T <sub>SS SETUP</sub> AND<br>V <sub>EA+</sub> < V <sub>FB</sub>                                         | (2)           |       | 4     |       |          |  |  |
| V <sub>SS START</sub> | Start of internal error amplifier ramp   |                                                                                                             |               | 0.995 | 1.1   | 1.150 | >        |  |  |
| SS <sub>GAIN</sub>    | SS/INH to internal error amplifier gain  |                                                                                                             |               |       | 3     |       |          |  |  |
| Error ampl            | lifier                                   |                                                                                                             |               |       |       |       |          |  |  |
|                       |                                          | 3.3 V (A6985F3V3)                                                                                           |               | 3.25  | 3.3   | 3.35  |          |  |  |
| V <sub>OUT</sub>      | Voltage feedback                         | 5 V (A6985F5V)                                                                                              | 4.925 5.0 5.0 |       | 5.075 | V     |          |  |  |
|                       |                                          | A6985F                                                                                                      |               | 0.841 | 0.85  | 0.859 |          |  |  |
|                       |                                          | 3.3 V (A6985F3V3)                                                                                           |               | 4     | 6     | 8.5   |          |  |  |
| $I_{VOUT}$            | VOUT biasing current                     | 5 V (A6985F5V) 7.5 10                                                                                       |               |       |       | 13.5  | μА       |  |  |
|                       |                                          | A6985F                                                                                                      |               | 50    | 500   | nA    |          |  |  |

Table 5. Electrical characteristics (continued)

| Symbol                   | Parameter                                                                    | Test condition                                                                                | Note | Min.   | Тур.     | Max.    | Unit    |
|--------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|--------|----------|---------|---------|
| A <sub>V</sub>           | Error amplifier gain                                                         |                                                                                               | (2)  |        | 100      |         | dB      |
|                          | <b>- A A A B B B B B B B B B B</b>                                           |                                                                                               |      | ±6     | ±12      | ±25     |         |
| I <sub>COMP</sub>        | EA output current capability                                                 |                                                                                               | (4)  | ±4     |          |         | μΑ      |
| Inner curre              | ent loop                                                                     |                                                                                               |      | l      |          |         |         |
| 9cs                      | Current sense transconductance (V <sub>COMP</sub> to inductor current gain)  | I <sub>PK</sub> = 0.5 A                                                                       | (2)  |        | 1.67     |         | A/V     |
| $V_{PP} \cdot g_{CS}$    | Slope compensation                                                           |                                                                                               | (5)  | 0.2    | 0.3      | 0.4     | Α       |
| Overvoltaç               | ge protection                                                                |                                                                                               | •    |        |          |         |         |
| V <sub>OVP</sub>         | Overvoltage trip (V <sub>OVP</sub> /V <sub>REF</sub> )                       |                                                                                               |      | 1.15   | 1.2      | 1.25    |         |
| V <sub>OVP</sub><br>HYST | Overvoltage hysteresis                                                       |                                                                                               |      | 0.5    | 2        | 5       | %       |
| Synchroni                | zation (fan out: 6 slave devices                                             | typ.)                                                                                         | •    |        |          |         |         |
| f <sub>SYN MIN</sub>     | Synchronization frequency                                                    | LNM; f <sub>SW</sub> = VCC                                                                    |      | 266.5  |          |         | kHz     |
| V <sub>SYN TH</sub>      | SYNCH input threshold                                                        | LNM, SYNCH rising                                                                             |      | 0.70   |          | 1.2     | V       |
| I <sub>SYN</sub>         | SYNCH pulldown current                                                       | LNM, V <sub>SYN</sub> = 1.2 V                                                                 |      |        | 0.7      |         | mA      |
| .,                       | High level output                                                            | LNM, 5 mA sinking load                                                                        |      | 1.40   |          |         | V       |
| V <sub>SYN OUT</sub>     | Low level output                                                             | LNM, 0.7 mA sourcing load                                                                     |      |        |          | 0.6     | V       |
| Reset                    |                                                                              |                                                                                               |      |        |          |         |         |
| $V_{THR}$                | Selected RST threshold                                                       | MLF pinstrapping before SS                                                                    |      | See Ta | able 7,1 | able 8, | Table 9 |
| V <sub>THR HYST</sub>    | RST hysteresis                                                               |                                                                                               | (2)  |        | 2        |         | %       |
|                          | DOT are a sellenter extent                                                   | V <sub>IN</sub> > V <sub>INH</sub> AND V <sub>FB</sub> < V <sub>TH</sub><br>4 mA sinking load |      |        |          | 0.4     |         |
| V <sub>RST</sub>         | RST open collector output                                                    | 2 < V <sub>IN</sub> < V <sub>INH</sub><br>4 mA sinking load                                   |      |        |          | 0.8     | V       |
| Delay                    |                                                                              |                                                                                               |      |        |          |         |         |
| V <sub>THD</sub>         | RST open collector released as soon as V <sub>DELAY</sub> > V <sub>THD</sub> | V <sub>FB</sub> > V <sub>THR</sub>                                                            |      | 1.19   | 1.234    | 1.258   | V       |
| I <sub>D CH</sub>        | C <sub>DELAY</sub> charging current                                          | V <sub>FB</sub> > V <sub>THR</sub>                                                            |      | 1      | 2        | 3       | μА      |
| Thermal s                | hutdown                                                                      |                                                                                               |      |        |          |         |         |
| T <sub>SHDWN</sub>       | Thermal shutdown temperature                                                 |                                                                                               | (2)  |        | 165      |         | °C      |
| T <sub>HYS</sub>         | Thermal shutdown hysteresis                                                  |                                                                                               | (2)  |        | 30       |         |         |

- 1. Parameter tested in static condition during testing phase. Parameter value may change over dynamic application condition.
- 2. Not tested in production.
- 3. LCM enables SLEEP mode at light-load.
- 4.  $T_J = -40^{\circ}C$ .
- 5. Measured at  $f_{sw}$  = 250 kHz.



Electrical characteristics A6985F

 $\rm T_J$  = -40 to 135 °C,  $\rm V_{IN}$  = 12 V unless otherwise specified.

Table 6. f<sub>SW</sub> selection

| Symbol          | R <sub>VCC</sub> (E24 series) | R <sub>GND</sub> (E24 series) | Tj  | f <sub>SW</sub> min. | f <sub>SW</sub> typ. | f <sub>SW</sub> max. | Unit |
|-----------------|-------------------------------|-------------------------------|-----|----------------------|----------------------|----------------------|------|
|                 | 0 Ω                           | NC                            |     | 225                  | 250                  | 275                  |      |
|                 | 1.8 kΩ                        | NC                            |     |                      | 285                  |                      |      |
|                 | 3.3 kΩ                        | NC                            | (1) |                      | 330                  |                      |      |
|                 | 5.6 kΩ                        | NC                            |     |                      | 380                  |                      |      |
|                 | 10 kΩ                         | NC                            |     |                      | 435                  |                      |      |
|                 | NC                            | 0 Ω                           |     | 450                  | 500                  | 550                  |      |
|                 | 18 kΩ                         | NC                            |     |                      | 575                  |                      | kHz  |
|                 | 33 kΩ                         | NC                            | (1) |                      | 660                  |                      |      |
| f <sub>SW</sub> | 56 kΩ                         | NC                            |     |                      | 755                  |                      |      |
|                 | NC                            | 1.8 kΩ                        |     |                      | 870                  |                      |      |
|                 | NC                            | 3.3 kΩ                        |     | 900                  | 1000                 | 1100                 |      |
|                 | NC                            | 5.6 kΩ                        |     |                      | 1150                 |                      |      |
|                 | NC                            | 10 kΩ                         | (1) |                      | 1310                 |                      |      |
|                 | NC                            | 18 kΩ                         |     |                      | 1500 <sup>(2)</sup>  |                      |      |
|                 | NC                            | 33 kΩ                         |     | 1575                 | 1750 <sup>(2)</sup>  | 1925                 |      |
|                 | NC                            | 56 kΩ                         |     | 1800                 | 2000 <sup>(2)</sup>  | 2200                 |      |

<sup>1.</sup> Not tested in production.

 $T_J$  = -40 to 135 °C,  $V_{IN}$  = 12 V unless otherwise specified.

Table 7. LNM / LCM selection (A6985F3V3)

| Symbol           | R <sub>VCC</sub><br>(E24 1%) | R <sub>GND</sub><br>(E24 1%) | Operating mode | V <sub>RST</sub> /V <sub>OUT</sub><br>(tgt. value) | V <sub>RST</sub><br>min. | V <sub>RST</sub><br>typ. | V <sub>RST</sub><br>max. | Unit   |
|------------------|------------------------------|------------------------------|----------------|----------------------------------------------------|--------------------------|--------------------------|--------------------------|--------|
| V <sub>RST</sub> | 0 Ω                          | NC                           | - LCM          | 93%                                                | 3.008                    | 3.069                    | 3.130                    | \<br>\ |
|                  | 8.2 kΩ                       | NC                           |                | 80%                                                | 2.587                    | 2.640                    | 2.693                    |        |
|                  | 18 kΩ                        | NC                           |                | 87%                                                | 2.814                    | 2.871                    | 2.928                    |        |
|                  | 39 kΩ                        | NC                           |                | 96%                                                | 3.105                    | 3.168                    | 3.231                    |        |
|                  | NC                           | 0Ω                           | - LNM          | 93%                                                | 3.008                    | 3.069                    | 3.130                    |        |
|                  | NC                           | 8.2 kΩ                       |                | 80%                                                | 2.587                    | 2.640                    | 2.693                    |        |
|                  | NC                           | 18 kΩ                        |                | 87%                                                | 2.814                    | 2.871                    | 2.928                    |        |
|                  | NC                           | 39 kΩ                        |                | 96%                                                | 3.105                    | 3.168                    | 3.231                    |        |

<sup>2.</sup> No synchronization as slave in LNM.

 $\rm T_J$  = -40 to 135 °C,  $\rm V_{IN}$  = 12 V unless otherwise specified.

Table 8. LNM / LCM selection (A6985F5V)

| Symbol           | R <sub>VCC</sub><br>(E24 1%) | R <sub>GND</sub><br>(E24 1%) | Operating mode | V <sub>RST</sub> /V <sub>OUT</sub><br>(tgt. value) | V <sub>RST</sub><br>min. | V <sub>RST</sub><br>typ. | V <sub>RST</sub><br>max. | Unit |
|------------------|------------------------------|------------------------------|----------------|----------------------------------------------------|--------------------------|--------------------------|--------------------------|------|
| V <sub>RST</sub> | 0Ω                           | NC                           | LCM            | 93%                                                | 4.557                    | 4.650                    | 4.743                    | V    |
|                  | 8.2 kΩ                       | NC                           |                | 80%                                                | 3.920                    | 4.000                    | 4.080                    |      |
|                  | 18 kΩ                        | NC                           |                | 87%                                                | 4.263                    | 4.350                    | 4.437                    |      |
|                  | 39 kΩ                        | NC                           |                | 96%                                                | 4.704                    | 4.800                    | 4.896                    |      |
|                  | NC                           | 0Ω                           | LNM            | 93%                                                | 4.557                    | 4.650                    | 4.743                    |      |
|                  | NC                           | 8.2 kΩ                       |                | 80%                                                | 3.920                    | 4.000                    | 4.080                    |      |
|                  | NC                           | 18 kΩ                        |                | 87%                                                | 4.263                    | 4.350                    | 4.437                    |      |
|                  | NC                           | 39 kΩ                        |                | 96%                                                | 4.704                    | 4.800                    | 4.896                    |      |

 $T_{J}$  = -40 to 135 °C,  $V_{IN}$  = 12 V unless otherwise specified.

Table 9. LNM / LCM selection table (A6985F)

| Symbol           | R <sub>VCC</sub><br>(E24 1%) | R <sub>GND</sub><br>(E24 1%) | Operating mode | V <sub>RST</sub> /V <sub>OUT</sub><br>(tgt. value) | V <sub>RST</sub><br>min. | V <sub>RST</sub><br>typ. | V <sub>RST</sub><br>max. | Unit |
|------------------|------------------------------|------------------------------|----------------|----------------------------------------------------|--------------------------|--------------------------|--------------------------|------|
| V <sub>RST</sub> | 0 Ω                          | NC                           | - LCM          | 93%                                                | 0.779                    | 0.791                    | 0.802                    | · V  |
|                  | 8.2 kΩ                       | NC                           |                | 80%                                                | 0.670                    | 0.680                    | 0.690                    |      |
|                  | 18 kΩ                        | NC                           |                | 87%                                                | 0.728                    | 0.740                    | 0.751                    |      |
|                  | 39 kΩ                        | NC                           |                | 96%                                                | 0.804                    | 0.816                    | 0.828                    |      |
|                  | NC                           | 0Ω                           | LNM            | 93%                                                | 0.779                    | 0.791                    | 0.802                    |      |
|                  | NC                           | 8.2 kΩ                       |                | 80%                                                | 0.670                    | 0.680                    | 0.690                    |      |
|                  | NC                           | 18 kΩ                        |                | 87%                                                | 0.728                    | 0.740                    | 0.751                    |      |
|                  | NC                           | 39 kΩ                        |                | 96%                                                | 0.804                    | 0.816                    | 0.828                    |      |

# 4 Datasheet parameters over the temperature range

The 100% of the population in the production flow is tested at three different ambient temperatures (-40 °C, +25 °C, +135 °C) to guarantee the datasheet parameters inside the junction temperature range (-40 °C, +135 °C).

The device operation is guaranteed when the junction temperature is inside the (-40 °C, +150 °C) temperature range. The designer can estimate the silicon temperature increase respect to the ambient temperature evaluating the internal power losses generated during the device operation.

However the embedded thermal protection disables the switching activity to protect the device in case the junction temperature reaches the  $T_{SHTDWN}$  (+165 °C typ.) temperature.

All the datasheet parameters can be guaranteed to a maximum junction temperature of +135 °C to avoid triggering the thermal shutdown protection during the testing phase because of self-heating.



# 5 Functional description

The A6985F device is based on a "peak current mode", constant frequency control. As a consequence, the intersection between the error amplifier output and the sensed inductor current generates the PWM control signal to drive the power switch.

The device features LNM (low noise mode) that is forced PWM control, or LCM (low consumption mode) to increase the efficiency at light-load.

The main internal blocks shown in the block diagram in Figure 3 are:

- Embedded power elements. Thanks to the P-channel MOSFET as high-side switch the device features low dropout operation
- A fully integrated sawtooth oscillator with adjustable frequency
- A transconductance error amplifier
- An internal feedback divider G<sub>DIV INT</sub>
- The high-side current sense amplifier to sense the inductor current
- A "Pulse Width Modulator" (PWM) comparator and the driving circuitry of the embedded power elements
- The soft-start blocks to ramp the error amplifier reference voltage and so decreases the inrush current at power-up. The SS/INH pin inhibits the device when driven low.
- The switchover capability of the internal regulator to supply a portion of the quiescent current when the V<sub>BIAS</sub> pin is connected to an external output voltage
- The synchronization circuitry to manage master / slave operation and the synchronization to an external clock
- The current limitation circuit to implement the constant current protection, sensing pulse by pulse high-side / low-side switch current. In case of heavy short-circuit the current protection is fold back to decrease the stress of the external components
- A circuit to implement the thermal protection function
- The OVP circuitry to discharge the output capacitor in case of overvoltage event
- MLF pin strapping sets the LNM/LCM mode and the thresholds of the RST comparator
- FSW pinstrapping sets the switching frequency
- The RST open collector output



Figure 3. Internal block diagram

### 5.1 Power supply and voltage reference

The internal regulator block consists of a start-up circuit, the voltage pre-regulator that provides current to all the blocks and the bandgap voltage reference. The starter supplies the startup current when the input voltage goes high and the device is enabled (SS/INH pin over the inhibits threshold).

The pre-regulator block supplies the bandgap cell and the rest of the circuitry with a regulated voltage that has a very low supply voltage noise sensitivity.

#### Switchover feature

The switchover scheme of the pre-regulator block features to derive the main contribution of the supply current for the internal circuitry from an external voltage (3 V <  $V_{BIAS}$  < 5.5 V is typically connected to the regulated output voltage). This helps to decrease the equivalent quiescent current seen at  $V_{IN}$ . (please refer to Section 5.9: Switchover feature on page 35).

# 5.2 Voltages monitor

An internal block continuously senses the  $V_{CC}$ ,  $V_{BIAS}$  and  $V_{BG}$ . If the monitored voltages are good, the regulator starts operating. There is also a hysteresis on the  $V_{CC}$  (UVLO).

47/

16/81 DocID027738 Rev 4



Figure 4. Internal circuit

#### 5.3 Soft-start and inhibit

The soft-start and inhibit features are multiplexed on the same pin. An internal current source charges the external soft-start capacito<u>r</u> to implement a voltage ramp on the SS/INH pin. The device is inhibited as long as the SS/INH pin voltage is lower than the  $V_{INH}$  threshold and the soft-start takes place when SS/INH pin crosses  $V_{SS\,START}$ . (See *Figure 5*).

The internal current generator sources 1  $\mu$ A typ. current when the voltage of the VC<u>C pin crosses</u> the UVLO threshold. The current increases to 4  $\mu$ A typ. as soon as the SS/INH voltage is higher than the V<sub>INH</sub> threshold. This feature helps to decrease the current consumption in the inhibit mode. An external open collector can be used to set the inhibit operation clamping the SS/INH voltage below the V<sub>INH</sub> threshold.

The startup feature minimizes the inrush current and decreases the stress of the power components during the power-up phase. The ramp implemented on the reference of the erro<u>r amplifier</u> has a gain three times higher ( $SS_{GAIN}$ ) than the external ramp present at the SS/INH pin.

EA reference

SS/INH pin

V<sub>SS START</sub>

V<sub>CC</sub> pin

V<sub>CC</sub> pin

Figure 5. Soft-start phase

The  $C_{SS}$  is dimensioned accordingly with *Equation 1*:

#### **Equation 1**

$$C_{SS} = SS_{GAIN} \bullet \frac{I_{SSCH} \bullet T_{SS}}{V_{FB}} = 3 \bullet \frac{4\mu A \bullet T_{SS}}{0.85V}$$

where  $T_{SS}$  is the soft-start time,  $I_{SS\ CH}$  the charging current and  $V_{FB}$  the reference of the error amplifier.

The soft-start block supports the precharged output capacitor.



Figure 6. Soft-start phase with precharged COUT

During the normal operation a new soft-start cycle takes place in case of:

- Thermal shutdown event
- **UVLO** event
- The device is driven in INH mode

The soft-start capacitor is discharged with a 0.6 mA typ. current capability for 1 msec time max. For complete and proper capacitor discharge in case of fault condition, a maximum  $C_{SS}$  = 67 nF value is suggested.

The application example in Figure 7 shows how to enable the A6985F and perform the softstart phase driven by an external voltage step, for example the signal from the ignition switch in automotive applications.



Figure 7. Enable the device with external voltage step

The maximum capacitor value has to be limited to guarantee the device can discharge it in case of thermal shutdown and UVLO events (see <u>Section 5.3.1</u>), so restart the switching activity ramping the error amplifier reference voltage.

#### **Equation 2**

$$C_{SS} < \frac{-1 \text{ msec}}{R_{SS\_EQ} \cdot ln \left(1 - \frac{V_{SS\_FINAL} - 0.9 \text{ V}}{600 \text{ } \mu A - R_{SS\_EQ}}\right)}$$

where:

#### **Equation 3**

$$R_{SS\_EQ} = \frac{R_{UP} \cdot R_{DWN}}{R_{UP} + R_{DWN}} \qquad V_{SS\_FINAL} = (V_{STEP} - V_{DIODE}) \cdot \frac{R_{DWN}}{R_{UP} + R_{DWN}}$$

The optional diode prevents to disable the device if the external source drops to ground.

 $R_{UP}$  value is selected in order to make the capacitor charge at first approximation independent from the internal current generator (4  $\mu$ A typ. current capability, see *Table 5 on page 9*), so:

#### **Equation 4**

$$\frac{V_{STEP} - V_{DIODE} - V_{SSEND}}{R_{UP}} \gg I_{SSCHARGE} \equiv 4 \mu A$$

where:

#### **Equation 5**

$$V_{SS END} = V_{SS START} + \frac{V_{FB}}{SS_{GAIN}}$$

represents the SS/ $\overline{\text{INH}}$  voltage correspondent to the end of the ramp on the error amplifier (see *Figure 5*); refer to *Table 5* for V<sub>SS START</sub>, V<sub>FB</sub> and SS<sub>GAIN</sub> parameters.

As a consequence the voltage across the soft-start capacitor can be written as:

#### **Equation 6**

$$v_{SS}(t) = V_{SS\_FINAL} \cdot \frac{1}{1 - e^{-\frac{t}{C_{SS} \cdot R_{SS\_EQ}}}}$$

 $R_{SS\_DOWN}$  is selected to guarantee the device stays in inhibit mode when the internal generator sources 1  $\mu A$  typ. out of the SS/INH pin and  $V_{STEP}$  is not present:

#### **Equation 7**

$$R_{DWN} \cdot I_{SS\ INHIBIT} \equiv R_{DWN} \cdot 1 \ \mu A \ll V_{INH} \equiv 200 \ mV$$

so:

#### **Equation 8**

$$R_{DWN} < 100 \text{ k}\Omega$$

 $R_{\mbox{\scriptsize UP}}$  and  $R_{\mbox{\scriptsize DWN}}$  are selected to guarantee:

#### **Equation 9**

$$V_{SS FINAL} \cong 2 V > V_{SS END}$$

The time to ramp the internal voltage reference can be calculated from *Equation 10*:

#### **Equation 10**

$$T_{SS} = C_{SS} \cdot R_{SS\_EQ} \cdot In \left( \frac{V_{SS\_FINAL} - V_{SS\_START}}{V_{SS\_FINAL} - V_{SS\_END}} \right)$$

that is the equivalent soft-start time to ramp the output voltage.

Figure 8 shows the soft-start phase with the following component selection:  $R_{UP}$  = 180 kΩ,  $R_{DWN}$  = 33 kΩ,  $C_{SS}$  = 200 nF, the 1N4148 is a small signal diode and  $V_{STEP}$  = 13 V.



Figure 8. External soft-start network V<sub>STEP</sub> driven

The circuit in *Figure 7* introduces a time delay between  $V_{STEP}$  and the switching activity that can be calculated as:

#### **Equation 11**

$$\mathsf{T}_{\mathsf{SS}\;\mathsf{DELAY}} = \mathsf{C}_{\mathsf{SS}} \cdot \mathsf{R}_{\mathsf{SS}\_\mathsf{EQ}} \cdot \mathsf{In} \Big( \frac{\mathsf{V}_{\mathsf{SS}\_\mathsf{FINAL}}}{\mathsf{V}_{\mathsf{SS}\_\mathsf{FINAL}} - \mathsf{V}_{\mathsf{SS}\;\mathsf{START}}} \Big)$$

*Figure 9* shows how the device discharges the soft-start capacitor after an UVLO or thermal shutdown event in order to restart the switching activity ramping the error amplifier reference voltage.



Figure 9. External soft-start after UVLO or thermal shutdown

#### 5.3.1 Ratiometric startup

The ratiometric startup is implemented sharing the same soft-start capacitor for a set of the A6985F devices.

V<sub>OUT2</sub>
V<sub>OUT1</sub>

V<sub>OUT1</sub>

Figure 10. Ratiometric startup

As a consequence all the internal current generators charge in parallel the external capacitor. The capacitor value is dimensioned accordingly with *Equation 12*:

#### **Equation 12**

$$C_{SS} = n_{A6985F} \bullet SS_{GAIN} \bullet \frac{I_{SSCH} \bullet T_{SS}}{V_{FB}} = n_{A6985F} \bullet 3 \bullet \frac{4\mu A \bullet T_{SS}}{0.85V}$$

where  $n_{A6985F}$  represents the number of devices connected in parallel.

For better tracking of the different output voltages the synchronization of the set of regulators is suggested.



Figure 11. Ratiometric startup operation



#### 5.3.2 Output voltage sequencing

The A6985F device implements sequencing connecting the RST pin of the master device to the SS/INH of the slave. The slave is inhibited as long as the master output voltage is outside regulation so implementing the sequencing (see *Figure 12*).



Figure 12. Output voltage sequencing

High flexibility is achieved thanks to the programmable RST thresholds (see *Table 7 on page 12*, *Table 8* and *Table 9 on page 13*) and programmable delay time. To minimize the component count the DELAY pin capacitor can be also omitted so the pin works as a normal Power Good.

### 5.4 Error amplifier

The voltage error amplifier is the core of the loop regulation. It is a transconductance operational amplifier whose non inverting input is connected to the internal voltage reference (0.85 V), while the inverting input (FB) is connected to the external divider or directly to the output voltage.

DescriptionValuesTransconductance155 μSLow frequency gain100 dB

Table 10. Uncompensated error amplifier characteristics

The error amplifier output is compared with the inductor current sense information to perform PWM control. The error amplifier also determines the burst operation at light-load when the LCM is active.

#### **Output voltage line regulation** 5.5

The regulator features an enhanced line regulation thanks to the peak current mode architecture. Figure 13 shows negligible output voltage variation (normalized to the value measured at  $V_{IN}$  = 12 V) over the entire input voltage range for the A6985F3V3 configured with  $f_{SW} = 500 \text{ kHz}$ .



Figure 13. A6985F3V3 line regulation

#### 5.6 **Output voltage load regulation**

Figure 14 shows negligible output voltage variation (normalized to the value measured at I<sub>OLIT</sub> = 0 A) over the entire output current range for the A6985F3V3, measured on the A6985F3V3 evaluation board (see Section 8: Application board on page 60).



Figure 14. A6985F3V3 load regulation

### 5.7 High-side switch resistance vs. input voltage

Figure 15 shows the high-side switch  $R_{DSON}$  variation over the entire input voltage operating range normalized at the value measured at  $V_{IN}$  = 12 V (see *Table 5: Electrical characteristics on page 9*).



Figure 15. Normalized R<sub>DSON,HS</sub> variation

# 5.8 Light-load operation

The MLF pinstrapping during the power-up phase determines the light-load operation (refer to *Table 7 on page 12*, *Table 8* and *Table 9 on page 13*).

#### 5.8.1 Low noise mode (LNM)

The low noise mode implements a forced PWM operation over the different loading conditions. The LNM features a constant switching frequency to minimize the noise in the final application and a constant voltage ripple at fixed  $V_{\text{IN}}$ . The regulator in steady loading condition never skip pulses and it operates in continuous conduction mode (CCM) over the different loading conditions.



Figure 16. Low noise mode operation

Typical applications for the LNM operation are car audio, sensors.

### 5.8.2 Low consumption mode (LCM)

28/81

The low consumption mode maximizes the efficiency at the light-load. The regulator prevents the switching activity whenever the switch peak current request is lower than the  $I_{SKIP}$  threshold (350 mA typical). As a consequence the A6985F device works in bursts and it minimizes the quiescent current request in the meantime between the switching operation. In the LCM operation, the pin SYNCH/ISKIP level dynamically defines the  $I_{SKIP}$  current threshold (see *Table 11*).

Table 11. I<sub>SKIP</sub> programmable current threshold

The ISKIP programmability helps to optimize the performance in terms of the output voltage ripple or efficiency at the light-load, that are parameters which disagree each other by definition.

A lower skip current level minimizes the voltage ripple but increases the switching activity (time between bursts gets closer) since less energy per burst is transfered to the output voltage at the given load. On the other side, a higher skip level reduces the switching activity and improves the efficiency at the light-load but worsen the voltage ripple.

DocID027738 Rev 4

No difference in terms of the voltage ripple and conversion efficiency for the medium and high load current level, that is when the device operates in the discontinuous or continuous mode (DCM vs. CCM).

*Figure 17* and *Figure 18* report the efficiency measurements to highlight the ISKIP<sub>H</sub> and ISKIP<sub>L</sub> efficiency gap at the light-load also in comparison with the LNM operation. The same efficiency at the medium / high load is confirmed at different ISKIP levels.





Figure 18. Light-load efficiency comparison at different  $I_{SKIP}$  -  $I_{SKIP}$  -



Figure 19 and Figure 20 show the LCM operation at the different ISKIP level.

Figure 19 shows the ISKIP $_{\rm H}$  = 350 mA typ. and so 34 mV output voltage ripple.

Figure 20 shows the ISKIP $_{\rm L}$  = 100 mA typ. and so 13 mV output voltage ripple.





Figure 19. LCM operation with  $ISKIP_H = 350$  mA typ. at zero load





The LCM operation satisfies the requirements of the unswitched car body applications (KL30). These applications are directly connected to the battery and are operating when the engine is disabled. The typical load when the car is parked is represented by a CAN transceiver and a microcontroller in sleep mode (total load is around 20 - 30  $\mu$ A). As soon as the transceiver recognizes a valid word in the bus, it awakes the  $\mu$ C and the rest of the application.

30/81 DocID027738 Rev 4

The typical input current request of the module when the car is parked is 100 µA typ. to prevent the battery discharge over the parking time. In order to minimize the regulator quiescent current request from the input voltage, the V<sub>BIAS</sub> pin can be connected to an external voltage source in the range 3 V < V<sub>BIAS</sub> < 5.5 V (see Section 5.1: Power supply and voltage reference on page 16).

Given the energy stored in the inductor during a burst, the voltage ripple depends on the capacitor value:

#### **Equation 13**

$$V_{OUT\,RIPPLE} = \frac{\Delta Q_{IL}}{C_{OUT}} = \frac{\int_0^{T_{BURST}} (i_L(t) \cdot dt)}{C_{OUT}}$$



Figure 21. LCM operation over loading condition (part 1)



Figure 22. LCM operation over loading condition (part 2)





#### 5.8.3 Quiescent current in LCM with switchover

The current absorbed from the input voltage in the low consumption mode while regulating the output voltage at the zero output load depends on the input voltage value and the selected skip current level, as shown in *Figure 24* for the A6985F3V3, and in *Figure 25* for the A6985F5V.



Figure 24. Quiescent current at  $V_{OUT}$  = 3.3 V and zero output load

When  $V_{IN}$  is adequately higher than  $V_{OUT}$  (see *Figure 24* and *Figure 25*), the device works in the bursts mode operation, minimizing the power consumption (see *Section 5.8.2: Low consumption mode (LCM)*).



Figure 25. Quiescent current at  $V_{OUT} = 5$  V and zero output load

When  $V_{IN}$  approaches  $V_{OUT}$  (see zoomed *Figure 26* for the A6985F3V3 and *Figure 27* for the A6985F5V), the device increases the switching activity towards continuous conduction mode operation for the internal slope contribution effect on the programmed skip current threshold. As a consequence the quiescent current increases.



Figure 26. Current from  $V_{IN}$  while regulating  $V_{OUT}$  = 3.3 V at zero output load

When  $V_{\text{IN}}$  is lower than  $V_{\text{OUT}}$  (see *Figure 27*), the device enters into the low dropout operation with the high-side always switched on. In this operating condition, all the internal circuit blocks are active and the quiescent current corresponds to what measured in the low noise mode operation (see  $I_{Q\ OP\ VIN}$  and  $I_{Q\ OP\ VBIAS}$  in Table 5: Electrical characteristics on page 9 given  $V_{FB} = GND$ ).



Figure 27. Current from  $V_{IN}$  while regulating  $V_{OUT} = 5 \text{ V}$  at zero output load

#### 5.9 Switchover feature

The switchover maximizes the efficiency at the light-load that is crucial for LCM applications.

The switchover operation features to derive the main contribution of the supply current for the internal circuitry from an external voltage (3 V <  $V_{BIAS}$  < 5.5 V is typically connected to the regulated output voltage). This helps to decrease the equivalent quiescent current seen at  $V_{IN}$ .

In case the regulator output voltage is not compatible with the  $V_{BIAS}$  input voltage range, it is possible to use an auxiliary voltage source for the switchover operation. The external auxiliary voltage source must always respect the condition 3 V <  $V_{AUX}$  < 5.5 V, and must be derived from the A6985F power supply (VIN - pin 15) for proper power sequencing of the internal circuits.

#### 5.9.1 LCM

The LCM operation satisfies the high efficiency requirements of the battery powered applications.

In case the  $V_{BIAS}$  pin is connected to the regulated output voltage ( $V_{OUT}$ ), the total current drawn from the input voltage can be calculated as:

#### **Equation 14**

$$I_{QVIN} = I_{QOPVIN} + \frac{1}{\eta_{A6985F}} \bullet \frac{V_{BIAS}}{V_{IN}} \bullet I_{QOPVBIAS}$$

where  $I_{Q\ OP\ VIN}$ ,  $I_{Q\ OP\ VBIAS}$  are defined in *Table 5: Electrical characteristics on page* 9 and  $\eta_{A6985F}$  is the efficiency of the conversion in the working point.

#### 5.9.2 LNM

*Equation 14* is also valid when the device works in LNM and it can increase the efficiency at medium load since the regulator always operates in continuous conduction mode.

### 5.10 Overcurrent protection

The current protection circuitry features a constant current protection, so the device limits the maximum peak current (see *Table 5: Electrical characteristics on page 9*) in overcurrent condition.

The A6985F device implements a pulse by pulse current sensing on both power elements (high-side and low-side switches) for effective current protection over the duty cycle range. The high-side current sensing is called "peak" the low-side sensing "valley".

The internal noise generated during the switching activity makes the current sensing circuitry ineffective for a minimum conduction time of the power element. This time is called "masking time" because the information from the analog circuitry is masked by the logic to prevent an erroneous detection of the overcurrent event. As a consequence, the peak current protection is disabled for a masking time after the high-side switch is turned on, the valley for a masking time after the low-side switch is turned on. In other words, the peak current protection can be ineffective at extremely low duty cycles, the valley current protection at extremely high duty cycles.



The A6985F device assures an effective overcurrent protection sensing the current flowing in both power elements. In case one of the two current sensing circuitry is ineffective because of the masking time, the device is protected sensing the current on the opposite switch. Thus, the combination of the "peak" and "valley" current limits assure the effectiveness of the overcurrent protection even in extreme duty cycle conditions.

The valley current threshold is designed higher than the peak to guarantee a proper operation. In case the current diverges because of the high-side masking time, the low-side power element is turned on until the switch current level drops below the valley current sense threshold. The low-side operation is able to prevent the high-side turn on, so the device can skip pulses decreasing the switching frequency.



Figure 28. Valley current sense operation in overcurrent condition

Figure 28 shows the switching frequency reduction during the valley current sense operation in case of extremely low duty cycle ( $V_{IN}$  =38 V,  $f_{SW}$  = 2 MHz short-circuit condition).

In a worst case scenario (like Figure 28) of the overcurrent protection the switch current is limited to:

#### **Equation 15**

$$I_{MAX} = I_{VALLEYTH} + \frac{V_{IN} - V_{OUT}}{L} \bullet T_{MASKHS}$$

where I<sub>VALLEY</sub> <sub>TH</sub> is the current threshold of the valley sensing circuitry (see *Table 5*: *Electrical characteristics on page 9*) and  $T_{MASK}$  is the masking time of the high-side switch 100 nsec. typ.).

36/81 DocID027738 Rev 4 In most of the overcurrent conditions the conduction time of the high-side switch is higher than the masking time and so the peak current protection limits the switch current.

## **Equation 16**

Figure 29. Peak current sense operation in overcurrent condition



The DC current flowing in the load in overcurrent condition is:

## **Equation 17**

$$I_{DCOC}(V_{OUT}) = I_{MAX} - \frac{I_{RIPPLE}(V_{OUT})}{2} = I_{MAX} - \left(\frac{V_{IN} - V_{OUT}}{2 \bullet L} \bullet T_{ON}\right)$$



## **OCP** and switchover feature

Output capacitor discharging the current flowing to ground during heavy short-circuit events is only limited by parasitic elements like the output capacitor ESR and short-circuit impedance.

Due to parasitic inductance of the short-circuit impedance, negative output voltage oscillations can be generated with huge discharging current levels (see *Figure 30*).



Figure 30. Output voltage oscillations during heavy short-circuit



Figure 31. Zoomed waveform

The V<sub>BIAS</sub> pin absolute maximum ratings (see *Table 2: Absolute maximum ratings on page 7*) must be satisfied over the different dynamic conditions.

If V<sub>BIAS</sub> is connected to GND there are no issues (see *Figure 30* and *Figure 31*).

A small resistor value (few  $\Omega$ ) in series with the V<sub>BIAS</sub> can help to limit the pin negative voltage (see *Figure 32*) during heavy short-circuit events if it is connected to the regulated output voltage.



Figure 32. V<sub>BIAS</sub> in heavy short-circuit event

## 5.11 Overvoltage protection

The overvoltage protection monitors the FB pin and enables the low-side MOSFET to discharge the output capacitor if the output voltage is 20% over the nominal value.

This is a second level protection and should never be triggered in normal operating conditions if the system is properly dimensioned. In other words, the selection of the external power components and the dynamic performance determined by the compensation network should guarantee an output voltage regulation within the overvoltage threshold even during the worst case scenario in term of load transitions.

The protection is reliable and also able to operate even during normal load transitions for a system whose dynamic performance is not in line with the load dynamic request. As a consequence the output voltage regulation would be affected.

Figure 33 shows the overvoltage operation during a negative steep load transient for a system designed with huge inductor value and small output capacitor. The inductor value limits the switch current slew rate and the extra charge flowing into the small capacitor value generates an overvoltage event. This can be considered as an example for a system with dynamic performance not in line with the load request.

The A6985F device implements a 1 A typ. negative current limitation to limit the maximum reversed switch current during the overvoltage operation.

577



Figure 33. Overvoltage operation

## 5.12 Thermal shutdown

The shutdown block disables the switching activity if the junction temperature is higher than a fixed internal threshold (165 °C typical). The thermal sensing element is close to the power elements, ensuring fast and accurate temperature detection. A hysteresis of approximately 30 °C prevents the device from turning ON and OFF continuously. When the thermal protection runs away a new soft-start cycle will take place.



Closing the loop A6985F

# 6 Closing the loop



Figure 34. Block diagram of the loop

## 6.1 G<sub>CO</sub>(s) control to output transfer function

The accurate control to output transfer function for a buck peak current mode converter can be written as:

## **Equation 18**

$$G_{CO(s)} = R_{LOAD} \bullet g_{cs} \bullet \frac{1}{1 + \frac{R_{LOAD} \bullet T_{SW}}{L} \bullet [m_C \bullet (1 - D) - 0.5]} \bullet \frac{\left(1 + \frac{s}{\omega_Z}\right)}{\left(1 + \frac{s}{\omega_p}\right)} \bullet F_H(s)$$

where  $R_{LOAD}$  represents the load resistance,  $g_{CS}$  the equivalent sensing transconductance of the current sense circuitry,  $\omega_p$  the single pole introduced by the power stage and  $\omega_z$  the zero given by the ESR of the output capacitor.

 $F_H(s)$  accounts the sampling effect performed by the PWM comparator on the output of the error amplifier that introduces a double pole at one half of the switching frequency.

DocID027738 Rev 4

A6985F Closing the loop

**Equation 19** 

$$\omega_{z} = \frac{1}{ESR \cdot C_{OUT}}$$

**Equation 20** 

$$\omega_{p} = \frac{1}{R_{LOAD} \bullet C_{OUT}} + \frac{m_{c} \bullet (1-D) - 0.5}{L \bullet C_{OUT} \bullet f_{SW}}$$

where:

**Equation 21** 

$$\begin{cases} m_C = 1 + \frac{S_e}{S_n} \\ S_e = V_{PP} \cdot g_{CS} \cdot f_{SW} \\ S_n = \frac{V_{IN} - V_{OUT}}{L} \end{cases}$$

 $S_n$  represents the on time slope of the sensed inductor current,  $S_e$  the on time slope of the external ramp ( $V_{PP}$  peak-to-peak amplitude) that implements the slope compensation to avoid sub-harmonic oscillations at duty cycle over 50%.

 $S_e$  can be calculated from the parameter  $V_{PP} \times g_{CS}$  given in *Table 5 on page* 9.

The sampling effect contribution  $F_H(s)$  is:

**Equation 22** 

$$F_{H}(s) = \frac{1}{1 + \frac{s}{\omega_{n} \cdot Q_{p}} + \frac{s^{2}}{\omega_{n}^{2}}}$$

where:

**Equation 23** 

$$Q_p = \frac{1}{\pi \bullet [m_c \bullet (1-D) - 0.5]}$$

Closing the loop A6985F

## 6.2 Error amplifier compensation network

The typical compensation network required to stabilize the system is shown in *Figure 35*.

Figure 35. Transconductance embedded error amplifier

 $R_C$  and  $C_C$  introduce a pole and a zero in the open loop gain.  $C_P$  does not significantly affect system stability but it is useful to reduce the noise at the output of the error amplifier.

The transfer function of the error amplifier and its compensation network is:

## **Equation 24**

$$A_0(s) = \frac{A_{V0} \bullet (1 + s \bullet R_c \bullet C_c)}{s^2 \bullet R_0 \bullet (C_0 + C_p) \bullet R_c \bullet C_c + s \bullet (R_0 \bullet C_c + R_0 \bullet (C_0 + C_p) + R_c \bullet C_c) + 1}$$

Where  $A_{vo} = G_m \cdot R_o$ 

The poles of this transfer function are (if  $C_c >> C_0 + C_P$ ):

## **Equation 25**

$$f_{PLF} = \frac{1}{2 \bullet \pi \bullet R_0 \bullet C_c}$$

57/

A6985F Closing the loop

### **Equation 26**

whereas the zero is defined as:

$$\mathsf{f}_{\mathsf{PHF}} = \frac{1}{2 \bullet \pi \bullet \mathsf{R}_0 \bullet (\mathsf{C}_0 + \mathsf{C}_{\mathsf{p}})}$$

### **Equation 27**

$$f_Z = \frac{1}{2 \cdot \pi \cdot R_c \cdot C_c}$$

## 6.3 Voltage divider

## 6.3.1 Internal voltage divider

In the A6985F3V3 and A6985F5V, the voltage divider contribution is equal to:

## **Equation 28**

$$G_{DIV}(s) = G_{DIV, INT}(s) = \frac{V_{REF}}{V_{OUT}} = \frac{\frac{0.85}{3.3}}{\frac{0.85}{5}} = 0.2576$$
A6985F3V3
A6985F5V

## 6.3.2 External voltage divider

In the A6985F the simple voltage divider contribution is:

## **Equation 29**

$$G_{\text{DIV}}(s) = \frac{R_2}{R_1 + R_2} \bullet G_{\text{DIV, INT}}(s) = \frac{R_2}{R_1 + R_2} \qquad \textbf{A6985F}$$

A small signal capacitor in parallel to the upper resistor (see *Figure 36*) of the voltage divider implements a leading network ( $f_{zero} < f_{pole}$ ), sometimes necessary to improve the system phase margin.

Figure 36. Leading network example



Closing the loop A6985F

Laplace transformer of the leading network:

## **Equation 30**

$$G_{DIV}(s) = \frac{R_2}{R_1 + R_2} \bullet \frac{(1 + s \bullet R_1 \bullet C_{R1})}{\left(1 + s \bullet \frac{R_1 \bullet R_2}{R_1 + R_2} \bullet C_{R1}\right)}$$

where:

### **Equation 31**

$$f_{Z} = \frac{1}{2 \bullet \pi \bullet R_{1} \bullet C_{R1}}$$

$$f_{p} = \frac{1}{2 \bullet \pi \bullet \frac{R_{1} \bullet R_{2}}{R_{1} + R_{2}} \bullet C_{R1}}$$

$$f_{Z} < f_{p}$$

## 6.4 Total loop gain

In summary, the open loop gain can be expressed as:

### **Equation 32**

$$G(s) = G_{DIV}(s) \cdot G_{CO}(s) \cdot A_0(s)$$

## Example 1

A6985F3V3 with 
$$V_{IN}$$
 = 12 V and  $R_{OUT}$  =  $6.6\Omega$ 

Selecting L = 4.7 $\mu$ H, C<sub>OUT</sub> = 10  $\mu$ F and ESR = 1 m $\Omega$ , R<sub>C</sub>= 110 k $\Omega$ , C<sub>C</sub>= 68 pF, C<sub>P</sub> = 1.2 pF (please refer to *Example 2*), the gain and phase bode diagrams are plotted respectively in *Figure 37* and *Figure 38*.

## **Equation 33**

$$BW = 112kHz$$

$$phase margin = 67^{0}$$

A6985F Closing the loop

EXTERNAL LOOP MODULE

Figure 37. Module plot



 $1 \times 10^3$ 

Frequency [Hz]

10

100

 $1 \times 10^4$ 

1×10<sup>5</sup>

1×10<sup>6</sup>

1×10<sup>7</sup>



The solid trace represents the transfer function including the sampling effect term (see *Equation 22 on page 43*), the dotted trace neglects the contribution.

0.1

Closing the loop A6985F

## 6.5 Compensation network design

The maximum bandwidth of the system can be designed up to  $f_{SW}/6$  or up to 150 kHz to guarantee a valid small signal model.

## **Equation 34**

$$BW = min\left(\frac{f_{SW}}{6}, 150kHz\right)$$

## **Equation 35**

$$R_{C} = \frac{2 \cdot \pi \cdot BW \cdot C_{OUT} \cdot V_{OUT}}{0.85V \cdot g_{CS} \cdot g_{mTYP}}$$

where  $g_{CS}$  represents the current sense transconductance (see *Table 5: Electrical characteristics on page 9*) and  $g_{m\ TYP}$  the error amplifier transconductance.

## **Equation 36**

$$C_C = \frac{5}{2 \cdot \pi \cdot R_C \cdot BW}$$

## Example 2

Considering A6985F3V3,  $V_{IN}$  = 12 V, L = 4.7  $\mu$ H,  $C_{OUT}$  = 10  $\mu$ F,  $f_{SW}$  = 2 MHz.

Assuming to design the compensation network to achieve a system bandwidth of 110 kHz:

## **Equation 37**

$$f_{POLE} = 2.4kHz$$

## **Equation 38**

$$R_{LOAD} = \frac{V_{OUT}}{I_{OUT}} = 6.6\Omega$$

so accordingly with Equation 35 and Equation 36:

### **Equation 39**

$$R_C = 107k\Omega \approx 110k\Omega$$

## **Equation 40**

$$C_C = 66pF \approx 68pF$$

A6985F Application notes

## 7 Application notes

## 7.1 Output voltage adjustment

In A6985F3V3 and A6985F5V the output voltage is fixed by an internal divider G<sub>DIV INT</sub> (see *Table 5 on page 9*).

In A6985F the internal reference is equal to 0.85 V typical, and the output voltage is adjusted accordingly to *Equation 41* (see *Figure 39*):

### **Equation 41**

$$V_{OUT} = V_{REF} \bullet \left(1 + \frac{R_1}{R_2}\right) = 0.85 \bullet \left(1 + \frac{R_1}{R_2}\right)$$

where  $C_{r1}$  capacitor is sometimes useful to increase the small signal phase margin (please refer to Section 6.5: Compensation network design).



Figure 39. A6985F application circuit

## 7.2 Switching frequency

A resistor connected to the FSW pin features the selection of the switching frequency. The pinstrapping is performed at power-up, before the soft-start takes place. The FSW pin is pinstrapped and then driven floating in order to minimize the quiescent current from VIN.

Please refer to *Table 6:*  $f_{SW}$  *selection on page 12* to identify the pull-up / pull-down resistor value.  $f_{SW}$  = 250 kHz /  $f_{SW}$  = 500 kHz preferred codifications don't require any external resistor.

A6985F **Application notes** 

#### 7.3 **MLF** pin

A resistor connected to the MLF pin features the selection of the between low noise mode / low consumption mode and the different RST thresholds. The pinstrapping is performed at power-up, before the soft-start takes place. The FSW pin is pinstrapped and then driven floating in order to minimize the guiescent current from VIN.

Please refer to Table 7 on page 12, Table 8, and Table 9 on page 13 to identify the pull-up / pull-down resistor value. (LNM, RST threshold 93%) / (LCM, RST threshold 93%) preferred codifications don't require any external resistor.

#### 7.4 Voltage supervisor

The embedded voltage supervisor (composed of the RST and the DELAY pins) monitors the regulated output voltage and keeps the RST open collector output in low impedance as long as the V<sub>OLIT</sub> is out of regulation. In order to ensure a proper reset of digital devices with a valid power supply, the device can delay the RST assertion with a programmable time.



Figure 40. Voltage supervisor operation

The comparator monitoring the FB voltage has four different programmable thresholds (80%, 87%, 93%, 96% nominal output voltage) for high flexibility (see Section 7.3: MLF pin, Table 7 on page 12, Table 8, and Table 9 on page 13).

When the RST comparator detects the output voltage is in regulation, a 2  $\mu$ A internal current source starts to charge an external capacitor to implement a voltage ramp on the DELAY pin. The RST open collector is then released as soon as  $V_{DFLAY} = 1.234 \text{ V}$  (see *Figure 40*).

50/81 DocID027738 Rev 4 A6985F Application notes

The C<sub>DELAY</sub> is dimensioned accordingly with *Equation 42*:

## **Equation 42**

$$C_{DELAY} = \frac{I_{SSCH} \bullet T_{DELAY}}{V_{DELAY}} = \frac{2\mu A \bullet T_{DELAY}}{1.234V}$$

The maximum suggested capacitor value is 270 nF.

## 7.5 Synchronization (LNM)

Beating frequency noise is an issue when multiple switching regulators populate the same application board. The A6985F synchronization circuitry features the same switching frequency for a set of regulators simply connecting their SYNCH pin together, so preventing beating noise. The master device provides the synchronization signal to the others since the SYNCH pin is I/O able to deliver or recognize a frequency signal.

For proper synchronization of multiple regulators, all of them have to be configured with the same switching frequency (see *Table 6 on page 12*), so the same resistor connected at the FSW pin.

In order to minimize the RMS current flowing through the input filter, the A6985F device provides a phase shift of 180° between the master and the SLAVES. If more than two devices are synchronized, all slaves will have a common 180° phase shift with respect to the master.

Considering two synchronized A6985F which regulates the same output voltage (i.e.: operating with the same duty cycle), the input filter RMS current is optimized and is calculated as:

### **Equation 43**

$$I_{RMS} = \begin{cases} \frac{I_{OUT}}{2} \cdot \sqrt{2D \cdot (1 - 2D)} & \text{if } D < 0.5 \\ \frac{I_{OUT}}{2} \cdot \sqrt{(2D - 1) \cdot (2 - 2D)} & \text{if } D > 0.5 \end{cases}$$

The graphical representation of the input RMS current of the input filter in the case of two devices with 0° phase shift (synchronized to an external signal) or 180° phase shift (synchronized connecting their SYNCH pins) regulating the same output voltage is provided in *Figure 41*. To dimension the proper input capacitor please refer to *Section 7.6.1: Input capacitor selection on page 56*.

A6985F **Application notes** 



Figure 42 shows two regulators not synchronized.



A6985F Application notes

Figure 43 shows the same regulators working synchronized. The MASTER regulator (LX\_5V trace) delivers the synchronization signal (SYNCH\_3V3, SYNCH\_5V pins are connected together) to the SLAVE device (LX\_3V3). The SLAVE regulator works in phase with the synchronization signal which is out of phase with the MASTER switching operation.



Figure 43. Two regulators synchronized

Multiple A6985F devices can be synchronized to an external frequency signal fed to the SYNCH pin. In this case the regulator set is phased to the reference and all the devices will work with  $0^{\circ}$  phase shift.

The frequency range of the synchronization signal is 275 kHz - 1.4 MHz and the minimum pulse width is 100 nsec (see *Figure 44*).



Figure 44. Synchronization pulse definition

Since the slope compensation contribution that is required to prevent subharmonic oscillations in peak current mode architecture depends on the switching frequency, it is important to select the same oscillator frequency for all regulators (all of them operate as SLAVE) as close as possible to the frequency of the reference signal (please refer to *Table 6:*  $f_{SW}$  *selection on page 12*). As a consequence all the regulators have the same resistor value connected to the FSW pin, so the slope compensation is optimized

Application notes A6985F

accordingly with the frequency of the synchronization signal. The slope compensation contribution is latched at power-up and so fixed during the device operation.

The A6985F normally operates in MASTER mode, driving the SYNCH line at the selected oscillator frequency as shown in *Figure 42* and *Figure 43*.

In SLAVE mode the A6985F sets the internal oscillator at 250 kHz typ. (see *Table 6 on page 12* - first row) and drives the line accordingly.



Figure 45. A6985F synchronization driving capability

In order to safely guarantee that each regulator recognizes itself in SLAVE mode during the normal operation, the external master must drive the SYNCH pin with a clock signal frequency higher than the maximum oscillator spread (refer to *Table 6*) for at least 10 internal clock cycles.

For example: selecting  $R_{FSW} = 0$  W to GND

Symbol $R_{VCC}$  (E24 series) $R_{GND}$  (E24 series) $f_{SW}$  min. $f_{SW}$  typ. $f_{SW}$  max. $f_{SW}$ NC0  $\Omega$ 450500550

Table 12. Example of oscillator frequency selection from Table 6

the device enters in slave mode after 10 pulses at frequency higher than 550 kHz and so it is able to synchronize to a clock signal in the range 275 kHz - 1.4 MHz (see *Figure 44*).

Anyway it is suggested to limit the frequency range within  $\pm$  20% f<sub>SW</sub> resistor nominal frequency (see details in text below). If not spread spectrum is required, all the regulators synchronize to a frequency higher to the maximum oscillator spread (550 kHz in the example).

The device keeps operating in slave mode as far as the master is able to drive the SYNCH pin faster than 275 kHz (maximum oscillator spread for 250 kHz oscillator), otherwise it goes back into MASTER mode at the nominal oscillator frequency after successfully driving one pulse at 250 kHz (see *Figure 46*) in the SYNCH line.

A6985F Application notes



Figure 46. Slave to master mode transition

The external master can force a latched SLAVE mode driving the SYNCH pin low at power-up, before the soft-start starts the switching activity. So the oscillator frequency is 250 kHz typ. fixed until a new UVLO event is triggered regardless FSW resistor value, that otherwise counts to design the slope compensation. The same considerations above are also valid.

The master driving capability must be able to provide the proper signal levels at the SYNCH pin (see *Table 5 on page 9* - Synchronization section):

- Low level < V<sub>SYN THL</sub>= 0.7 V sinking 5 mA
- High level > V<sub>SYN THH</sub> = 1.2 V sourcing 0.7 mA

V<sub>CCM</sub>

5 mA

V<sub>SYN\_TH\_H</sub>

R<sub>L</sub>

0.7 mA

V<sub>SYN\_TH\_L</sub>

AM03922

Figure 47. Master driving capability to synchronize the A6985F

Application notes A6985F

As anticipated above, in SLAVE mode the internal oscillator operates at 250 kHz typ. but the slope compensation is dimensioned accordingly with FSW resistors so, even if the A6985F supports synchronization over the 275 kHz - 1.4 MHz frequency range, it is important to limit the switching operation around a working point close to the selected frequency (FSW resistor).

As a consequence, to guarantee the full output current capability and to prevent the subharmonic oscillations the master must limit the driving frequency range within  $\pm$  20% of the selected frequency.

A wider frequency range may generate subharmonic oscillation for duty > 50% or limit the peak current capability (see I<sub>PK</sub> parameter in *Table 5 on page 9*) since the internal slope compensation signal may be saturated.

In order to guarantee the synchronization as a slave over distribution, temperature and the output load, the external clock frequency must be lower than 1.4 MHz.

## 7.6 Design of the power components

## 7.6.1 Input capacitor selection

The input capacitor voltage rating must be higher than the maximum input operating voltage of the application. During the switching activity a pulsed current flows into the input capacitor and so its RMS current capability must be selected accordingly with the application conditions. Internal losses of the input filter depends on the ESR value so usually low ESR capacitors (like multilayer ceramic capacitors) have higher RMS current capability. On the other hand, given the RMS current value, lower ESR input filter has lower losses and so contributes to higher conversion efficiency.

The maximum RMS input current flowing through the capacitor can be calculated as:

## **Equation 44**

$$I_{RMS} = I_{OUT} \bullet \sqrt{\left(1 - \frac{D}{\eta}\right) \bullet \frac{D}{\eta}}$$

Where  $I_{OUT}$  is the maximum DC output current, D is the duty cycles,  $\eta$  is the efficiency. This function has a maximum at D = 0.5 and, considering  $\eta$  = 1, it is equal to  $I_{OUT}/2$ .

In a specific application the range of possible duty cycles has to be considered in order to find out the maximum RMS input current. The maximum and minimum duty cycles can be calculated as:

### **Equation 45**

$$D_{MAX} = \frac{V_{OUT} + \Delta V_{LOWSIDE}}{V_{INMIN} + \Delta V_{LOWSIDE} - \Delta V_{HIGHSIDE}}$$

### **Equation 46**

$$D_{MIN} = \frac{V_{OUT} + \Delta V_{LOWSIDE}}{V_{INMAX} + \Delta V_{LOWSIDE} - \Delta V_{HIGHSIDE}}$$

Where  $\Delta V_{HIGH\ SIDE}$  and  $\Delta V_{LOW\ SIDE}$  are the voltage drops across the embedded switches.

577

56/81 DocID027738 Rev 4

A6985F Application notes

The peak-to-peak voltage across the input filter can be calculated as:

## **Equation 47**

$$V_{PP} = \frac{I_{OUT}}{C_{IN} \bullet f_{SW}} \bullet \left(1 - \frac{D}{\eta}\right) \bullet \frac{D}{\eta} + ESR \bullet (I_{OUT} + \Delta I_{L})$$

In case of negligible ESR (MLCC capacitor) the equation of  $C_{\text{IN}}$  as a function of the target  $V_{\text{PP}}$  can be written as follows:

### **Equation 48**

$$C_{IN} = \frac{I_{OUT}}{V_{PP} \bullet f_{SW}} \bullet \left(1 - \frac{D}{\eta}\right) \bullet \frac{D}{\eta}$$

Considering  $\eta$  = 1 this function has its maximum in D = 0.5:

### **Equation 49**

$$C_{INMIN} = \frac{I_{OUT}}{4 \cdot V_{PPMAX} \cdot f_{SW}}$$

Typically  $C_{IN}$  is dimensioned to keep the maximum peak-peak voltage across the input filter in the order of 5%  $V_{IN\ MAX}$ .

Table 13. Input capacitors

| Manufacturer | Series          | Size | Cap value (μF) | Rated voltage (V) |
|--------------|-----------------|------|----------------|-------------------|
| TDK          | C3225X7S1H106M  | 1210 | 10             | 50                |
| IDK          | C3216X5R1H106M  | 1206 |                |                   |
| Taiyo Yuden  | UMK325BJ106MM-T | 1210 |                |                   |

## 7.6.2 Inductor selection

The inductor current ripple flowing into the output capacitor determines the output voltage ripple (please refer to *Section 7.6.3*). Usually the inductor value is selected in order to keep the current ripple lower than 20% - 40% of the output current over the input voltage range. The inductance value can be calculated by *Equation 50*:

### **Equation 50**

$$\Delta I_{L} = \frac{V_{IN} - V_{OUT}}{I} \bullet T_{ON} = \frac{V_{OUT}}{I} \bullet T_{OFF}$$

Where  $T_{ON}$  and  $T_{OFF}$  are the on and off time of the internal power switch. The maximum current ripple, at fixed  $V_{OUT_i}$  is obtained at maximum  $T_{OFF}$  that is at minimum duty cycle (see Section 7.6.1: Input capacitor selection to calculate minimum duty).

Application notes A6985F

So fixing  $\Delta I_L$  = 20% to 40% of the maximum output current, the minimum inductance value can be calculated:

### **Equation 51**

$$L_{MIN} = \frac{V_{OUT}}{\Delta I_{LMAX}} \bullet \frac{1 - D_{MIN}}{F_{SW}}$$

where  $f_{SW}$  is the switching frequency  $1/(T_{ON} + T_{OFF})$ .

For example for V<sub>OUT</sub> = 3.3 V, V<sub>IN</sub> = 12 V, I<sub>OUT</sub> = 0.5 A and F<sub>SW</sub> = 2 MHz the minimum inductance value to have  $\Delta I_L$  = 30% of I<sub>OUT</sub> is about 8.2  $\mu$ H.

The peak current through the inductor is given by:

### **Equation 52**

$$I_{L, PK} = I_{OUT} + \frac{\Delta I_L}{2}$$

So if the inductor value decreases, the peak current (that has to be lower than the current limit of the device) increases. The higher is the inductor value, the higher is the average output current that can be delivered, without reaching the current limit.

In Table 14 some inductor part numbers are listed.

 Manufacturer
 Series
 Inductor value (μH)
 Saturation current (A)

 Coilcraft
 XAL40xx
 2.2 to 15
 5.6 to 2.8

 XAL50xx
 2.2 to 22
 9.2 to 3.6

 XFL40xx
 2.2 to 4.7
 3.7 to 2.7

**Table 14. Inductors** 

## 7.6.3 Output capacitor selection

The triangular shape current ripple (with zero average value) flowing into the output capacitor gives the output voltage ripple, that depends on the capacitor value and the equivalent resistive component (ESR). As a consequence the output capacitor has to be selected in order to have a voltage ripple compliant with the application requirements.

The voltage ripple equation can be calculated as:

## **Equation 53**

$$\Delta V_{OUT} = ESR \bullet \Delta I_{LMAX} + \frac{\Delta I_{LMAX}}{8 \bullet C_{OUT} \bullet f_{SW}}$$

Usually the resistive component of the ripple can be neglected if the selected output capacitor is a multi layer ceramic capacitor (MLCC).

The output capacitor is important also for loop stability: it determines the main pole and the zero due to its ESR. (see *Section 6: Closing the loop on page 42* to consider its effect in the system stability).

DocID027738 Rev 4

A6985F Application notes

For example with V  $_{OUT}$  = 3.3 V, V  $_{IN}$  = 12 V,  $\Delta I_L$  = 0.25 A,  $f_{SW}$  = 2 MHz (resulting by the inductor value) and C  $_{OUT}$  = 10  $\mu F$  MLCC:

### **Equation 54**

$$\frac{\Delta V_{OUT}}{V_{OUT}} \cong \frac{1}{V_{OUT}} \bullet \frac{\Delta I_{LMAX}}{C_{OUT} \bullet f_{SW}} = \left(\frac{1}{3.3} \bullet \frac{0.25}{8 \bullet 10 \mu F \bullet 2MHz}\right) = \frac{1.6 mV}{3.3} = 0.05\%$$

The output capacitor value has a key role to sustain the output voltage during a steep load transient. When the load transient slew rate exceeds the system bandwidth, the output capacitor provides the current to the load. In case the final application specifies high slew rate load transient, the system bandwidth must be maximized and the output capacitor has to sustain the output voltage for time response shorter than the loop response time.

In Table 15 some capacitor series are listed.

**Table 15. Output capacitors** 

| Manufacturer | Series  | Cap value (μF) | Rated voltage (V) | ESR (mΩ) |
|--------------|---------|----------------|-------------------|----------|
| MURATA       | GRM32   | 22 to 100      | 6.3 to 25         | < 5      |
| WORATA       | GRM31   | 10 to 47       | 6.3 to 25         | < 5      |
| PANASONIC    | ECJ     | 10 to 22       | 6.3               | < 5      |
| PANASONIC    | EEFCD   | 10 to 68       | 6.3               | 15 to 55 |
| SANYO        | TPA/B/C | 100 to 470     | 4 to 16           | 40 to 80 |
| TDK          | C3225   | 22 to 100      | 6.3               | < 5      |

Application board A6985F

# 8 Application board

The reference evaluation board schematic is shown in *Figure 48*.



Figure 48. Evaluation board schematic

The additional input filter (C16, L3, C15, L2, C14) limits the conducted emission on the power supply (refer to *Figure 63 on page 71*).

| Reference     | Part number     | Description                                               | Manufacturer |
|---------------|-----------------|-----------------------------------------------------------|--------------|
| C1, C10, C11  |                 | Not mounted                                               |              |
| C2            | C2012X7S2A105K  | 1 μF - 0805 - 50 V - X7S - 10%                            | TDK          |
| C3            |                 | 470 nF - 10 V - 0603                                      |              |
| C4, C7, C8    |                 | See Table 17, Table 18 on page 64,<br>Table 19 on page 66 |              |
| C5            |                 | 100 nF - 10 V - 0603                                      |              |
| C6            |                 | 10 nF - 10 V - 0603                                       |              |
| C9            | CGA5L3X5R1H106K | 10 μF - 1206 - 50 V - X5R - 10%                           | TDK          |
| C14, C15, C16 | CGA5L3X5R1H475k | 4.7 μF - 1206 - 50 V - X7R - 10%                          | TDK          |
| C13           | UWD1H101MCQ1GS  | 100 μF - 50 V - 20%                                       | Nichicon     |
| R2            |                 | 0 Ω - 0603                                                |              |
| R6            |                 | 1 MΩ - 1%- 0603                                           |              |
| R4            |                 | 56 kΩ - 1% - 0603                                         |              |
| R7, R8, R9    |                 | See Table 17, Table 18, Table 19                          |              |

Table 16. Common bill of material

A6985F Application board

Table 16. Common bill of material (continued)

| Reference       | Part number                                    | Description                                                            | Manufacturer       |
|-----------------|------------------------------------------------|------------------------------------------------------------------------|--------------------|
| R11             |                                                | 10 Ω - 1% - 0603                                                       |                    |
| R1, R3, R5, R10 |                                                | Not mounted                                                            |                    |
| L1              | XAL4030-472MEC                                 | 4.7 μH                                                                 | Coilcraft          |
| L2              | XAL4030-472MEC                                 | 4.7 μH                                                                 | Coilcraft          |
| L3              | MPZ2012S221A                                   | EMC bead                                                               | TDK                |
| J1              | Open                                           |                                                                        |                    |
| J2              | Open                                           |                                                                        |                    |
| J3              | Closed                                         | Switchover                                                             |                    |
| J4              | Open                                           |                                                                        |                    |
| J5              |                                                | To adjust the ISKIP current level in LCM operation. Leave open in LNM. |                    |
| U1              | See Table 17, Table 18,<br>Table 19 on page 66 |                                                                        | STMicroelectronics |

Application board A6985F

The layout of the board is shown in Figure 49 and in Figure 50.





Figure 50. Bottom layer



A6985F Application board

## 8.1 A6985F3V3 evaluation board

Table 17. Bill of material of A6985F3V3 demonstration board

| Reference | Part number | Description          | Manufacturer       |
|-----------|-------------|----------------------|--------------------|
| C4        |             | 1.2 pF - 10 V - 0603 |                    |
| C7        |             | Not mounted          |                    |
| C8        |             | 68 pF - 10 V - 0603  |                    |
| R7        |             | 0 Ω - 0603           |                    |
| R8        |             | 110 kΩ - 1% - 0603   |                    |
| R9        |             | Not mounted          |                    |
| U1        | A6985F3V3   |                      | STMicroelectronics |

*Equation 55* and *Figure 51* show the magnitude and phase margin Bode's plots related to the evaluation board presented in *Figure 48* with the BOM of *Table 16* and *Table 17*.

The small signal dynamic performance of the demonstration board is:

## **Equation 55**

$$BW = 110kHz$$

$$phase margin = 67^{0}$$





Application board A6985F



Figure 52. Phase margin Bode's plot of A6985F3V3 evaluation board

## 8.2 A6985F5V evaluation board

| Reference | Part number | Description          | Manufacturer       |
|-----------|-------------|----------------------|--------------------|
| C4        |             | 1.2 pF - 10 V - 0603 |                    |
| C7        |             | Not mounted          |                    |
| C8        |             | 47 pF - 10 V - 0603  |                    |
| R7        |             | 0 Ω - 0603           |                    |
| R8        |             | 150 kΩ - 1% - 0603   |                    |
| R9        |             | Not mounted          |                    |
| U1        | A6985F5V    |                      | STMicroelectronics |

Table 18. Bill of material of A6985F5V demonstration board

Figure 53 and Figure 54 show the magnitude and phase margin Bode's plots related to the evaluation board presented in Figure 48 on page 60 with the BOM of Table 16 on page 60 and Table 18.

The small signal dynamic performance of the demonstration board is:

## **Equation 56**

$$BW = 100kHz$$

$$phase margin = 69^{0}$$



A6985F Application board

EXTERNAL LOOP MODULE

0.1 1 10 100 1x10<sup>3</sup> 1x10<sup>4</sup> 1x10<sup>5</sup> 1x10<sup>6</sup> 1x10<sup>7</sup>

Frequency [Hz]

Figure 53. Magnitude Bode's plot of A6985F5V evaluation board





Application board A6985F

# 8.3 A6985F (V<sub>OUT</sub> = 6 V) evaluation board

Table 19. Bill of material of A6985F ( $V_{OUT}$  = 6 V) demonstration board

| Reference | Part number | Description          | Manufacturer       |
|-----------|-------------|----------------------|--------------------|
| C4        |             | 1.2 pF - 10 V - 0603 |                    |
| C7        |             | 4.7 pF - 10 V - 0603 |                    |
| C8        |             | 27 pF - 10 V - 0603  |                    |
| R7        |             | 200 kΩ - 1% - 0603   |                    |
| R8        |             | 200 kΩ - 1% - 0603   |                    |
| R9        |             | 33 kΩ - 1% - 0603    |                    |
| U1        | A6985F      |                      | STMicroelectronics |

Figure 55 and Figure 56 show the magnitude and phase margin Bode's plots related to the evaluation board presented in Figure 48 on page 60 with the BOM of Table 16 on page 60 and Table 19.

The small signal dynamic performance of the demonstration board is:

## **Equation 57**

$$BW = 110kHz$$

$$phase margin = 60^{0}$$

Figure 55. Magnitude Bode's plot of A6985F ( $V_{OUT}$  = 6 V) evaluation board



A6985F Application board



Figure 56. Phase Margin Bode's plot of A6985F ( $V_{OUT}$  = 6 V) evaluation board



Efficiency curves A6985F

# 9 Efficiency curves

Figure 57. A6985F3V3 efficiency curves:  $V_{IN}$  = 13.5 V -  $f_{sw}$  = 2 MHz



Figure 58. A6985F3V3 efficiency curves:  $V_{IN}$  = 13.5 V -  $f_{sw}$  = 2 MHz (log scale)



A6985F Efficiency curves



Figure 59. A6985F3V3 efficiency curves:  $V_{IN} = 24V - f_{sw} = 2 MHz$ 





Efficiency curves A6985F

80 70 60 EFFICIENCY LCM-ISKIPH-SWO 50 LCM-ISKIPH-NOSWO 40 LCM-ISKIPL-SWO 30 LCM-ISKIPL-NOSWO -LNM-SWO 20 -LNM-NOSWO 10 0 0,2 0,1 0,3 0,4 0,5 0,6  $I_{OUT}\left[A\right]$ 

Figure 61. A6985F5V efficiency curves:  $V_{IN} = 13.5 \text{ V} - f_{sw} = 2 \text{ MHz}$ 





**Efficiency curves** A6985F



Figure 63. A6985F5V efficiency curves:  $V_{IN}$  = 24 V -  $f_{sw}$  = 2 MHz





EMC testing results A6985F

# 10 EMC testing results

This chapter reports EMC testing results for the A6985F evaluation board (see *Section 8 on page 60*) accordingly with the following test methods:

- CE 150R for conducted emission
- DP for conducted immunity

All the measurement were performed on the A6985F5V at  $I_{LOAD}$  = 10% and 75% as defined in *Table 22*.

Table 20. CE 150R test method

|                 | Conducted emission, CE 150R        |         |  |  |
|-----------------|------------------------------------|---------|--|--|
| Frequency range | 150 kHz - 30 MHz 30 MHz - 1 GHz    |         |  |  |
| Bandwidth       | 9 kHz                              | 120 kHz |  |  |
| Step size       | 5 kHz                              | 60 kHz  |  |  |
| Dwell time      | 2 complete software cycles minimum |         |  |  |
| Detectors       | Peak + average                     |         |  |  |

Table 21. DPI test method

|                       | Conducted Immunity, DPI |                                            |                   |                     |                      |                      |                    |
|-----------------------|-------------------------|--------------------------------------------|-------------------|---------------------|----------------------|----------------------|--------------------|
| Frequency range       | 10 kHz -<br>150 kHz     | 150 kHz -<br>1 MHz                         | 1 MHz -<br>10 MHz | 10 MHz -<br>100 MHz | 100 MHz -<br>200 MHz | 200 MHz -<br>400 MHz | 400 MHz -<br>1 GHz |
| Step size<br>(linear) | 10 kHz                  | 100 kHz                                    | 500 kHz           | 1 MHz               | 2 MHz                | 4 MHz                | 10 MHz             |
| Dwell time            |                         | 2 sec. but min. 2 software complete cycles |                   |                     |                      |                      |                    |
| Modulation            | CW                      |                                            |                   |                     |                      |                      |                    |
| iviodulation          |                         | Al                                         | И 1 kHz, 80       | 0% (same pe         | eak value as (       | CW)                  |                    |

DPI: 30 dBm for global pins, 12 dBm for local pins.

All the pins under DPI testing (see Table 22) satisfy class 3 limits.

Table 22. Pin testing

| Pin name | Remarks                  | classification | CE | DPI |
|----------|--------------------------|----------------|----|-----|
| VS1      | Filtered VIN pin         | Global         | Х  | X   |
| VIN      | VIN pin                  | Global         | Х  | Х   |
| VOUT     | Regulated output voltage | Local          | Х  |     |
| RST      | RST pin                  | Local          | Х  |     |
| SS/INH   | SS/INH pin               | Local          | Х  | (X) |



A6985F EMC testing results

*Figure 65* shows the schematic of the EMC board that can be configured for CE and DPI testing.

Figure 65. CE - 150R / DPI



EMC testing results A6985F

Test results CE - 150 Ohm method - Global Pins DUT: A6985F5V Limit global pins 12-M (PK) [dBµV] (continue):  $I_{load\_Vout} = 357 \text{mA}$ Mode: PK-VS1 100 Test case: Emission VS (VS1) AV- VS1 90 80 70 Test case 60 CE #1 -50 Emission VS / 40 load\_VOUT = 375mA 30 20 10 0 -10 -20 1 10 0,1 100 [MHz] 1000

Figure 66. CE 150R at VS1 test point (see Figure 65) at 75% I<sub>LOAD</sub>





A6985F EMC testing results



Figure 68. CE 150R at VOUT test point (see Figure 65) at 75% I<sub>LOAD</sub>





EMC testing results A6985F

**Test results** CE - 150 Ohm method - Local Pins DUT: A6985F5V Limit local pins 10-K (PK) [dBµV] (continue):  $I_{load\_\vee out} = 357 \text{mA}$ Mode: PK- RST 100 Test case: Emission RST AV- RST 90 80 70 Test case 60 CE #7 -50 Emission RST/ 40 load\_VOUT = 375mA 30 20 10 0 -10 -20 1 10 100 [MHz] 1000 0,1

Figure 70. CE 150R at RST test point (see Figure 65) at 75% I<sub>LOAD</sub>





A6985F EMC testing results



Figure 72. CE 150R at SS/INH test point (see Figure 65 on page 73) at 75% I<sub>LOAD</sub>





Package information A6985F

# 11 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

# 11.1 HTSSOP16 package information



Figure 74. HTSSOP16 package outline

78/81 DocID027738 Rev 4

A6985F Package information

Table 23. HTSSOP16 package mechanical data

| Symbol |      | Dimensions (mm) |      |
|--------|------|-----------------|------|
| Symbol | Min. | Тур.            | Max. |
| Α      |      |                 | 1.20 |
| A1     |      |                 | 0.15 |
| A2     | 0.80 | 1.00            | 1.05 |
| b      | 0.19 |                 | 0.30 |
| С      | 0.09 |                 | 0.20 |
| D      | 4.90 | 5.00            | 5.10 |
| D1     | 2.8  | 3               | 3.2  |
| E      | 6.20 | 6.40            | 6.60 |
| E1     | 4.30 | 4.40            | 4.50 |
| E2     | 2.8  | 3               | 3.2  |
| е      |      | 0.65            |      |
| L      | 0.45 | 0.60            | 0.75 |
| L1     |      | 1.00            |      |
| k      | 0.00 |                 | 8.00 |
| aaa    |      |                 | 0.10 |

Order codes A6985F

# 12 Order codes

Table 24. Order codes

| Part numbers | Package  | Packaging     |
|--------------|----------|---------------|
| A6985F3V3    |          | Tube          |
| A6985F3V3TR  |          | Tape and reel |
| A6985F5V     | HTSSOP16 | Tube          |
| A6985F5VTR   | H1330F10 | Tape and reel |
| A6985F       |          | Tube          |
| A6985FTR     |          | Tape and reel |

# 13 Revision history

**Table 25. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10-Apr-2015 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 15-Apr-2015 | 2        | Updated <i>Table 2 on page 6</i> (updated V <sub>IN</sub> and VOUT). Updated units below <i>Equation 3 on page 19</i> and below <i>Figure 33 on page 46</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15-Feb-2016 | 3        | Updated <i>Table 3: Thermal data on page 8</i> (added R <sub>th JC</sub> ). Updated <i>Table 6: f<sub>SW</sub> selection on page 12</i> (added note 2. below table). Updated <i>Section 7.5: Synchronization (LNM) on page 51</i> (replaced value of "range" "2 MHz" by "1.4 MHz", added text).                                                                                                                                                                                                                                                                                                                                                                    |
| 16-Aug-2016 | 4        | Updated <i>Table 1: Pin description on page 6</i> (corrected the current sourced by the SS/INH pin during the soft-start, added information on the SYNCH/ISKP pin).  Added <i>Section 5.5: Output voltage line regulation on page 26.</i> Added <i>Section 5.6: Output voltage load regulation on page 26.</i> Added <i>Section 5.7: High-side switch resistance vs. input voltage on page 27.</i> Added <i>Section 5.8: Quiescent current in LCM with switchover on page 33.</i> Updated <i>Section 5.9: Switchover feature on page 35</i> (added further description of switchover from the auxiliary voltage source).  Minor modifications throughout document. |

### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

