SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

|                                                                                                             | 30A3047D - 0010BL                                | R 2000 – REVISED APRIL              |  |  |  |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------|--|--|--|
| <ul> <li>Phase-Lock Loop Clock Driver for Double<br/>Data-Rate Synchronous DRAM<br/>Applications</li> </ul> | DGG PACKAGE<br>(TOP VIEW)                        |                                     |  |  |  |
| <ul> <li>Spread Spectrum Clock Compatible</li> </ul>                                                        |                                                  | 48 GND                              |  |  |  |
| <ul> <li>Operating Frequency: 60 to 140 MHz</li> </ul>                                                      |                                                  | 47 Y5                               |  |  |  |
| ● Low Jitter (cyc–cyc): ±75 ps                                                                              | ۲0 [] 3<br>۷ ممر                                 | 46 Y5                               |  |  |  |
| <ul> <li>Distributes One Differential Clock Input to</li> </ul>                                             |                                                  | 45    V <sub>DDQ</sub><br>44    Y6  |  |  |  |
| Ten Differential Outputs                                                                                    |                                                  | 43 Y6                               |  |  |  |
| <ul> <li>Two-Line Serial Interface Provides Output</li> </ul>                                               |                                                  | 42 GND                              |  |  |  |
| Enable and Functional Control                                                                               |                                                  | 41 GND                              |  |  |  |
| <ul> <li>Outputs Are Put Into a High-Impedance</li> </ul>                                                   | <u>Y2</u> [] 9                                   | 40 <b>[</b> <del>7</del>            |  |  |  |
| State When the Input Differential Clocks                                                                    | Y2 🚺 10                                          | 39 🛛 Y7                             |  |  |  |
| Are <20 MHz                                                                                                 |                                                  | 38 V <sub>DDQ</sub>                 |  |  |  |
| • 48-Pin TSSOP Package                                                                                      | SCLK [] 12                                       | 37 SDATA                            |  |  |  |
| <ul> <li>Consumes &lt;250-µA Quiescent Current</li> </ul>                                                   |                                                  | 36 FBIN                             |  |  |  |
| <ul> <li>External Feedback Pins (FBIN, FBIN) Are</li> </ul>                                                 |                                                  | 35 FBIN                             |  |  |  |
| Used to Synchronize the Outputs to the                                                                      | V <sub>DDI</sub> [] 15<br>AV <sub>DD</sub> [] 16 | 34 ] V <sub>DDQ</sub><br>33 ] FBOUT |  |  |  |
| Input Clocks                                                                                                |                                                  | 32 FBOUT                            |  |  |  |
| ·                                                                                                           | GND 18                                           | 31 GND                              |  |  |  |
| description                                                                                                 | <u>Y3</u> 19                                     | 30 78                               |  |  |  |
| The CDCV850 is a high-performance, low-skew,                                                                | Y3 🗍 20                                          | 29 🛛 Y8                             |  |  |  |
| low-jitter zero delay buffer that distributes a                                                             |                                                  | 28 🛛 V <sub>DDQ</sub>               |  |  |  |
| differential clock input pair (CLK, CLK) to ten                                                             | Y4 🛛 22                                          | 27 🛛 Y9                             |  |  |  |
| differential pairs of clock outputs (Y[0:9], Y[0:9])                                                        | <u>74</u> 23                                     | 26 <b>7</b> 9                       |  |  |  |
| and one differential pair of feedback clock outputs                                                         | GND 🛛 24                                         | <sup>25</sup> GND                   |  |  |  |
| (FBOUT, FBOUT). The clock outputs are con-                                                                  |                                                  |                                     |  |  |  |

trolled by the clock inputs (CLK,  $\overline{CLK}$ ), the feedback clocks (FBIN,  $\overline{FBIN}$ ), the 2-line serial interface (SDATA, SCLK), and the analog power input (AV<sub>DD</sub>). A two-line serial interface can put the individual output clock pairs in a high-impedance state. When the AV<sub>DD</sub> terminal is tied to GND, the PLL is turned off and bypassed for test purposes.

The device provides a standard mode (100 Kbits/s) 2-line serial interface for device control. The implementation is as a slave/receiver. The device address is specified in the 2-line serial device address table. Both of the 2-line serial inputs (SDATA and SCLK) provide integrated pullup resistors (typically 100 k $\Omega$ ).

Two 8-bit, 2-line serial registers provide individual enable control for each output pair. All outputs default to enabled at powerup. Each output pair can be placed in a high-impedance mode, when a low-level control bit is written to the control register. The registers must be accessed in sequential order (i.e., random access of the registers not supported). The serial interface circuit can be supplied with either 2.5 V or 3.3 V (at VDDI) in applications where this programming option is not required (after power up, all output pairs will then be enabled).

When the input frequency falls below a suggested detection frequency that is below 20 MHz (typically 10 MHz), the output pairs are put into a high-impedance condition, the PLL is shut down, and the device will enter a low power mode. The CDCV850 is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV850 is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up, as well as changes to various 2-line serial registers that affect the PLL. The CDCV850 is characterized in a temperature range from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated

SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

AVAILABLE OPTIONS

| _              | PACKAGED DEVICES |
|----------------|------------------|
| T <sub>A</sub> | TSSOP (DGG)      |
| –40°C to 85°C  | CDCV850DGG       |

#### FUNCTION TABLE (Select Functions)

| AV <sub>DD</sub> | CLK     | CLK     | Y[0:9] | Y[0:9] | FBOUT | FBOUT | PLL          |
|------------------|---------|---------|--------|--------|-------|-------|--------------|
| GND              | L       | Н       | L      | Н      | L     | Н     | Bypassed/Off |
| GND              | Н       | L       | Н      | L      | Н     | L     | Bypassed/Off |
| 2.5 V (nom)      | L       | Н       | L      | Н      | L     | Н     | On           |
| 2.5 V (nom)      | Н       | L       | Н      | L      | Н     | L     | On           |
| 2.5 V (nom)      | <20 MHz | <20 MHz | Hi-Z   | Hi-Z   | Hi-Z  | Hi-Z  | Off          |

<sup>†</sup> Each output pair (except FBOUT, FBOUT) can be put into a high-impedance state through the 2-line serial interface.

## functional block diagram





# **CDCV850** 2.5-V PHASE LOCK LOOP CLOCK DRIVER WITH 2-LINE SERIAL INTERFACE SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

## **Terminal Functions**

| TERMIN           | IAL                                           |     |                                                   |
|------------------|-----------------------------------------------|-----|---------------------------------------------------|
| NAME             | NO.                                           | I/O | DESCRIPTION                                       |
| AGND             | 17                                            |     | Ground for 2.5-V analog supply                    |
| AV <sub>DD</sub> | 16                                            |     | 2.5-V analog supply                               |
| CLK, CLK         | 13, 14                                        | Ι   | Differential clock input                          |
| FBIN, FBIN       | 35, 36                                        | Ι   | Feedback differential clock input                 |
| FBOUT, FBOUT     | 32, 33                                        | 0   | Feedback differential clock output                |
| GND              | 1, 7, 8, 18,<br>24, 25, 31,<br>41, 42, 48     |     | Ground                                            |
| SCLK             | 12                                            | I   | Clock input for 2-line serial interface           |
| SDATA            | 37                                            | I/O | Data input/output for 2-line serial interface     |
| V <sub>DDQ</sub> | 4, 11, 21,<br>28, 34, 38,<br>45               |     | 2.5-V supply                                      |
| V <sub>DDI</sub> | 15                                            | I   | 2.5-V or 3.3-V supply for 2-line serial interface |
| Y[0:9]           | 3, 5, 10,<br>20, 22, 27,<br>29, 39, 44,<br>46 | 0   | Buffered output copies of input clock, CLK        |
| Y[0:9]           | 2, 6, 9, 19,<br>23, 26, 30,<br>40, 43, 47     | 0   | Buffered output copies of input clock, CLK        |



SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range:    | V <sub>DDQ</sub> , AV <sub>DD</sub>                                   | –0.5 V to 3.6 V                    |
|--------------------------|-----------------------------------------------------------------------|------------------------------------|
|                          | V <sub>DDI</sub>                                                      | –0.5 V to 4.6 V                    |
| Input voltage range:     | V <sub>I</sub> (except SCLK and SDATA) (see Notes 1 and 2)            | –0.5 V to V <sub>DDQ</sub> + 0.5 V |
|                          | V <sub>I</sub> (SCLK, SDATA) (see Notes 1 and 2)                      | –0.5 V to V <sub>DDI</sub> + 0.5 V |
| Output voltage range:    | V <sub>O</sub> (except SDATA) (see Notes 1 and 2)                     | –0.5 V to V <sub>DDQ</sub> + 0.5 V |
|                          | V <sub>O</sub> (SDATA) (see Notes 1 and 2)                            | –0.5 V to V <sub>DDQ</sub> + 0.5 V |
| Input clamp current, III | $_{\rm C}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DDQ</sub> ) | ±50 mA                             |
| Output clamp current,    | $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>DDQ</sub> )   | ±50 mA                             |
| Continuous output cur    | rent, $I_O (V_O = 0 \text{ to } V_{DDQ})$                             | ±50 mA                             |
| Package thermal impe     | dance, $\theta_{JA}$ (see Note 3): DGG package                        |                                    |
| Storage temperature r    | ange T <sub>stg</sub>                                                 |                                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

- 2. This value is limited to 3.6 V maximum.
- 3. The package thermal impedance is calculated in accordance with JESD 51.

## recommended operating conditions (see Note 4)

|                                                                    |              |                       | MIN                                      | ТҮР  | MAX                                      | UNIT |
|--------------------------------------------------------------------|--------------|-----------------------|------------------------------------------|------|------------------------------------------|------|
| Supply voltage                                                     |              | a, AV <sub>DD</sub>   | 2.3                                      |      | 2.7                                      |      |
|                                                                    |              | (see Note 5)          | 2.3                                      |      | 3.6                                      | V    |
|                                                                    | CLK,         | CLK, HCSL Buffer only |                                          | 0    | 0.24                                     |      |
|                                                                    | CLK,         | CLK                   | -0.3                                     |      | V <sub>DDQ</sub> – 0.4                   | .,   |
| Low level input voltage, VIL                                       | FBIN         | , FBIN                |                                          |      | V <sub>DDQ</sub> /2 - 0.18               | V    |
|                                                                    | SDA          | ſA, SCLK              |                                          |      | $0.3 \times V_{DDI}$                     |      |
|                                                                    | CLK,         | CLK, HCSL Buffer only | 0.66                                     | 0.71 |                                          |      |
|                                                                    | CLK,         | CLK                   | 0.4                                      |      | V <sub>DDQ</sub> + 0.3                   |      |
| High level input voltage, V <sub>IH</sub>                          | FBIN         | , FBIN                | V <sub>DDQ</sub> /2 + 0.18               |      |                                          | V    |
|                                                                    |              | ſA, SCLK              | $0.7 	imes V_{DDI}$                      |      |                                          |      |
| DC input signal voltage (see Note 6)                               |              |                       | -0.3                                     |      | V <sub>DDQ</sub> + 0.3                   | V    |
|                                                                    | DC CLK, FBIN |                       | 0.36                                     |      | V <sub>DDQ</sub> + 0.6                   |      |
| Differential input signal voltage, VID (see Note 7)                | AC           | CLK, FBIN             | 0.2                                      |      | V <sub>DDQ</sub> + 0.6                   | V    |
| Input differential pair cross-voltage, $V_{\text{IX}}$ (see Note a | 3)           |                       | 0.45×(V <sub>IH</sub> –V <sub>IL</sub> ) |      | 0.55×(V <sub>IH</sub> -V <sub>IL</sub> ) | V    |
| High-level output current, I <sub>OH</sub>                         |              |                       |                                          |      | -12                                      | mA   |
|                                                                    |              |                       |                                          |      | 12                                       | V    |
| Low-level output current, I <sub>OL</sub>                          |              | ΓA                    |                                          |      | 3                                        | mA   |
| Input slew rate, SR (see Figure 8)                                 | 1            |                       | 4                                        | V/ns |                                          |      |
| SSC modulation frequency                                           |              |                       | 30                                       |      | 33.3                                     | kHz  |
| SSC clock input frequency deviation                                | 0            |                       | -0.50                                    | kHz  |                                          |      |
| Operating free-air temperature, T <sub>A</sub>                     |              |                       | -40                                      |      | 85                                       | °C   |

NOTES: 4. Unused inputs must be held high or low to prevent them from floating.

5. All devices on the serial interface bus, with input levels related to V<sub>DDI</sub>, must have one common supply line to which the pullup resistor is connected to.

6. DC input signal voltage specifies the allowable dc execution of differential input.

7. Differential input signal voltage specifies the differential voltage |VTR - VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.

8. Differential cross-point voltage is expected to track variations of VCC and is the voltage at which the differential signals must be crossing.



### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                             |                         | TEST                                                                                                                   | CONDITIONS                                                                         | MIN                       | TYP <sup>†</sup>    | MAX                       | UNIT |
|--------------------|---------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------------|------|
| V <sub>IK</sub>    | Input voltage                         | All inputs              | V <sub>DDQ</sub> = 2.3 V,                                                                                              | I <sub>I</sub> = -18 mA                                                            |                           |                     | -1.2                      | V    |
|                    |                                       |                         |                                                                                                                        | ax, I <sub>OH</sub> = –1 mA                                                        | V <sub>DDQ</sub> - 0.1    |                     |                           |      |
| V <sub>OH</sub>    | High-level output                     | voltage                 | V <sub>DDQ</sub> = 2.3 V,                                                                                              | I <sub>OH</sub> = -12 mA                                                           | 1.7                       |                     |                           | V    |
|                    |                                       |                         | V <sub>DDQ</sub> = min to m                                                                                            | ax, I <sub>OL</sub> = 1 mA                                                         |                           |                     | 0.1                       |      |
| V <sub>OL</sub>    | Low-level output<br>voltage           |                         | V <sub>DDQ</sub> = 2.3 V,                                                                                              | I <sub>OL</sub> = 12 mA                                                            |                           |                     | 0.6                       | V    |
|                    | voltage                               | SDATA                   | V <sub>DDI</sub> = 3.0 V,                                                                                              | I <sub>OL</sub> = 3 mA                                                             |                           |                     | 0.4                       |      |
| I <sub>OH</sub>    | High-level output                     | current                 | V <sub>DDQ</sub> = 2.3 V,                                                                                              | V <sub>O</sub> = 1 V                                                               | -18                       | -32                 |                           | mA   |
| I <sub>OL</sub>    | Low-level output                      | current                 | V <sub>DDQ</sub> = 2.3 V,                                                                                              | V <sub>O</sub> = 1.2 V                                                             | 26                        | 35                  |                           | mA   |
| Vo                 | Output voltage sv                     | ving                    | For load conditio                                                                                                      | n see Figure 3                                                                     | 1.1                       |                     | $V_{DDQ} - 0.4$           | V    |
| V <sub>OX</sub>    | Output differentia<br>voltage         | l cross                 |                                                                                                                        |                                                                                    | V <sub>DDQ</sub> /2 – 0.2 | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.2 | V    |
| ų                  | Input current                         | SDATA,<br>SCLK          | V <sub>DDQ</sub> = 3.6 V,                                                                                              | $V_{I} = 0 V \text{ to } 3.6 V$                                                    |                           |                     | +10/-50                   | μA   |
| •                  | ·                                     | CLK, FBIN               | V <sub>DDQ</sub> = 2.7 V,                                                                                              | $V_{I} = 0 V \text{ to } 2.7 V$                                                    |                           |                     | ±10                       | μA   |
| I <sub>OZ</sub>    | High-impedance-<br>current            | state output            | V <sub>DDQ</sub> = 2.7 V,                                                                                              | $V_{O} = V_{DDQ}$ or GND                                                           |                           |                     | ±10                       | μA   |
| IDDPD              | Power-down curr<br>+ AV <sub>DD</sub> | ent on V <sub>DDQ</sub> | CLK at 0 MHz; $\Sigma$                                                                                                 | of $I_{\mbox{\scriptsize DD}}$ and $\mbox{\scriptsize AI}_{\mbox{\scriptsize DD}}$ |                           | 150                 | 250                       | μA   |
|                    | Power down curr                       | ent on V <sub>DDI</sub> | CLK at 0 MHz; V                                                                                                        | <sub>DDQ</sub> = 3.6 V                                                             |                           | 3                   | 20                        | μA   |
| I <sub>DD</sub>    | Dynamic current on V <sub>DDQ</sub>   |                         | $V_{DDQ}$ = 2.7 V, $f_0$ = 100 MHz<br>All differential output pairs are terminated<br>with 120 $\Omega$ / $C_L$ = 4 pF |                                                                                    |                           | 205                 | 230                       | mA   |
| AI <sub>(DD)</sub> | Supply current on AV <sub>DD</sub>    |                         | AV <sub>DD</sub> = 2.7 V,                                                                                              | f <sub>O</sub> = 100 MHz                                                           |                           | 4                   | 6                         | mA   |
| I <sub>DDI</sub>   | Supply current on $V_{DDI}$           |                         | V <sub>DDI</sub> = 3.6 V                                                                                               | SCLK and<br>SDATA = 3.6 V                                                          |                           | 1                   | 2                         | mA   |
| Cl                 | Input capacitance                     | )                       | V <sub>DDQ</sub> = 2.5 V                                                                                               | $V_I = V_{DDQ}$ or GND                                                             | 2                         | 2.5                 | 3                         | pF   |
| CO                 | Output capacitan                      | се                      | V <sub>DDQ</sub> = 2.5 V                                                                                               | $V_{O} = V_{DDQ}$ or GND                                                           | 2.5                       | 3                   | 3.5                       | pF   |

<sup>†</sup> All typical values are at respective nominal V<sub>DDQ</sub>. <sup>‡</sup> The value of V<sub>OC</sub> is expected to be |VTR + VCP|/2. In case of each clock directly terminated by a 120- $\Omega$  resistor, where VTR is the true input signal voltage and VCP is the complementary input signal voltage (see Figure 3).



# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|                    |                                 | MIN | MAX | UNIT |
|--------------------|---------------------------------|-----|-----|------|
| f <sub>(CLK)</sub> | Clock frequency                 | 60  | 140 | MHz  |
|                    | Input clock duty cycle          | 40% | 60% |      |
|                    | Stabilization time <sup>†</sup> |     | 10  | μs   |

<sup>†</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.

# timing requirements for the 2-line serial interface over recommended ranges of operating free-air temperature and VDDI from 3.3 V to 3.6 V (see Figure 10)

|                        |                               | MIN | MAX  | UNIT |
|------------------------|-------------------------------|-----|------|------|
| f <sub>(SCLK)</sub>    | SCLK frequency                |     | 100  | kHz  |
| t <sub>(BUS)</sub>     | Bus free time                 | 4.7 |      | μs   |
| t <sub>su(START)</sub> | START setup time <sup>†</sup> | 4.7 |      | μs   |
| t <sub>h(START)</sub>  | START hold time <sup>†</sup>  | 4.0 |      | μs   |
| t <sub>w(SCLL)</sub>   | SCLK low pulse duration       | 4.7 |      | μs   |
| t <sub>w(SCLH)</sub>   | SLCK high pulse duration      | 4.0 |      | μs   |
| t <sub>r(SDATA)</sub>  | SDATA input rise time         |     | 1000 | ns   |
| t <sub>f(SDATA)</sub>  | SDATA input fall time         |     | 300  | ns   |
| t <sub>su(SDATA)</sub> | SDATA setup time              | 250 |      | ns   |
| t <sub>h(SDATA)</sub>  | SDATA hold time               | 0   |      | ns   |
| t <sub>su(STOP)</sub>  | STOP setup time               | 4   |      | μs   |

<sup>†</sup> This conforms to I2C specification, version 2.1.



SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

## switching characteristics over recommended ranges of operating free-air temperature (unless otherwisw noted)

|                           | PARAMETER                                                                   |                             | TEST CONDITIONS                                              | MIN              | TYP MAX | UNIT |  |
|---------------------------|-----------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------|------------------|---------|------|--|
| t <sub>pd</sub>           | Propagation delay time                                                      | Test mode/CLK to any output |                                                              | 4                | ns      |      |  |
| t <sub>PHL</sub>          | High-to low-level propagation delay                                         | SCLK to SDATA (acknowledge) |                                                              | 500 <sup>†</sup> | ns      |      |  |
| t <sub>en</sub>           | Output enable time                                                          | Test mode/SDATA to Y-output |                                                              | 85               | ns      |      |  |
| t <sub>dis</sub>          | Output disable time                                                         |                             | Test mode/SDATA to Y-output                                  |                  | 35      | ns   |  |
| t <sub>jit(per)</sub>     | Jitter (period), See Figure 6                                               |                             | 100/133 MHz                                                  | -30              | 30      | ps   |  |
| t <sub>jit(cc)</sub>      | Jitter (cycle-to-cycle), See Figure 3                                       |                             | 100/133 MHz                                                  | -30              | 30      | ps   |  |
| t <sub>jit(hper)</sub>    | Half-period jitter, See Figure 7                                            |                             | 100/133 MHz                                                  | -75              | 75      | ps   |  |
|                           |                                                                             |                             | 100 MHz/VID on CLK = 0.71 V <sup><math>\ddagger</math></sup> | -120             | 120     |      |  |
|                           |                                                                             |                             | 100 MHz/VID on CLK = 0.59 V $^{\$}$                          | -50              | 160     |      |  |
|                           |                                                                             | 0°C to 85°C                 | 100 MHz/VID on CLK = 0.82 V <sup>¶</sup>                     | -170             | 70      |      |  |
| t <sub>(∅)</sub>          |                                                                             |                             | 133 MHz/VID on CLK = 0.71 V <sup>¶</sup>                     | -50              | 180     |      |  |
|                           | Static phase offset, See Figure 4a                                          | -40°C to 85°C               | 100 MHz/VID on CLK = 0.71 V <sup><math>\ddagger</math></sup> | -160             | 80      | 0    |  |
|                           |                                                                             |                             | 100 MHz/VID on CLK = 0.59 V $^{\S}$                          | -90              | 120     |      |  |
|                           |                                                                             |                             | 100 MHz/VID on CLK = $0.82 \text{ V}^{\text{\P}}$            | -210             | 30      | 0 ps |  |
|                           |                                                                             |                             | 133 MHz/VID on CLK = 0.71 V <sup>¶</sup>                     | -80              | 150     | '    |  |
|                           | Dynamic phase offset, SSC on, Se                                            | e Figure 4b and             | 100 MHz/VID on CLK = 0.71 V <sup>‡</sup>                     | -190             | 190     | ps   |  |
|                           | Figure 9                                                                    | -                           | 133 MHz/VID on CLK = 0.71 V <sup>‡</sup>                     | -140             | 140     | ps   |  |
| $td_{(\varnothing)}^{\#}$ |                                                                             | <b>F</b> 41                 | 100 MHz/VID on CLK = 0.71 V <sup>‡</sup>                     | -160             | 160     | ps   |  |
|                           | Dynamic phase offset, SSC off, Se                                           | e Figure 4b                 | 133 MHz/VID on CLK = 0.71 V <sup>‡</sup>                     | -130             | 130     | ps   |  |
| t <sub>slr(o)</sub>       | Output clock slew rate, terminated 120 $\Omega$ /14 pF, See Figures 1 and 8 |                             | 1                                                            | 2                | V/ns    |      |  |
| t <sub>slr(o)</sub>       | Output clock slew rate, terminated see Figures 1 and 8                      |                             | 1                                                            | 3                | V/ns    |      |  |
| t <sub>sk(o)</sub>        | Output skew, See Figure 5                                                   |                             |                                                              |                  | 75      | ps   |  |
|                           | SSC modulation frequency                                                    |                             |                                                              | 30               | 33.3    | kHz  |  |
|                           | SSC clock input frequency deviatio                                          | n                           |                                                              | 0.00             | -0.50   | %    |  |

 $^{\dagger}$  This time is for a PLL frequency of 100 MHz.

 $^{\ddagger}$  According CK00 spec: 6 x I  $_{ref}$  at 50  $\Omega$  and R  $_{ref}$  = 475  $\Omega$ 

<sup>§</sup> According CK00 spec: 5 x I<sub>ref</sub> at 50  $\Omega$  and R<sub>ref</sub> = 475  $\Omega$ <sup>¶</sup> According CK00 spec: 7 x I<sub>ref</sub> at 50  $\Omega$  and R<sub>ref</sub> = 475  $\Omega$ 

<sup>#</sup> The parameter is assured by design but cannot be 100% production tested.

 $\parallel$  All differential output pins are terminated with 120  $\Omega/4$  pF



SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

### 2-line serial interface

#### 2-line serial interface slave address

| A7 | A6 | A5 | A4 | А3 | A2 | A1 | R/W |
|----|----|----|----|----|----|----|-----|
| 1  | 1  | 0  | 1  | 0  | 0  | 1  | 0   |

Writing to the device is accomplished by sequentially sending the device address  $D2_{H}$ , the dummy bytes (command code and the number of bytes), and the data bytes. This sequence is illustrated in the following tables:



#### 2-line serial interface configuration command bitmap

The 2-line serial command bytes are used to control the output clock pairs (Y[0:9],  $\overline{Y[0:9]}$ ). The output clock pairs are enabled after power up. During normal operation, the clock pairs can be disabled (set Hi-Z) or enabled (running) by writing the corresponding bit to the data bytes in the following tables:

### Byte 0: Enable/Disable Register (H = Enable, L = Disable)

# Byte 1: Enable/Disable Register (H = Enable, L = Disable)

| BIT | PINS   | INITIAL<br>VALUE | DESCRIPTION       | BIT | PINS   | INITIAL<br>VALUE | DESCRIPTION       |
|-----|--------|------------------|-------------------|-----|--------|------------------|-------------------|
| 7   | 3, 2   | Н                | Y0, <u>Y0</u>     | 7   | 29, 30 | Н                | Y8, <del>Y8</del> |
| 6   | 5, 6   | Н                | Y1, <u>Y1</u>     | 6   | 27, 26 | Н                | Y9, <del>Y9</del> |
| 5   | 10, 9  | Н                | Y2, <u>Y2</u>     | 5   | -      | L                | Reserved          |
| 4   | 20, 19 | Н                | Y3, <del>Y3</del> | 4   | -      | L                | Reserved          |
| 3   | 22, 23 | Н                | Y4, <del>Y4</del> | 3   | -      | L                | Reserved          |
| 2   | 46, 47 | Н                | Y5, <del>Y5</del> | 2   | -      | L                | Reserved          |
| 1   | 44, 43 | Н                | Y6, <del>Y6</del> | 1   | -      | L                | Reserved          |
| 0   | 39, 40 | Н                | Y7, <del>Y7</del> | 0   | -      | L                | Reserved          |



SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

## PARAMETER MEASUREMENT INFORMATION



Figure 1. IBIS Model Output Load (used for slew rate measurement)





 $\mathbf{t}_{jit(cc)} = \mathbf{t}_{c(n)} - \mathbf{t}_{c(n+1)}$ 

Figure 3. Cycle-to-Cycle Jitter



SCAS647D - OCTOBER 2000 - REVISED APRIL 2013







SCAS647D - OCTOBER 2000 - REVISED APRIL 2013



#### PARAMETER MEASUREMENT INFORMATION





SCAS647D - OCTOBER 2000 - REVISED APRIL 2013







SCAS647D - OCTOBER 2000 - REVISED APRIL 2013



NOTE A: The repeat start condition is supported. If PWRDWN# is asserted SDATA will be set to off-state, high impedance.

#### Figure 10. Propagation Delay Times, t<sub>r</sub> and t<sub>f</sub>



SCAS647D - OCTOBER 2000 - REVISED APRIL 2013

**MECHANICAL DATA** 

**48 PINS SHOWN** 



NOTES: B. All linear dimensions are in millimeters.

- C. This drawing is subject to change without notice.
- D. Body dimensions do not include mold protrusion not to exceed 0,15.
- E. Falls within JEDEC MO-153





29-Jul-2015

## PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| CDCV850DGG       | ACTIVE   | TSSOP        | DGG     | 48   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV850        | Samples |
| CDCV850DGGG4     | ACTIVE   | TSSOP        | DGG     | 48   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV850        | Samples |
| CDCV850DGGR      | ACTIVE   | TSSOP        | DGG     | 48   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV850        | Samples |
| CDCV850DGGRG4    | ACTIVE   | TSSOP        | DGG     | 48   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV850        | Samples |
| CDCV850IDGG      | NRND     | TSSOP        | DGG     | 48   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV850-I      |         |
| CDCV850IDGGG4    | NRND     | TSSOP        | DGG     | 48   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV850-I      |         |
| CDCV850IDGGR     | OBSOLETE | TSSOP        | DGG     | 48   |         | TBD                        | Call TI          | Call TI             | -40 to 85    |                |         |
| CDCV850IDGGRG4   | OBSOLETE | TSSOP        | DGG     | 48   |         | TBD                        | Call TI          | Call TI             | -40 to 85    |                |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



www.ti.com

29-Jul-2015

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCV850DGGR | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.8       | 1.8        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Apr-2013



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCV850DGGR | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |

# **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated