

## **DUAL. 12-BIT 275 MSPS DIGITAL-TO-ANALOG CONVERTER**

Check for Samples: DAC5662A

## **FEATURES**

12-Bit Dual Transmit DAC

275 MSPS Update Rate

• Single Supply: 3 V - 3.6 V

High SFDR: 85 dBc at 5 MHz

High IMD3: 78 dBc at 15.1 and 16.1 MHz

WCDMA ACLR: 70 dB at 30.72 MHz

• Independent or Single Resistor Gain Control

Dual or Interleaved Data

• On-Chip 1.2-V Reference

Low Power: 330 mW

Power-Down Mode: 15 mW

Package: 48-Pin TQFP

#### **APPLICATIONS**

 Cellular Base Transceiver Station Transmit Channel

CDMA: W-CDMA, CDMA2000, IS-95TDMA: GSM, IS-136, EDGE/UWC-136

Medical/Test Instrumentation

Arbitrary Waveform Generators (ARB)

Direct Digital Synthesis (DDS)

Cable Modem Termination System (CMTS)

#### DESCRIPTION

The DAC5662A is a monolithic, dual-channel 12-bit high-speed digital-to-analog converter (DAC) with on-chip voltage reference.

Operating with update rates of up to 275 MSPS, the DAC5662A offers exceptional dynamic performance and tight-gain and offset matching, characteristics that make it suitable in either I/Q baseband or direct IF communication applications.

Each DAC has a high-impedance differential current output, suitable for single-ended or differential analog-output configurations. External resistors allow scaling the full-scale output current for each DAC separately or together, typically between 2 mA and 20 mA. An accurate on-chip voltage reference is temperature compensated and delivers a stable 1.2-V reference voltage. Optionally, an external reference may be used.

The DAC5662A has two 12-bit parallel input ports with separate clocks and data latches. For flexibility, the DAC5662A also supports multiplexed data for each DAC on one port when operating in the interleaved mode.

The DAC5662A has been specifically designed for a differential transformer coupled output with a  $50-\Omega$  doubly terminated load. For a 20-mA full-scale output current a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (-2 dBm output power) are supported.

The DAC5662A is available in a 48-pin thin quad FlatPack (TQFP). Pin compatibility between family members provides 12-bit (DAC5662A) and 14-bit (DAC5672) resolution. Furthermore, the DAC5662A is pin compatible to the DAC2902 and AD9765 dual DACs. The device is characterized for operation over the industrial temperature range of -40°C to 85°C.







This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **FUNCTIONAL BLOCK DIAGRAM**



## **AVAILABLE OPTIONS**

| T <sub>A</sub> | PACKAGED DEVICES<br>48-TQFP |  |  |
|----------------|-----------------------------|--|--|
| -40°C to 85°C  | DAC5662AIPFB                |  |  |
| -40 C to 65 C  | DAC5662AIPFBR               |  |  |



## **DEVICE INFORMATION**



## **TERMINAL FUNCTIONS**

| TERMIN        | NAL            |     | D-CODID-LOU                                                                                             |  |  |  |
|---------------|----------------|-----|---------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NO.      |                | I/O | DESCRIPTION                                                                                             |  |  |  |
| AGND          | 38             | I   | Analog ground                                                                                           |  |  |  |
| AVDD          | 47             | 1   | Analog supply voltage                                                                                   |  |  |  |
| BIASJ_A       | 44             | 0   | Full-scale output current bias for DACA                                                                 |  |  |  |
| BIASJ_B       | 41             | 0   | Full-scale output current bias for DACB                                                                 |  |  |  |
| CLKA/CLKIQ    | 18             | I   | Clock input for DACA, CLKIQ in interleaved mode.                                                        |  |  |  |
| CLKB/RESETIQ  | 19             | 1   | Clock input for DACB, RESETIQ in interleaved mode.                                                      |  |  |  |
| DA[11:0]      | 1-12           | 1   | Data port A. DA11 is MSB and DA0 is LSB. Internal pulldown.                                             |  |  |  |
| DB[11:0]      | 23-34          | 1   | Data port B. DB11 is MSB and DB0 is LSB. Internal pulldown.                                             |  |  |  |
| DGND          | 15, 21         | 1   | Digital ground                                                                                          |  |  |  |
| DVDD          | 16, 22         | 1   | Digital supply voltage                                                                                  |  |  |  |
| EXTIO         | 43             | I/O | Internal reference output (bypass with 0.1 $\mu\text{F}$ to AGND) or external reference input.          |  |  |  |
| GSET          | 42             | 1   | Gain-setting mode: H - 1 resistor, L - 2 resistors. Internal pullup.                                    |  |  |  |
| IOUTA1        | 46             | 0   | DACA current output. Full-scale with all bits of DA high.                                               |  |  |  |
| IOUTA2        | 45             | 0   | DACA complementary current output. Full-scale with all bits of DA low.                                  |  |  |  |
| IOUTB1        | 39             | 0   | DACB current output. Full-scale with all bits of DB high.                                               |  |  |  |
| IOUTB2        | 40             | 0   | DACB complementary current output. Full-scale with all bits of DB low.                                  |  |  |  |
| MODE          | 48             | 1   | Mode Select: H – Dual Bus, L – Interleaved. Internal pullup.                                            |  |  |  |
| NC            | 13, 14, 35, 36 | -   | No connection                                                                                           |  |  |  |
| SLEEP         | 37             | ı   | Sleep function control input: H – DAC in power-down mode, L – DAC in operating mode. Internal pulldown. |  |  |  |
| WRTA/WRTIQ    | 17             | ı   | Input write signal for PORT A (WRTIQ in interleaving mode).                                             |  |  |  |
| WRTB/SELECTIQ | 20             | 1   | Input write signal for PORT B (SELECTIQ in interleaving mode).                                          |  |  |  |

Copyright © 2007–2010, Texas Instruments Incorporated



## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                                                                                                                                                               |                                               | UNIT                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------|
| O mark marks are as a                                                                                                                                                                                         | AVDD <sup>(2)</sup>                           | -0.5 V to 4 V          |
| Supply voltage range  OVDD(3)  Oltage between AGND and DGND  Oltage between AVDD and DVDD  DA[11:0] and DB[11:0]  MODE,SLEEP, CLKA, IOUTA1, IOUTA2, IOU  EXTIO, BIASJ_A, BIAS  Peak input current (any input) | DVDD <sup>(3)</sup>                           | -0.5 V to 4 V          |
| Voltage between AGND and DGND                                                                                                                                                                                 |                                               | -0.5 V to 0.5 V        |
| Voltage between AVDD and DVDD                                                                                                                                                                                 |                                               | -4 V to 4 V            |
|                                                                                                                                                                                                               | DA[11:0] and DB[11:0] <sup>(3)</sup>          | -0.5 V to DVDD + 0.5 V |
| Complementary                                                                                                                                                                                                 | MODE, SLEEP, CLKA, CLKB, WRTA, WRTB(3)        | -0.5 V to DVDD + 0.5 V |
| Supply voltage range                                                                                                                                                                                          | IOUTA1, IOUTA2, IOUTB1, IOUTB2 <sup>(2)</sup> | -1.0 V to AVDD + 0.5 V |
|                                                                                                                                                                                                               | EXTIO, BIASJ_A, BIASJ_B, GSET <sup>(2)</sup>  | -0.5 V to AVDD + 0.5 V |
| Peak input current (any input)                                                                                                                                                                                |                                               | 20 mA                  |
| Peak total input current (all inputs)                                                                                                                                                                         |                                               | -30 mA                 |
| Operating free-air temperature range                                                                                                                                                                          |                                               | -40 °C to 85 °C        |
| Storage temperature range                                                                                                                                                                                     |                                               | -65 °C to 150 °C       |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, AVDD = DVDD = 3.3 V, I<sub>(OUTFS)</sub> = 20 mA, independent gain set mode (unless otherwise noted)

|                   | PARAMETER                                        | TEST CONDITIONS                                    | MIN  | TYP   | MAX      | UNIT |  |  |  |  |
|-------------------|--------------------------------------------------|----------------------------------------------------|------|-------|----------|------|--|--|--|--|
| DC Specifications |                                                  |                                                    |      |       |          |      |  |  |  |  |
|                   | Resolution                                       |                                                    | 12   |       |          | Bits |  |  |  |  |
| DC Acc            | uracy <sup>(1)</sup>                             |                                                    |      |       | <u> </u> |      |  |  |  |  |
| INL               | Integral nonlinearity                            | 41.CD 1 /012 T 05°C                                | -2   | ±0.3  | 2        | LSB  |  |  |  |  |
| DNL               | Differential nonlinearity                        | 1 LSB = $I_{(OUTFS)}/2^{12}$ , $T_A = 25^{\circ}C$ | -2   | ±0.2  | 2        | LSB  |  |  |  |  |
| Analog            | Output                                           |                                                    |      |       | · ·      |      |  |  |  |  |
|                   | Offset error                                     |                                                    |      | 0.03  |          | %FSR |  |  |  |  |
|                   | Colin come                                       | With external reference                            |      | ±0.25 |          | %FSR |  |  |  |  |
|                   | Gain error                                       | With internal reference                            |      | ±0.5  |          | %FSR |  |  |  |  |
|                   | Minimum full-scale output current <sup>(2)</sup> |                                                    |      | 2     |          | mA   |  |  |  |  |
|                   | Maximum full-scale output current (2)            |                                                    |      | 20    |          | mA   |  |  |  |  |
|                   | Gain mismatch                                    | With internal reference                            | -2   | 0.07  | +2       | %FSR |  |  |  |  |
|                   | Output voltage compliance range (3)              |                                                    | -1   |       | 1.25     | V    |  |  |  |  |
| R <sub>O</sub>    | Output resistance                                |                                                    |      | 300   |          | kΩ   |  |  |  |  |
| Co                | Output capacitance                               |                                                    |      | 5     |          | pF   |  |  |  |  |
| Referen           | ce Output                                        |                                                    |      |       |          |      |  |  |  |  |
|                   | Reference voltage                                |                                                    | 1.14 | 1.2   | 1.26     | V    |  |  |  |  |
|                   | Reference output current <sup>(4)</sup>          |                                                    |      | 100   |          | nA   |  |  |  |  |

Measured differentially through 50  $\Omega$  to AGND.

Measured with respect to AGND.

Measured with respect to DGND.

Nominal full-scale current,  $I_{(OUTFS)}$ , equals 32x the IBIAS current. The lower limit of the output compliance is determined by the CMOS process. Exceeding this limit may result in transistor breakdown, resulting in reduced reliability of the DAC5662A device. The upper limit of the output compliance is determined by the load resistors and full-scale output current. Exceeding the upper limit adversely affects distortion performance and integral nonlinearity.

Use an external buffer amplifier with high impedance input to drive any external load.



## **ELECTRICAL CHARACTERISTICS (continued)**

over operating free-air temperature range, AVDD = DVDD = 3.3 V,  $I_{\text{(OUTFS)}} = 20 \text{ mA}$ , independent gain set mode (unless otherwise noted)

**TEST CONDITIONS** TYP MAX **PARAMETER** MIN UNIT Reference Input ٧ 1.25  $V_{(EXTIO)}$ Input voltage 0.1 Input resistance 1  $M\Omega$ 300 kHz Small signal bandwidth рF Input capacitance 100 **Temperature Coefficients** Offset drift 0 ppm of FSR/°C ppm of With external reference ±50 FSR/°C Gain drift ppm of With internal reference ±50 FSR/°C Reference voltage drift ±20 ppm/°C

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range, AVDD = DVDD = 3.3 V,  $I_{\text{(OUTFS)}} = 20 \text{ mA}$ ,  $f_{\text{DATA}} = 200 \text{ MSPS}$ ,  $f_{\text{OUT}} = 1 \text{ MHz}$ , independent gain set mode (unless otherwise noted)

|                     | PARAMETER                         | TEST CONDITIONS                                         | MIN  | TYP  | MAX | UNIT      |
|---------------------|-----------------------------------|---------------------------------------------------------|------|------|-----|-----------|
| Power Su            | upply                             |                                                         |      |      | •   |           |
| AVDD                | Analog supply voltage             |                                                         | 3    | 3.3  | 3.6 | V         |
| DVDD                | Digital supply voltage            |                                                         | 3    | 3.3  | 3.6 | V         |
| I <sub>(AVDD)</sub> |                                   | Including output current through load resistor          |      | 75   | 90  | mA        |
|                     | Supply current, analog            | Sleep mode with clock                                   |      | 2.5  | 6   | mA        |
|                     |                                   | Sleep mode without clock                                |      | 2.5  |     | mA        |
|                     |                                   |                                                         |      | 25   | 38  | mA        |
| I <sub>(DVDD)</sub> | Supply current, digital           | Sleep mode with clock                                   |      | 12.5 | 18  | mA        |
|                     |                                   | Sleep mode without clock                                |      | <10  |     | μA        |
|                     |                                   |                                                         |      | 330  | 390 |           |
|                     | Power dissipation                 | Sleep mode without clock                                |      | 15   |     | mW        |
|                     |                                   | f <sub>DATA</sub> = 275 MSPS, f <sub>OUT</sub> = 20 MHz |      | 350  |     |           |
| APSSR               | Barra a sura di saria di sa saria |                                                         | -0.2 |      | 0.2 | 0/ 500 // |
| DPSRR               | Power supply rejection ratio      |                                                         | -0.2 |      | 0.2 | %FSR/\    |
| T <sub>A</sub>      | Operating free-air temperature    |                                                         | -40  |      | 85  | °C        |

Copyright © 2007–2010, Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS**

AC specifications over operating free-air temperature range, AVDD = DVDD = 3.3 V,  $I_{(OUTFS)}$  = 20 mA, independent gain set mode, differential 1:1 impedance ratio transformer coupled output,  $50-\Omega$  doubly terminated load (unless otherwise noted)

|                  | PARAMETER                                 | TEST CONDITIONS                                                                                                                     | MIN | TYP | MAX | UNIT   |
|------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Analog O         | utput                                     |                                                                                                                                     |     |     |     |        |
| f <sub>clk</sub> | Maximum output update rate <sup>(1)</sup> |                                                                                                                                     | 275 |     |     | MSPS   |
| t <sub>s</sub>   | Output settling time to 0.1% (DAC)        | Mid-scale transition                                                                                                                |     | 20  |     | ns     |
| tr               | Output rise time 10% to 90% (OUT)         |                                                                                                                                     |     | 1.4 |     | ns     |
| f                | Output fall time 90% to 10% (OUT)         |                                                                                                                                     |     | 1.5 |     | ns     |
|                  |                                           | I <sub>(OUTFS)</sub> = 20 mA                                                                                                        |     | 55  |     | pA/√Hz |
|                  | Output noise                              | I <sub>(OUTFS)</sub> = 2 mA                                                                                                         |     | 30  |     | pA/√Hz |
| AC Linea         | rity                                      |                                                                                                                                     |     |     |     |        |
|                  |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 50<br>MSPS, f <sub>OUT</sub> = 1 MHz, I <sub>(OUTFS)</sub> = 0 dB      |     | 81  |     |        |
|                  |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 50<br>MSPS, f <sub>OUT</sub> = 1 MHz, I <sub>(OUTFS)</sub> = -6 dB     |     | 83  |     |        |
| SFDR             |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 50<br>MSPS, f <sub>OUT</sub> = 1 MHz, I <sub>(OUTFS)</sub> = -12 dB    |     | 81  |     |        |
|                  |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 100<br>MSPS, f <sub>OUT</sub> = 5 MHz                                  |     | 85  |     |        |
|                  | Spurious free dynamic range               | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 100<br>MSPS, f <sub>OUT</sub> = 20 MHz                                 |     | 78  |     | dBc    |
|                  |                                           | 1st Nyquist zone, T <sub>MIN</sub> to T <sub>MAX</sub> , f <sub>DATA</sub> = 200<br>MSPS, f <sub>OUT</sub> = 20 MHz                 | 66  | 71  |     |        |
|                  |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 200<br>MSPS, f <sub>OUT</sub> = 41 MHz                                 |     | 68  |     |        |
|                  |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 275<br>MSPS, f <sub>OUT</sub> = 20 MHz                                 |     | 72  |     |        |
|                  |                                           | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 100<br>MSPS, f <sub>OUT</sub> = 5 MHz                                  |     | 73  |     |        |
| SNR              | Signal-to-noise ratio                     | 1st Nyquist zone, T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 200<br>MSPS, f <sub>OUT</sub> = 20 MHz                                 |     | 67  |     | dB     |
|                  |                                           | W-CDMA signal with 3.84-MHz Bandwidth, f <sub>DATA</sub> = 61.44 MSPS, IF = 15.360 MHz                                              |     | 70  |     |        |
| ACLR             | Adjacent channel leakage ratio            | W-CDMA signal with 3.84-MHz Bandwidth, f <sub>DATA</sub> = 122.88 MSPS, IF = 30.72 MHz                                              |     | 70  |     | dB     |
|                  | Third-order two-tone                      | Each tone at -6 dBFS, $T_A$ = 25°C, $f_{DATA}$ = 200 MSPS, $f_{OUT}$ = 45.4 and 46.4 MHz                                            |     | 62  |     |        |
| IMD3             | intermodulation                           | Each tone at -6 dBFS, $T_A = 25$ °C, $f_{DATA} = 100$ MSPS, $f_{OUT} = 15.1$ and 16.1 MHz                                           |     | 78  |     | dBc    |
|                  |                                           | Each tone at -12 dBFS, T <sub>A</sub> = 25°C,<br>f <sub>DATA</sub> = 100 MSPS, f <sub>OUT</sub> = 15.6, 15.8, 16.2,<br>and 16.4 MHz |     | 77  |     |        |
| MD               | Four-tone intermodulation                 | Each tone at -12 dBFS, T <sub>A</sub> = 25°C,<br>f <sub>DATA</sub> = 165 MSPS, f <sub>OUT</sub> = 68.8, 69.6, 71.2,<br>and 72.0 MHz |     | 56  |     | dBc    |
|                  |                                           | Each tone at -12 dBFS, $T_A$ = 25°C, $f_{DATA}$ = 165 MSPS, $f_{OUT}$ = 19.0, 19.1, 19.3, and 19.4 MHz                              |     | 74  |     |        |
|                  | Channel isolation                         | T <sub>A</sub> = 25°C, f <sub>DATA</sub> = 165 MSPS,<br>f <sub>OUT</sub> (CH1) = 20 MHz, f <sub>OUT</sub> (CH2) = 21 MHz            |     | 97  |     | dBc    |

<sup>(1)</sup> Specified by design and bench characterization. Not production tested.



## **ELECTRICAL CHARACTERISTICS**

Digital specifications over operating free-air temperature range, AVDD = DVDD = 3.3 V, I<sub>(OUTFS)</sub> = 20 mA (unless otherwise

noted)

|                       | PARAMETER                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |  |  |  |
|-----------------------|------------------------------------|-----------------|-----|-----|-----|------|--|--|--|
| Digital Input         |                                    |                 |     |     |     |      |  |  |  |
| V <sub>IH</sub>       | High-level input voltage           |                 | 2   |     | 3.3 | V    |  |  |  |
| $V_{IL}$              | Low-level input voltage            |                 | 0   |     | 0.8 | V    |  |  |  |
| I <sub>IH</sub>       | High-level input current           |                 |     | ±50 |     | μΑ   |  |  |  |
| I <sub>IL</sub>       | Low-level input current            |                 |     | ±10 |     | μΑ   |  |  |  |
| I <sub>IH(GSET)</sub> | High-level input current, GSET pin |                 |     | 7   |     | μΑ   |  |  |  |
| I <sub>IL(GSET)</sub> | Low-level input current, GSET pin  |                 |     | -30 |     | μΑ   |  |  |  |
| I <sub>IH(MODE)</sub> | High-level input current, MODE pin |                 |     | -30 |     | μΑ   |  |  |  |
| I <sub>IL(MODE)</sub> | Low-level input current, MODE pin  |                 |     | -80 |     | μΑ   |  |  |  |
| Cı                    | Input capacitance                  |                 |     | 5   |     | pF   |  |  |  |

## **SWITCHING CHARACTERISTICS**

Digital specifications over operating free-air temperature range, AVDD = DVDD = 3.3 V, IOUTFS = 20 mA (unless otherwise noted)

|                  | PARAMETER                         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------|-----------------|-----|-----|-----|------|
| Timing           | - Dual Bus Mode                   |                 |     |     | •   |      |
| t <sub>su</sub>  | Input setup time                  |                 | 1   |     |     | ns   |
| t <sub>h</sub>   | Input hold time                   |                 | 1   |     |     | ns   |
| t <sub>LPH</sub> | Input clock pulse high time       |                 |     | 2   |     | ns   |
| $t_{LAT}$        | Clock latency (WRTA/B to outputs) |                 | 4   |     | 4   | clk  |
| t <sub>PD</sub>  | Propagation delay time            |                 |     | 1.5 |     | ns   |
| Timing           | - Single Bus Interleaved Mode     |                 |     |     |     |      |
| t <sub>su</sub>  | Input setup time                  |                 |     | 0.5 |     | ns   |
| t <sub>h</sub>   | Input hold time                   |                 |     | 0.5 |     | ns   |
| t <sub>LAT</sub> | Clock latency (WRTA/B to outputs) | ·               | 4   |     | 4   | clk  |
| t <sub>PD</sub>  | Propagation delay time            |                 |     | 1.5 |     | ns   |

Product Folder Link(s): DAC5662A

## **TYPICAL CHARACTERISTICS**

# INTEGRAL NONLINEARITY vs



# DIFFERENTIAL NONLINEARITY vs





## TYPICAL CHARACTERISTICS (continued)

#### SPURIOUS-FREE DYNAMIC RANGE



#### Figure 3.

## SPURIOUS-FREE DYNAMIC RANGE



Figure 4.

#### SPURIOUS-FREE DYNAMIC RANGE



Figure 5.

## SPURIOUS-FREE DYNAMIC RANGE



Figure 6.

## **TYPICAL CHARACTERISTICS (continued)**



SINGLE-TONE SPECTRUM



Figure 7.

**TWO-TONE IMD3** 





Figure 9.

**TWO-TONE IMD3** vs



Figure 10.

**TWO-TONE SPECTRUM** 



## TYPICAL CHARACTERISTICS (continued)







Figure 13.



29.5

30.0

f – Frequency – MHz Figure 12.

**POWER** 

30.5

31.0

31.5

32.0



G013



## **Digital Inputs and Timing**

## **Digital Inputs**

The data input ports of the DAC5662A accept a standard positive coding with data bit D11 being the most significant bit (MSB). The converter outputs support a clock rate of up to 275 MSPS. The best performance will typically be achieved with a symmetric duty cycle for write and clock; however, the duty cycle may vary as long as the timing specifications are met. Similarly, the setup and hold times may be chosen within their specified limits

All digital inputs of the DAC5662A are CMOS compatible. Figure 15 and Figure 16 show schematics of the equivalent CMOS digital inputs of the DAC5662A. The pullup and pulldown circuitry is approximately equivalent to  $100k\Omega$ . The 12-bit digital data input follows the offset positive binary coding scheme. The DAC5662A is designed to operate with a digital supply (DVDD) of 3 V to 3.6 V.



Figure 15. CMOS/TTL Digital Equivalent Input With Internal Pulldown Resistor



Figure 16. CMOS/TTL Digital Equivalent Input With Internal Pullup Resistor

## Input Interfaces

The DAC5662A features two operating modes selected by the MODE pin, as shown in Table 1.

- For dual-bus input mode, the device essentially consists of two separate DACs. Each DAC has its own separate data input bus, clock input, and data write signal (data latch-in).
- In single-bus interleaved mode, the data should be presented interleaved at the I-channel input bus. The Q-channel input bus is not used in this mode. The clock and write input are now shared by both DACs.



#### Table 1. Operating Modes

| MODE PIN  | Mode pin connected to DGND                                             | Mode pin connected to DVDD                |
|-----------|------------------------------------------------------------------------|-------------------------------------------|
| Bus input | Single-bus interleaved mode, clock and write input equal for both DACs | Dual-bus mode, DACs operate independently |

## **Dual-Bus Data Interface and Timing**

In dual-bus mode, the MODE pin is connected to DVDD. The two converter channels within the DAC5662A consist of two independent, 12-bit, parallel data ports. Each DAC channel is controlled by its own set of write (WRTA, WRTB) and clock (CLKA, CLKB) lines. The WRT lines control the channel input latches and the CLK lines control the DAC latches. The data is first loaded into the input latch by a rising edge of the WRT line

The internal data transfer requires a correct sequence of write and clock inputs, since essentially two clock domains having equal periods (but possibly different phases) are input to the DAC5662A. This is defined by a minimum requirement of the time between the rising edge of the clock and the rising edge of the write inputs. This essentially implies that the rising edge of CLK must occur at the same time or before the rising edge of the WRT signal. A minimum delay of 2 ns should be maintained if the rising edge of the clock occurs after the rising edge of the write. Note that these conditions are satisfied when the clock and write inputs are connected externally. Note that all specifications were measured with the WRT and CLK lines connected together.



Figure 17. Dual Bus Mode Operation

#### Single-Bus Interleaved Data Interface and Timing

In single-bus interleaved mode, the MODE pin is connected to DGND. Figure 18 shows the timing diagram. In interleaved mode, the I- and Q-channels share the write input (WRTIQ) and update clock (CLKIQ and internal CLKDACIQ). Multiplexing logic directs the input word at the I-channel input bus to either the I-channel input latch (SELECTIQ is high) or to the Q-channel input latch (SELECTIQ is low). When SELECTIQ is high, the data value in the Q-channel latch is retained by presenting the latch output data to its input again. When SELECTIQ is low, the data value in the I-channel latch is retained by presenting the latch output data to its input.

In interleaved mode, the I-channel input data rate is twice the update rate of the DAC core. As in dual-bus mode, it is important to maintain a correct sequence of write and clock inputs. The edge-triggered flip-flops latch the I- and Q-channel input words on the rising edge of the write input (WRTIQ). This data is presented to the I- and Q-DAC latches on the following falling edge of the write inputs. The DAC5662A clock input is divided by a factor of two before it is presented to the DAC latches.

Copyright © 2007–2010, Texas Instruments Incorporated Submit Documents

Correct pairing of the I- and Q-channel data is done by RESETIQ. In interleaved mode, the clock input CLKIQ is divided by two, which would translate to a non-deterministic relation between the rising edges of the CLKIQ and CLKDACIQ. RESETIQ ensures, however, that the correct position of the rising edge of CLKDACIQ with respect to the data at the input of the DAC latch is determined. CLKDACIQ is disabled (low) when RESETIQ is high.



Figure 18. Single-Bus Interleaved Mode Operation



#### APPLICATION INFORMATION

## **Theory of Operation**

The architecture of the DAC5662A uses a current steering technique to enable fast switching and high update rate. The core element within the monolithic DAC is an array of segmented current sources that are designed to deliver a full-scale output current of up to 20 mA. An internal decoder addresses the differential current switches each time the DAC is updated and a corresponding output current is formed by steering all currents to either output summing node, IOUT1 and IOUT2. The complementary outputs deliver a differential output signal, which improves the dynamic performance through reduction of even-order harmonics, common-mode signals (noise), and double the peak-to-peak output signal swing by a factor of two, compared to single-ended operation.

The segmented architecture results in a significant reduction of the glitch energy, improves the dynamic performance (SFDR), and DNL. The current outputs maintain a high output impedance of greater than 300 k $\Omega$ .

When GSET is high (one resistor mode), the full-scale output current for both DACs is determined by the ratio of the internal reference voltage (1.2 V) and an external resistor RSET connected to BIASJ\_A. When GSET is low (two resistor mode), the full-scale output current for each DACs is determined by the ratio of the internal reference voltage (1.2 V) and separate external resistors RSET connected to BIASJ\_A and BIASJ\_B. The resulting IREF is internally multiplied by a factor of 32 to produce an effective DAC output current that can range from 2 mA to 20 mA, depending on the value of RSET.

The DAC5662A is split into a digital and an analog portion, each of which is powered through its own supply pin. The digital section includes edge-triggered input latches and the decoder logic, while the analog section comprises the current source array with its associated switches, and the reference circuitry.

#### **DAC Transfer Function**

Each of the DACs in the DAC5662A has a set of complementary current outputs, IOUT1 and IOUT2. The full-scale output current, I(OUTES), is the summation of the two complementary output currents:

$$I_{OUTFS} = I_{OUT1} + I_{OUT2}$$
 (1)

The individual output currents depend on the DAC code and can be expressed as:

$$I_{OUT1} = I_{OUTFS} \times \left(\frac{Code}{4096}\right)$$
 (2)

$$I_{OUT2} = I_{OUTFS} \times \left( \frac{4095 - Code}{4096} \right)$$
 (3)

where Code is the decimal representation of the DAC data input word. Additionally, I(OUTFS) is a function of the reference current IREF, which is determined by the reference voltage and the external setting resistor (RSET).

$$I_{OUTFS} = 32 \times I_{REF} = 32 \times \frac{V_{REF}}{R_{SET}}$$
 (4)

In most cases, the complementary outputs drive resistive loads or a terminated transformer. A signal voltage develops at each output according to:

$$V_{OUT1} = I_{OUT1} \times R_{LOAD}$$
 (5)

$$V_{OUT2} = I_{OUT2} \times R_{LOAD}$$
 (6)

The value of the load resistance is limited by the output compliance specification of the DAC5662A. To maintain specified linearity performance, the voltage for IOUT1 and IOUT2 should not exceed the maximum allowable compliance range.

Copyright © 2007-2010, Texas Instruments Incorporated



The total differential output voltage is:

$$V_{OUTDIFF} = V_{OUT1} - V_{OUT2}$$
 (7)

$$V_{OUTDIFF} = \frac{(2 \times Code - 4095)}{4096} \times I_{OUTFS} \times R_{LOAD}$$
(8)

#### **Analog Outputs**



Figure 19. Analog Outputs

The DAC5662A provides two complementary current outputs, IOUT1 and IOUT2. The simplified circuit of the analog output stage representing the differential topology is shown in Figure 19. The output impedance of IOUT1 and IOUT2 results from the parallel combination of the differential switches, along with the current sources and associated parasitic capacitances.

The signal voltage swing that may develop at the two outputs, IOUT1 and IOUT2, is limited by a negative and positive compliance. The negative limit of -1 V is given by the breakdown voltage of the CMOS process and exceeding it compromises the reliability of the DAC5662A or even causes permanent damage. With the full-scale output set to 20 mA, the positive compliance equals 1.2 V. Note that the compliance range decreases to about 1 V for a selected output current of  $I_{(OUTFS)} = 2$  mA. Care should be taken that the configuration of DAC5662A does not exceed the compliance range to avoid degradation of the distortion performance and integral linearity.

Best distortion performance is typically achieved with the maximum full-scale output signal limited to approximately  $0.5~V_{PP}$ . This is the case for a  $50-\Omega$  doubly terminated load and a 20-mA full-scale output current. A variety of loads can be adapted to the output of the DAC5662A by selecting a suitable transformer while maintaining optimum voltage levels at IOUT1 and IOUT2. Furthermore, using the differential output configuration in combination with a transformer will be instrumental for achieving excellent distortion performance. Common-mode errors, such as even-order harmonics or noise, can be substantially reduced. This is particularly the case with high output frequencies.

For those applications requiring the optimum distortion and noise performance, it is recommended to select a full-scale output of 20 mA. A lower full-scale range of 2 mA may be considered for applications that require low power consumption, but can tolerate a slight reduction in performance level.

## **Output Configurations**

The current outputs of the DAC5662A allow for a variety of configurations. As mentioned previously, utilizing the converter's differential outputs yield the best dynamic performance. Such a differential output circuit may consist of an RF transformer or a differential amplifier configuration. The transformer configuration is ideal for most applications with ac coupling, while op amps will be suitable for a dc-coupled configuration.



The single-ended configuration may be considered for applications requiring a unipolar output voltage. Connecting a resistor from either one of the outputs to ground converts the output current into a ground-referenced voltage signal. To improve on the dc linearity by maintaining a virtual ground, an I-to-V or op-amp configuration may be considered.

#### **Differential With Transformer**

Using an RF transformer provides a convenient way of converting the differential output signal into a single-ended signal while achieving excellent dynamic performance. The appropriate transformer should be carefully selected based on the output frequency spectrum and impedance requirements.

The differential transformer configuration has the benefit of significantly reducing common-mode signals, thus improving the dynamic performance over a wide range of frequencies. Furthermore, by selecting a suitable impedance ratio (winding ratio) the transformer can be used to provide optimum impedance matching while controlling the compliance voltage for the converter outputs.

Figure 20 and Figure 21 show  $50-\Omega$  doubly terminated transformer configurations with 1:1 and 4:1 impedance ratios, respectively. Note that the center tap of the primary input of the transformer has to be grounded to enable a dc-current flow. Applying a 20-mA full-scale output current would lead to a  $0.5-V_{PP}$  output for a 1:1 transformer and a  $1-V_{PP}$  output for a 4:1 transformer. In general, the 1:1 transformer configuration has a better output distortion, but the 4:1 transformer has 6 dB higher output power.



Figure 20. Driving a Doubly Terminated 50-Ω Cable Using a 1:1 Impedance Ratio Transformer



Figure 21. Driving a Doubly Terminated 50-Ω Cable Using a 4:1 Impedance Ratio Transformer



## **Single-Ended Configuration**

Figure 22 shows the single-ended output configuration, where the output current IOUT1 flows into an equivalent load resistance of 25  $\Omega$ . Node IOUT2 should be connected to AGND or terminated with a resistor of 25  $\Omega$  to AGND. The nominal resistor load of 25  $\Omega$  gives a differential output swing of 1  $V_{PP}$  when applying a 20-mA full-scale output current.



Figure 22. Driving a Doubly Terminated 50-Ω Cable Using a Single-Ended Output

#### **Reference Operation**

## **Internal Reference**

The DAC5662A has an on-chip reference circuit which comprises a 1.2-V bandgap reference and two control amplifiers, one for each DAC. The full-scale output current,  $I_{(OUTFS)}$ , of the DAC5662A is determined by the reference voltage, VREF, and the value of resistor RSET.  $I_{(OUTFS)}$  is calculated by:

$$I_{OUTFS} = 32 \times I_{REF} = 32 \times \frac{V_{REF}}{R_{SET}}$$
 (9)

The reference control amplifier operates as a V-to-I converter producing a reference current, IREF, which is determined by the ratio of VREF and RSET (see Equation 9). The full-scale output current, I<sub>(OUTFS)</sub>, results from multiplying IREF by a fixed factor of 32.

Using the internal reference, a  $2-k\Omega$  resistor value results in a full-scale output of approximately 20 mA. Resistors with a tolerance of 1% or better should be considered. Selecting higher values, the output current can be adjusted from 20 mA down to 2 mA. Operating the DAC5662A at lower than 20-mA output currents may be desirable for reasons of reducing the total power consumption, improving the distortion performance, or observing the output compliance voltage limitations for a given load condition.

It is recommended to bypass the EXTIO pin with a ceramic chip capacitor of 0.1 µF or more. The control amplifier is internally compensated and its small signal bandwidth is approximately 300 kHz.

#### **External Reference**

The internal reference can be disabled by simply applying an external reference voltage into the EXTIO pin, which in this case functions as an input. The use of an external reference may be considered for applications that require higher accuracy and drift performance or to add the ability of dynamic gain control.

While a 0.1- $\mu$ F capacitor is recommended to be used with the internal reference, it is optional for the external reference operation. The reference input, EXTIO, has a high input impedance (1 M $\Omega$ ) and can easily be driven by various sources. Note that the voltage range of the external reference should stay within the compliance range of the reference input.



#### **Gain Setting Option**

The full-scale output current on the DAC5662A can be set two ways: either for each of the two DAC channels independently or for both channels simultaneously. For the independent gain set mode, the GSET pin (pin 42) must be low (i.e. connected to AGND). In this mode, two external resistors are required — one RSET connected to the BIASJ\_A pin (pin 44) and the other to the BIASJ\_B pin (pin 41). In this configuration, the user has the flexibility to set and adjust the full-scale output current for each DAC independently, allowing for the compensation of possible gain mismatches elsewhere within the transmit signal path.

Alternatively, bringing the GSET pin high (i.e. connected to AVDD), the DAC5662A switches into the simultaneous gain set mode. Now the full-scale output current of both DAC channels is determined by only one external RSET resistor connected to the BIASJ\_A pin. The resistor at the BIASJ\_2 pin may be removed, however this is not required since this pin is not functional in this mode and the resistor has no effect on the gain equation.

#### Sleep Mode

The DAC5662A features a power-down function which can be used to reduce the total supply current to less than 3.5 mA over the specified supply range if no clock is present. Applying a logic high to the SLEEP pin initiates the power-down mode, while a logic low enables normal operation. When left unconnected, an internal active pulldown circuit enables the normal operation of the converter.

Copyright © 2007-2010, Texas Instruments Incorporated



## **REVISION HISTORY**

| Cł | Changes from Revision A (May 2009) to Revision B                                                                                                     |   |  |  |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|
| •  | Changed the font for Greek μ symbols in the Digital Input section of the Elec Char table (UNIT column) to μ symbols recognized by the PDF formatter. | 7 |  |  |  |  |



## PACKAGE OPTION ADDENDUM

26-Oct-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| DAC5662AIPFB     | ACTIVE | TQFP         | PFB                | 48   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC5662AI            | Samples |
| DAC5662AIPFBR    | ACTIVE | TQFP         | PFB                | 48   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC5662AI            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

26-Oct-2016

| In no event shall TI's liabilit | v arising out of such information | exceed the total purchase price | ce of the TI part(s) at issue in th | is document sold by TI to Cu | stomer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------------|-------------------------------------|------------------------------|----------------------------|
|                                 |                                   |                                 |                                     |                              |                            |

## PACKAGE MATERIALS INFORMATION

www.ti.com 16-Jul-2012

## TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC5662AIPFBR | TQFP            | PFB                | 48 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.5        | 12.0       | 16.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Jul-2012



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC5662AIPFBR | TQFP         | PFB             | 48   | 1000 | 367.0       | 367.0      | 38.0        |

## PFB (S-PQFP-G48)

## PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

# PFB (S-PQFP-G48)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity