











LP2992



SNVS171I - NOVEMBER 2001 - REVISED NOVEMBER 2015

# LP2992 Micropower 250-mA Low-Noise Ultralow-Dropout Regulator in SOT-23 and WSON Packages Designed for Use With Very Low-ESR Output Capacitors

#### **Features**

- Input Voltage Range: 2.2 V to 16 V
- Output Voltage Range: 1.5 V to 5 V
- Wide Supply Voltage Range (16-V Maximum)
- Ultralow-Dropout Voltage
- Specified 250-mA Output Current
- Smallest Possible Size (SOT-23, WSON Package)
- Requires Minimum External Components
- Stable With Low-ESR Output Capacitor
- < 1-µA Quiescent Current When Shut Down
- Low Ground Pin Current at All Loads
- Output Voltage Accuracy 1% (A Grade)
- High Peak Current Capability
- Low  $Z_{OUT}$ : 0.3- $\Omega$  Typical (10 Hz to 1 MHz)
- Overtemperature and Overcurrent Protection
- -40°C to +125°C Junction Temperature Range
- Custom Voltages Available

## Applications

- Cellular Phones
- Palmtop/Laptop Computers
- Personal Digital Assistants (PDA)
- Camcorders, Personal Stereos, Cameras

## 3 Description

The LP2992 is a 250-mA, fixed-output voltage regulator designed to provide ultralow-dropout and low noise in battery-powered applications.

Using an optimized Vertically Integrated PNP (VIP) process, the LP2992 delivers unequaled performance in all specifications critical to battery-powered designs:

- Dropout voltage: Typically 450 mV at 250-mA load, and 5 mV at 1-mA load.
- Ground pin current: Typically 1500 µA at 250-mA load, and 75 µA at 1-mA load.
- Enhanced stability: The LP2992 is stable with output capacitor equivalent series resistance (ESR) as low as 5 m $\Omega$  which allows the use of ceramic capacitors on the output.
- Sleep mode: Less than 1-µA quiescent current when ON/OFF pin is pulled low.
- Smallest possible size: SOT-23 and WSON packages use absolute minimum board space.
- Precision output: 1% tolerance output voltages available (A grade).
- Low noise: By adding a 10-nF bypass capacitor, output noise can be reduced to 30 µV (typical).
- Multiple voltage options, from 1.5 V to 5 V, are available as standard products. Consult factory for custom voltages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| 1 D0000     | WSON (6)   | 3.29 mm × 2.92 mm |  |  |
| LP2992      | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic





| Table of Contents | Tak | ole | of | Contents |
|-------------------|-----|-----|----|----------|
|-------------------|-----|-----|----|----------|

| 1 | Features 1                           |    | 7.4 Device Functional Modes                      | 14               |
|---|--------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                       | 8  | Application and Implementation                   | 15               |
| 3 | Description 1                        |    | 8.1 Application Information                      | 15               |
| 4 | Revision History2                    |    | 8.2 Typical Application                          | 15               |
| 5 | Pin Configuration and Functions      | 9  | Power Supply Recommendations                     | 21               |
| 6 | Specifications4                      | 10 | Layout                                           | <mark>2</mark> 1 |
| • | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines                           |                  |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Examples                             | <u>2</u> 1       |
|   | 6.3 Recommended Operating Conditions |    | 10.3 WSON Mounting                               | 22               |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support                 | 23               |
|   | 6.5 Electrical Characteristics       |    | 11.1 Documentation Support                       | 23               |
|   | 6.6 Typical Characteristics          |    | 11.2 Community Resources                         | 23               |
| 7 | Detailed Description                 |    | 11.3 Trademarks                                  | 23               |
| - | 7.1 Overview                         |    | 11.4 Electrostatic Discharge Caution             | 23               |
|   | 7.2 Functional Block Diagram         |    | 11.5 Glossary                                    | 23               |
|   | 7.3 Feature Description              | 12 | Mechanical, Packaging, and Orderable Information | 23               |
|   |                                      |    |                                                  |                  |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | changes from Revision H (January 2015) to Revision I                                                                                                                                                             | Page           |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | Added top navigator icon for TI Design                                                                                                                                                                           | 1              |
| • | Changed "174.2°C/W" to "169.7°C/W" in footnote 3 to Abs Max table.                                                                                                                                               | 4              |
| • | Changed ESD Ratings table to differentiate different values for different pins/packages.                                                                                                                         | 4              |
| • | Added new footnotes 2 and 3 to Thermal Information table; update thermal values for DBV (SOT-23) package                                                                                                         | <mark>5</mark> |
| • | Added Power Dissipation and Estimating Junction Temperature subsections                                                                                                                                          | 18             |
| • | Added additional related document links                                                                                                                                                                          | 23             |
| С | changes from Revision G (March 2013) to Revision H                                                                                                                                                               | Page           |
| • | Added Device Information and ESD Ratings tables, Pin Configuration and Functions, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and |                |
|   | Documentation Support, and Mechanical, Packaging, and Orderable Information sections; update Thermal Values and pin names                                                                                        | 1              |
| _ | Documentation Support, and Mechanical, Packaging, and Orderable Information sections; update Thermal Values and pin names                                                                                        | 1              |

Submit Documentation Feedback

Copyright © 2001–2015, Texas Instruments Incorporated



## 5 Pin Configuration and Functions





## **Pin Functions**

|        |     | PIN    |                     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                 |
|--------|-----|--------|---------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | DBV | NAME   | NGD                 | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                 |
| BYPASS | 4   | BYPASS | 1                   | ı   | Bypass capacitor for low-noise operation.                                                                                                                                                                                                                                   |
| GND    | 2   | GND    | 2                   | _   | Ground.                                                                                                                                                                                                                                                                     |
| IN     | 1   | IN     | 4                   | 1   | Unregulated input voltage.                                                                                                                                                                                                                                                  |
| -      | -   | N/C    | 5                   | -   | No internal connection. Connect to GND or leave open.                                                                                                                                                                                                                       |
| ON/OFF | 3   | ON/OFF | 3                   | 1   | A low voltage on this pin disables the device, and the regulator enters a sleep mode. A high voltage on this pin enables the device.                                                                                                                                        |
| OUT    | 5   | OUT    | 6                   | 0   | Regulated output voltage. This pin requires an output capacitor to maintain stability. See the <i>Detailed Design Procedure</i> section for output capacitor details.                                                                                                       |
| _      | _   | DAP    | Exposed thermal pad | _   | The exposed die attach pad on the bottom of the package must be connected to a copper thermal pad on the PCB at ground potential. Connect to ground potential or leave floating. Do not connect to any potential other than the same ground potential seen at device pin 2. |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                                |   | MIN                | MAX         | UNIT |
|------------------------------------------------|---|--------------------|-------------|------|
| Lead temperature (soldering, 5 seconds)        |   |                    | 260         | °C   |
| Power dissipation <sup>(3)</sup>               |   | Internally Limited |             |      |
| Input supply voltage (survival)                |   | -0.3               | 16          | V    |
| Shutdown input voltage (survival)              |   | -0.3               | 16          | V    |
| Output voltage (survival) <sup>(4)</sup>       |   | -0.3               | 9           | V    |
| I <sub>OUT</sub> (survival)                    | S | Short-circu        | t protected |      |
| Input-output voltage (survival) <sup>(5)</sup> |   | -0.3               | 16          | V    |
| Storage temperature, T <sub>stg</sub>          |   | -65                | 150         | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) If Military- or Aerospace-specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J(MAX)</sub>, the junction-to-ambient thermal resistance, R<sub>θJA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated using:

 $P_{(MAX)} = (T_{J(MAX)} - T_A) / R_{\theta JA}$ 

- Where the value of R<sub>BJA</sub> for the SOT-23 package is 169.7°C/W in a typical PC board mounting and the WSON package is 72.3°C/W. Exceeding the maximum allowable dissipation causes excessive die temperature, and the regulator goes into thermal shutdown.
- (4) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP2992 output must be diode-clamped to ground.
- (5) The output PNP structure contains a diode between the IN to OUT pins that is normally reverse-biased. Reversing the polarity from V<sub>IN</sub> to V<sub>OUT</sub> turns on this diode.

## 6.2 ESD Ratings

|                    |               |                                                        |                                                                 | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------|-----------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | Pins 3 and 4 (SOT)<br>Pins 1 and 3 (WSON)                       | ±1000 | V    |
| V <sub>(ESD)</sub> | discharge     |                                                        | All pins except 3 and 4 (SOT)<br>All pins except 1 and 3 (WSON) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                     |                                | MIN                | MAX      | UNIT |
|---------------------|--------------------------------|--------------------|----------|------|
| V <sub>IN</sub>     | Input supply voltage           | 2.2 <sup>(1)</sup> | 16       | V    |
| V <sub>ON/OFF</sub> | ON/OFF input voltage           | 0                  | $V_{IN}$ | V    |
| I <sub>OUT</sub>    | Output current                 |                    | 250      | mA   |
| TJ                  | Operating junction temperature | -40                | 125      | °C   |

(1) Recommended minimum  $V_{IN}$  is the greater of 2.2 V or  $V_{OUT}$  + rated dropout voltage (maximum) for operating load current.



#### 6.4 Thermal Information

|                                 |                                                   | L      | LP2992        |      |  |  |
|---------------------------------|---------------------------------------------------|--------|---------------|------|--|--|
|                                 | THERMAL METRIC <sup>(1)</sup>                     |        | NGD (WSON)(2) | UNIT |  |  |
|                                 |                                                   | 5 PINS | 6 PINS        |      |  |  |
| R <sub>0JA</sub> <sup>(3)</sup> | Junction-to-ambient thermal resistance            | 169.7  | 72.3          | °C/W |  |  |
| $R_{\theta JC(top)}$            | Junction-to-case (top) thermal resistance, High K | 122.6  | 81.6          | °C/W |  |  |
| $R_{\theta JB}$                 | Junction-to-board thermal resistance              | 29.9   | 39.5          | °C/W |  |  |
| ΨЈТ                             | Junction-to-top characterization parameter        | 16.7   | 2.0           | °C/W |  |  |
| ΨЈВ                             | Junction-to-board characterization parameter      | 29.4   | 39.2          | °C/W |  |  |
| R <sub>0JC(bot)</sub>           | Junction-to-case (bottom) thermal resistance      | n/a    | 11.6          | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $I_L = 1 \text{ mA}$ ,  $C_{IN} = 1 \text{ }\mu\text{F}$ ,  $C_{OUT} = 4.7 \text{ }\mu\text{F}$ ,  $V_{ON/\overline{OFF}} = 2 \text{ V}$ . MIN (minimum) and MAX (maximum) limits apply over the recommended operating temperature range unless otherwise noted; typical limits apply for  $T_A = T_J = 25^{\circ}\text{C}$ .

|                                    | DADAMETED                      | TEST CONDITIONS                                                | TVD   | LP2992AI-X.X <sup>(1)</sup> |       | LP2992I-X.X <sup>(1)</sup> |       |                   |
|------------------------------------|--------------------------------|----------------------------------------------------------------|-------|-----------------------------|-------|----------------------------|-------|-------------------|
|                                    | PARAMETER                      |                                                                | TYP   | MIN                         | MAX   | MIN                        | MAX   | UNIT              |
|                                    |                                | I <sub>L</sub> = 1 mA, T <sub>J</sub> = 25°C                   |       | -1                          | 1     | -1.5                       | 1.5   |                   |
|                                    |                                | 1 mA $\leq$ I <sub>L</sub> $\leq$ 50 mA, T <sub>J</sub> = 25°C |       | -1.5                        | 1.5   | -2.5                       | 2.5   |                   |
| $\Delta V_{OUT}$                   | Output voltage tolerance       | 1 mA ≤ I <sub>L</sub> ≤ 50 mA                                  |       | -2.5                        | 2.5   | -3.5                       | 3.5   | %V <sub>NOM</sub> |
|                                    |                                | 1 mA ≤ I <sub>L</sub> ≤ 250 mA, T <sub>J</sub> = 25°C          |       | -3.5                        | 3.5   | -4                         | 4     |                   |
|                                    |                                | 1 mA ≤ I <sub>L</sub> ≤ 250 mA                                 |       | -4.5                        | 4.5   | <b>-</b> 5                 | 5     |                   |
| $\Delta V_{OUT}/\Delta V_{IN}$     | Output voltage line regulation | $V_{OUT(NOM)} + 1 V \le V_{IN} \le 16 V$<br>$T_J = 25$ °C      | 0.007 |                             | 0.014 |                            | 0.014 | %/V               |
|                                    |                                | V <sub>OUT(NOM)</sub> + 1 V ≤ V <sub>IN</sub> ≤ 16 V           |       |                             | 0.032 |                            | 0.032 |                   |
| V <sub>IN</sub> (min)              | Minimum input voltage required | I to maintain output regulation                                | 2.05  |                             | 2.2   |                            | 2.2   | V                 |
|                                    |                                | $I_L = 0 \text{ mA}, T_J = 25^{\circ}\text{C}$                 | 0.5   |                             | 2.5   |                            | 2.5   | -                 |
|                                    |                                | I <sub>L</sub> = 0 mA                                          |       |                             | 4     |                            | 4     |                   |
|                                    |                                | I <sub>L</sub> = 1 mA, T <sub>J</sub> = 25°C                   | 5     |                             | 9     |                            | 9     |                   |
|                                    |                                | I <sub>L</sub> = 1 mA                                          |       |                             | 12    |                            | 12    |                   |
| V V                                | Duna                           | I <sub>L</sub> = 50 mA, T <sub>J</sub> = 25°C                  | 100   |                             | 125   |                            | 125   |                   |
| V <sub>IN</sub> - V <sub>OUT</sub> | Dropout voltage (2)            | I <sub>L</sub> = 50 mA                                         |       |                             | 180   |                            | 180   | mV                |
|                                    |                                | I <sub>L</sub> = 150 mA, T <sub>J</sub> = 25°C                 | 260   |                             | 325   |                            | 325   | <del> </del>      |
|                                    |                                | I <sub>L</sub> = 150 mA                                        |       |                             | 470   |                            | 470   |                   |
|                                    |                                | I <sub>L</sub> = 250 mA, T <sub>J</sub> = 25°C                 | 450   |                             | 575   |                            | 575   |                   |
|                                    |                                | I <sub>L</sub> = 250 mA                                        |       |                             | 850   |                            | 850   |                   |

<sup>(2)</sup> The PCB for the NGD (WSON) package R<sub>θJA</sub> includes two (2) thermal vias under the exposed thermal pad per EIA/JEDEC JESD51-5.

<sup>(3)</sup> Thermal resistance value R<sub>θJA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by: JESD51-7 - High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.

<sup>(1)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. The limits are used to calculate TI's Average Outgoing Quality Level (AOQL).

<sup>(2)</sup> V<sub>IN</sub> must be the greater of 2.2 V or V<sub>OUT(NOM)</sub> + dropout voltage to maintain output regulation. Dropout voltage is defined as the input-to-output differential at which the output voltage drops 2% below the value measured with a 1-V differential.



## **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $I_L = 1$  mA,  $C_{IN} = 1$   $\mu$ F,  $C_{OUT} = 4.7$   $\mu$ F,  $V_{ON/\overline{OFF}} = 2$  V. MIN (minimum) and MAX (maximum) limits apply over the recommended operating temperature range unless otherwise noted; typical limits apply for  $T_A = T_J = 25$ °C.

|                                | DADAMETED                  | TEST SOMBITIONS                                                                             | TVD  | LP2992AI | -X.X <sup>(1)</sup> | LP2992I-X.X <sup>(1)</sup> |      | UNIT |  |
|--------------------------------|----------------------------|---------------------------------------------------------------------------------------------|------|----------|---------------------|----------------------------|------|------|--|
| PARAMETER                      |                            | TEST CONDITIONS                                                                             | TYP  | MIN      | MAX                 | MIN                        | MAX  |      |  |
|                                |                            | I <sub>L</sub> = 0 mA, T <sub>J</sub> = 25°C                                                | 65   |          | 95                  |                            | 95   |      |  |
|                                |                            | $I_L = 0 \text{ mA}$                                                                        |      |          | 125                 |                            | 125  |      |  |
|                                |                            | $I_L = 1 \text{ mA}, T_J = 25^{\circ}\text{C}$                                              | 75   |          | 110                 |                            | 110  |      |  |
|                                |                            | $I_L = 1 \text{ mA}$                                                                        |      |          | 170                 |                            | 170  |      |  |
|                                |                            | $I_L = 50 \text{ mA}, T_J = 25^{\circ}\text{C}$                                             | 350  |          | 600                 |                            | 600  |      |  |
|                                | Cround nin aurrant         | I <sub>L</sub> = 50 mA                                                                      |      |          | 1000                |                            | 1000 |      |  |
| I <sub>GND</sub>               | Ground pin current         | I <sub>L</sub> = 150 mA, T <sub>J</sub> = 25°C                                              | 850  |          | 1500                |                            | 1500 | μA   |  |
|                                |                            | I <sub>L</sub> = 150 mA                                                                     |      |          | 2500                |                            | 2500 |      |  |
|                                |                            | $I_L = 250 \text{ mA}, T_J = 25^{\circ}\text{C}$                                            | 1500 |          | 2300                |                            | 2300 |      |  |
|                                |                            | I <sub>L</sub> = 250 mA                                                                     |      |          | 4000                |                            | 4000 |      |  |
|                                |                            | $V_{ON/\overline{OFF}} < 0.3 \text{ V}, T_J = 25^{\circ}\text{C}$                           | 0.01 |          | 0.8                 |                            | 0.8  |      |  |
|                                |                            | $V_{ON/\overline{OFF}} < 0.15 \text{ V}$                                                    | 0.05 |          | 2                   |                            | 2    |      |  |
| \/                             | ON/OFF input voltage (3)   | High = O/P ON                                                                               | 1.4  | 1.6      |                     | 1.6                        |      | V    |  |
| V <sub>ON/OFF</sub>            | ON/OFF Input voitage       | Low = O/P OFF                                                                               | 0.55 |          | 0.15                |                            | 0.15 | V    |  |
|                                | ON/OFF input ourrent       | $V_{ON/\overline{OFF}} = 0$                                                                 | 0.01 |          | -2                  |                            | -2   |      |  |
| I <sub>ON/OFF</sub>            | ON/OFF input current       | $V_{ON/\overline{OFF}} = 5 \text{ V}$                                                       | 5    |          | 15                  |                            | 15   | μA   |  |
| e <sub>n</sub>                 | Output noise voltage (RMS) | Bandwidth = 300 Hz to 50 kHz $C_{OUT}$ = 10 $\mu$ F $C_{BYPASS}$ = 10 nF                    | 30   |          |                     |                            |      | μV   |  |
| $\Delta V_{OUT}/\Delta V_{IN}$ | Ripple rejection           | $f = 1 \text{ kHz}, C_{\text{BYPASS}} = 10 \text{ nF}$<br>$C_{\text{OUT}} = 10 \mu\text{F}$ | 45   |          |                     |                            |      | dB   |  |
| I <sub>O</sub> (SC)            | Short-circuit current      | R <sub>L</sub> = 0 (steady state) <sup>(4)</sup>                                            | 400  |          |                     |                            |      | mA   |  |
| I <sub>O</sub> (PK)            | Peak output current        | $V_{OUT} \ge V_{O(NOM)} - 5\%$                                                              | 350  |          |                     |                            |      | mA   |  |

<sup>(3)</sup> The ON/OFF input must be properly driven to prevent possible mis-operation. For details, see Operation with ON/OFF Control.

Submit Documentation Feedback

Copyright © 2001–2015, Texas Instruments Incorporated

<sup>(4)</sup> The LP2992 has thermal foldback current limiting which allows a high peak current when V<sub>OUT</sub> > 0.5 V, and then reduces the maximum output current as V<sub>OUT</sub> is forced to ground (see *Typical Characteristics* curves).



## 6.6 Typical Characteristics

Unless otherwise specified:  $C_{IN}$  = 1  $\mu F$ ,  $C_{OUT}$  = 4.7  $\mu F$ ,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 1 V,  $T_A$  = 25°C,  $ON/\overline{OFF}$  pin is tied to the IN pin.



Copyright © 2001–2015, Texas Instruments Incorporated

Submit Documentation Feedback



Unless otherwise specified:  $C_{IN}$  = 1  $\mu$ F,  $C_{OUT}$  = 4.7  $\mu$ F,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 1 V,  $T_A$  = 25°C,  $ON/\overline{OFF}$  pin is tied to the IN pin. 100 I<sub>OUT</sub> = 50 mA 90 90  $C_{OUT} = 10 \mu F$  $C_{OUT} = 10 \mu F$  $C_{\text{BYPASS}} = 0$  $V_{\text{OUT}} = 3.3V$  $C_{\text{BYPASS}} = 0$  $V_{\text{OUT}} = 3.3 \text{V}$ 80 80 (dB) (dB) 70 70 Ripple Rejection Ripple Rejection 60 60 50 50 40 40 30 30 20 20 10 10 0 0 10 10 100 10k 100k 100 10k Frequency (Hz) Frequency (Hz) Figure 8. Ripple Rejection Figure 7. Ripple Rejection 100 100 I<sub>OUT</sub> = 50 mA 90 90  $C_{OUT} = 10 \mu F$ 80  $C_{\text{BYPASS}} = 0$  $V_{\text{OUT}} = 3.3 \text{V}$ 80  $C_{BYPASS} = 0$ Ripple Rejection (dB) Ripple Rejection (dB)  $V_{OUT} = 3.3V$ 70 70  $V_{1N} = 3.7V$ 60 60 50 50 40 40 30 30 20 20 10 10 0 0 10 10 100 1k 10k 100k 1 M 100 1k 10k 100k Frequency (Hz) Frequency (Hz) Figure 9. Ripple Rejection Figure 10. Ripple Rejection 100 100 ∐ V<sub>IN</sub> = 3.7V 90  $C_{OUT} = 10 \ \mu F$ 90  $V_{OUT} = 3.3V$ 80 80  $V_{OUT} = 3.3V$ 70 70  $V_{IN} = 3.7V$ 60 60



Figure 11. Ripple Rejection









Copyright © 2001–2015, Texas Instruments Incorporated

Submit Documentation Feedback



Unless otherwise specified:  $C_{IN} = 1 \mu F$ ,  $C_{OUT} = 4.7 \mu F$ ,  $V_{IN} = V_{OUT(NOM)} + 1 V$ ,  $T_A = 25 ^{\circ}C$ ,  $ON/\overline{OFF}$  pin is tied to the IN pin.  $V_{OUT} = 3.3V$ 650 1.4  $C_{BYP} = 10 \text{ nF}$ 600 550 1.2 500 450 (mV) I<sub>IN</sub> (mA) 400 250 mA 350 0.8 300 0.6 250 150 mA 200 0.4 50 mA 150 100 0.2 50 0 -50 -25 25 50 75 100 125 150 2 3 5 0 0  $V_{IN}$  (V) TEMPERATURE (°C) Figure 19. Dropout Voltage vs Temperature Figure 20. Input Current vs Pin 2000 450  $V_{OUT} = 3.3V$   $C_{BYP} = 10 \text{ nF}$ 1800 425 1600 250 mA 400 1400 375 (mA) 1200 1000 350 S 800 325 600 - 50 mA 300 400 1 mA 275 200 250 -50 -25 0 25 50 75 100 125 -50 -25 0 25 50 75 100 125 150 TEMPERATURE (°C) TEMPERATURE (°C) Figure 21. I<sub>GND</sub> vs Load and Temperature Figure 22. Instantaneous Short-Circuit Current 3.30 3.30 3.29  $\leq$ 3.29 3.28 3.28 3.27  $V_{OUT} = 3.3V$  $V_{OUT} = 3.3V$ 3.26  $C_{BYP} = 10 \text{ nF}$ LOAD (mA) (mA) 150 150 LOAD ( 0

Submit Documentation Feedback

 $20 \mu s/div \rightarrow$ 

Figure 23. Load Transient Response

 $20 \mu s/div \rightarrow$ 

Figure 24. Load Transient Response







Copyright © 2001–2015, Texas Instruments Incorporated

Submit Documentation Feedback



Unless otherwise specified:  $C_{IN}$  = 1  $\mu F$ ,  $C_{OUT}$  = 4.7  $\mu F$ ,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 1 V,  $T_A$  = 25°C,  $ON/\overline{OFF}$  pin is tied to the IN pin.





## 7 Detailed Description

#### 7.1 Overview

The LP2992 family of fixed-output, ultralow-dropout, and low-noise regulators offer exceptional and cost-effective performance for battery-powered applications. Available in output voltages from 1.5 V to 5 V, the family has an output tolerance of 1% for the A version and is capable of delivering 250-mA continuous load current. Using an optimized vertically integrated PNP (VIP) process, the LP2992 delivers unequaled performance. The dropout voltage and the GND pin current with 250 mA of load current are typically 450 mV and 1500 μA, respectively.

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Sleep Mode

When the ON/OFF pin is pulled low, the LP2992 enters a sleep mode, and less than 1-µA quiescent current is consumed. This function is designed for the application which needs a sleep mode to effectively enhance battery life cycle.

#### 7.3.2 Low Ground Current

The LP2992 uses a vertical PNP process which allows for quiescent currents which are considerably lower than those associated with traditional lateral PNP regulators, typically 1500  $\mu$ A at 250-mA load and 75  $\mu$ A at 1-mA load.

#### 7.3.3 Low Noise

The LP2992 includes a low-noise reference ensuring minimal noise during operation because the internal reference is normally the dominant term in a noise analysis. Further noise reduction can be achieved by adding an external bypass capacitor between the BYPASS pin and the GND pin. For more detailed information on noise reduction using the BYPASS pin, see *Noise Bypass Capacitor*.

## 7.3.4 Enhanced Stability

The LP2992 is designed specifically to work with ceramic output capacitors using circuitry that allows the regulator to be stable across the entire range of output current with an output capacitor whose ESR is as low as  $5 \text{ m}\Omega$ . For output capacitor requirements, see *Output Capacitor*.



## **Feature Description (continued)**

#### 7.3.5 Overcurrent Protection

The internal current-limit circuit is used to protect the LDO against high-current faults or shorting events. The LDO is not designed to operate in a steady-state current limit. During a current-limit event, the LDO sources constant current. Therefore, the output voltage falls when the output impedance decreases. Note also that if a current limit occurs and the resulting output voltage is low, excessive power may be dissipated across the LDO, resulting in a thermal shutdown of the output.

The LP2992 is featured with the foldback current limit that allows a high peak current when  $V_{OUT} > 0.5 \text{ V}$ , and then reduces the maximum output current as  $V_{OUT}$  is forced to ground.

## 7.3.6 Overtemperature Protection

The LP2992 is designed with the thermal shutdown circuitry to turn off the output when excessive heat is dissipated in the LDO. The internal protection circuitry of the LP2992 is designed to protect against thermal overload conditions. Continuously running the device into thermal shutdown degrades its reliability.

#### 7.4 Device Functional Modes

## 7.4.1 Operation with V<sub>OUT(TARGET)</sub> + 0.9 V ≥ V<sub>IN</sub> ≥ 16 V

The LP2992 operates if the input voltage is equal to or exceeds  $V_{OUT(TARGET)} + 0.9 \text{ V}$ . At input voltages below the minimum  $V_{IN}$  requirement, the device does not operate correctly and output voltage may not reach a target value.

## 7.4.2 Operation with ON/OFF Control

If the voltage on the  $ON/\overline{OFF}$  pin is less than 0.15 V, the device is disabled and, in this shutdown state, current does not exceed 2  $\mu A$ . Raising the voltage at the  $ON/\overline{OFF}$  pin above 1.6 V initiates the start-up sequence of the device. If this feature is not to be used, the  $ON/\overline{OFF}$  input must be tied to  $V_{IN}$  to keep the regulator output on at all times.

To assure proper operation, the signal source used to drive the  $ON/\overline{OFF}$  input must be able to swing above and below the specified turnon/turnoff voltage thresholds listed in the *Electrical Characteristics* section under  $V_{ON/\overline{OFF}}$ . To prevent mis-operation, the turnon (and turnoff) voltage signals applied to the  $ON/\overline{OFF}$  input must have a slew rate which is  $\geq$  40 mV/µs.

#### **CAUTION**

The regulator output voltage can not be ensured if a slow-moving AC (or DC) signal is applied that is in the range between the specified turnon and turnoff voltages listed under the electrical specification V<sub>ON/OFF</sub> (see *Electrical Characteristics*).



## **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LP2992 is a 250-mA, fixed-output voltage regulator designed to provide ultralow-dropout and low noise in battery powered applications. The device is stable with output capacitor equivalent series resistance (ESR) as low as 5 m $\Omega$  which allows the use of ceramic capacitors on the output.

At 250-mA loading, the dropout voltage of the LP2992 is 850 mV maximum over temperature; thus, 1000-mV headroom is sufficient for operation over input and output voltage accuracy. The efficiency of the LP2992 in this configuration is  $V_{OLIT}/V_{IN} = 76.7\%$ . To achieve the smallest form factor, the SOT-23 package is selected.

Input and output capacitors are selected in accordance with Capacitor Characteristics. Ceramic capacitance of 1 μF for the input and that of 4.7 μF for the output are selected. With efficiency of 76.7% and a 250-mA load current, the internal power dissipation is 250 mW, which corresponds to 43.55°C junction temperature rise for the SOT-23 package. To minimize noise, a bypass capacitor (CBYPASS) of 0.01 µF is selected.

## 8.2 Typical Application



<sup>\*</sup>ON/OFF input must be actively terminated. Tie to the IN pin if this function is not to be used.

Figure 34. Basic Application Circuit

<sup>\*\*</sup>Minimum capacitance is shown to ensure stability (may be increased without limit). Ceramic capacitor required for output (see Output Capacitor).

<sup>\*\*\*</sup>Reduces output noise (may be omitted if application is not noise critical). Use ceramic or film type with very low leakage current (see Capacitor Characteristics).



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

For basic design parameters, see Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER       | VALUE                              |  |  |
|------------------------|------------------------------------|--|--|
| Input voltage          | 4.3 V                              |  |  |
| Output voltage         | 3.3 V                              |  |  |
| Output current         | 150 mA (maximum)<br>1 mA (minimum) |  |  |
| Output capacitor range | 4.7 μF                             |  |  |

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

Like any low-dropout regulator, the LP2992 requires external capacitors for regulator stability. These capacitors must be correctly selected for good performance.

#### 8.2.2.1.1 Input Capacitor

An input capacitor whose capacitance is  $\geq 1 \, \mu F$  is required between the LP2992 input and ground (the amount of capacitance may be increased without limit).

This capacitor must be located a distance of not more than 1 cm from the IN pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

#### **NOTE**

Tantalum capacitors can suffer catastrophic failure due to surge current when connected to a low-impedance source of power (like a battery or very large capacitor). If a tantalum capacitor is used at the input, it must be specified by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance is  $\geq$  1  $\mu$ F over the entire operating temperature range.

#### 8.2.2.1.2 Output Capacitor

The LP2992 is designed specifically to work with ceramic output capacitors, using circuitry that allows the regulator to be stable across the entire range of output current with an output capacitor whose ESR is as low as  $5 \text{ m}\Omega$ . It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see *Capacitor Characteristics*).

The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR value which is within the stable range. Curves are provided which show the stable ESR range as a function of load current (see Figure 35).



Figure 35. Stable ESR Range vs Load Current

The output capacitor must maintain its ESR within the stable region over the full operating temperature range of the application to assure stability.

The LP2992 requires a minimum of 4.7 µF on the output (output capacitor size can be increased without limit).

It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range. It must be noted that ceramic capacitors can exhibit large changes in capacitance with temperature (see *Capacitor Characteristics*).

The output capacitor must be located not more than 1 cm from the output pin and returned to a clean analog ground.

#### 8.2.2.1.3 Noise Bypass Capacitor

Connecting a 10-nF capacitor to the BYPASS pin significantly reduces noise on the regulator output. It should be noted that the capacitor is connected directly to a high-impedance circuit in the bandgap reference.

Because this circuit has only a few microamperes flowing in it, any significant loading on this node causes a change in the regulated output voltage. For this reason, dc leakage current through the noise bypass capacitor must never exceed 100 nA, and must be kept as low as possible for best output voltage accuracy.

The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. 10-nF polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current.

#### 8.2.2.2 Capacitor Characteristics

The LP2992 was designed to work with ceramic capacitors on the output to take advantage of the benefits they offer. For capacitance values in the 2.2- $\mu$ F to 10- $\mu$ F range, ceramics are the least expensive and also have the lowest ESR values (which makes them best for eliminating high-frequency noise). The ESR of a typical 4.7- $\mu$ F ceramic capacitor is in the range of 5 m $\Omega$  to 10 m $\Omega$ , which easily meets the ESR limits required for stability by the LP2992.

One disadvantage of ceramic capacitors is that their capacitance can vary with temperature. Most large value ceramic capacitors ( $\geq$  2.2 µF) are manufactured with the Z5U or Y5V temperature characteristic, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

This could cause problems if a 4.7- $\mu$ F capacitor were used on the output because it drops down to approximately  $2.3~\mu$ F at high ambient temperatures (which could cause the LP2992 to oscillate). If Z5U or Y5V capacitors are used on the output, a minimum capacitance value of  $10~\mu$ F must be observed.

A better choice for temperature coefficient in ceramic capacitors is X7R, which holds the capacitance within ±15%. Unfortunately, the larger values of capacitance are not offered by all manufacturers in the X7R dielectric.

Submit Documentation Feedback



#### 8.2.2.2.1 Tantalum

Tantalum capacitors are less desirable than ceramics for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1-µF to 4.7-µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a Tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value.

It should also be noted that the ESR of a typical tantalum increases about 2:1 as the temperature goes from 25°C down to −40°C, so some guard band must be allowed.

#### 8.2.2.3 Reverse Input-Output Voltage

The PNP power transistor used as the pass element in the LP2992 has an inherent diode connected between the regulator output and input. During normal operation (where the input voltage is higher than the output) this diode is reverse-biased.

However, if the output is pulled above the input, this diode turns ON and current flows into the regulator output. In such cases, a parasitic SCR can latch which allows a high current to flow into  $V_{IN}$  (and out the ground pin), which can damage the part.

In any application where the output may be pulled above the input, an external Schottky diode must be connected from  $V_{IN}$  to  $V_{OUT}$  (cathode on  $V_{IN}$ , anode on  $V_{OUT}$ ), to limit the reverse voltage across the LP2992 to 0.3 V (see *Absolute Maximum Ratings*).

#### 8.2.2.4 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 1.

$$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT}$$
(1)

Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that would still be greater than the dropout voltage (V<sub>DO</sub>). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance.

On the WSON (NGD) package, the primary conduction path for heat is through the exposed power pad to the PCB. To ensure the device does not overheat, connect the exposed pad, through thermal vias, to an internal ground plane with an appropriate amount of copper PCB area.

On the SOT-23 (DBV) package, the primary conduction path for heat is through the pins to the PCB. The maximum allowable junction temperature  $(T_{J(MAX)})$  determines maximum power dissipation allowed  $(P_{D(MAX)})$  for the device package.

Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ , according to Equation 2 or Equation 2:

$$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)})$$
 (2)

$$P_{D} = T_{J(MAX)} - T_{A(MAX)} / R_{\theta JA}$$
(3)

Unfortunately, this  $R_{\theta JA}$  is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in Thermal Information is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink.

(4)

(5)



#### 8.2.2.5 Estimating Junction Temperature

The EIA/JEDEC standard recommends the use of psi ( $\Psi$ ) thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) are given in *Thermal Information* and are used in accordance with Equation 4 or Equation 5.

$$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})$$

#### where

- P<sub>D(MAX)</sub> is explained in Equation 3
- T<sub>TOP</sub> is the temperature measured at the center-top of the device package.

 $T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$ 

#### where

- P<sub>D(MAX)</sub> is explained in Equation 3.
- T<sub>BOARD</sub> is the PCB surface temperature measured 1-mm from the device package and centered on the package edge.

For more information about the thermal characteristics  $\Psi_{JT}$  and  $\Psi_{JB}$ , see TI Application Report *Semiconductor* and *IC Package Thermal Metrics* (SPRA953); for more information about measuring  $T_{TOP}$  and  $T_{BOARD}$ , see the TI Application Report *Using New Thermal Metrics* (SBVA025); and for more information about the EIA/JEDEC JESD51 PCB used for validating  $R_{\theta JA}$ , see the TI Application Report *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* (SZZA017). These application notes are available at www.ti.com.

porated Submit Documentation Feedback



#### 8.2.3 Application Curves





## 9 Power Supply Recommendations

The LP2992 is designed to operate from an input voltage supply range from 2.2 V to 16 V. The input voltage range provides the adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help to improve the output noise performance.

## 10 Layout

## 10.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitors, and to the LDO ground pin as close as possible to each other, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

A ground reference plane is also recommended and is either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device. In most applications, this ground plane is necessary to meet thermal requirements.

### 10.2 Layout Examples



Figure 42. LP2992 SOT-23 Package Typical Layout



Figure 43. LP2992 WSON Package Typical Layout

Submit Documentation Feedback



## 10.3 WSON Mounting

The WSON package requires specific mounting techniques which are detailed in Application Note 1187 *Leadless Leadframe Package (LLP)* (SNOA401). Referring to the section *PCB Design Recommendations*, note that the pad style which must be used with the WSON package is the NSMD (non-solder mask defined) type.

The thermal dissipation of the WSON package is directly related to the printed circuit board construction and the amount of additional copper area.

Submit Documentation Feedback



## 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- TI Application Note Leadless Leadframe Package (LLP) (SNOA401)
- TI Application Report Semiconductor and IC Package Thermal Metrics (SPRA953)
- TI Application Report Using New Thermal Metrics (SBVA025)
- TI Application Report Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs (SZZA017)

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





4-Nov-2016

## **PACKAGING INFORMATION**

| Orderable Device     | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|----------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------|
| LP2992AILD-1.5/NOPB  | ACTIVE | WSON         | NGD                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-3-260C-168 HR | -40 to 125   | L011A                | Samples |
| LP2992AILD-1.8/NOPB  | ACTIVE | WSON         | NGD                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-3-260C-168 HR | -40 to 125   | L012A                | Samples |
| LP2992AILD-3.3/NOPB  | ACTIVE | WSON         | NGD                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-3-260C-168 HR | -40 to 125   | L014A                | Samples |
| LP2992AILD-5.0/NOPB  | ACTIVE | WSON         | NGD                | 6    | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-3-260C-168 HR | -40 to 125   | L015A                | Samples |
| LP2992AILDX-3.3/NOPB | ACTIVE | WSON         | NGD                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-3-260C-168 HR | -40 to 125   | L014A                | Samples |
| LP2992AILDX-5.0/NOPB | ACTIVE | WSON         | NGD                | 6    | 4500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN    | Level-3-260C-168 HR | -40 to 125   | L015A                | Samples |
| LP2992AIM5-1.5/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFBA                 | Samples |
| LP2992AIM5-1.8       | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI              | Call TI             | -40 to 125   | LFCA                 |         |
| LP2992AIM5-1.8/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFCA                 | Samples |
| LP2992AIM5-2.5       | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI              | Call TI             | -40 to 125   | LFDA                 |         |
| LP2992AIM5-2.5/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFDA                 | Samples |
| LP2992AIM5-3.3       | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI              | Call TI             | -40 to 125   | LFEA                 |         |
| LP2992AIM5-3.3/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFEA                 | Samples |
| LP2992AIM5-5.0       | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI              | Call TI             | -40 to 125   | LFFA                 |         |
| LP2992AIM5-5.0/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFFA                 | Samples |
| LP2992AIM5X-1.5/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFBA                 | Samples |
| LP2992AIM5X-1.8      | NRND   | SOT-23       | DBV                | 5    | 3000           | TBD                        | Call TI              | Call TI             | -40 to 125   | LFCA                 |         |
| LP2992AIM5X-1.8/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFCA                 | Samples |
| LP2992AIM5X-2.5/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM  | -40 to 125   | LFDA                 | Samples |



4-Nov-2016

| Orderable Device     | Status | Package Type | _       | Pins |      | Eco Plan                   | Lead/Ball Finish  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|----------------------|--------|--------------|---------|------|------|----------------------------|-------------------|---------------------|--------------|----------------|---------|
|                      | (1)    |              | Drawing |      | Qty  | (2)                        | (6)               | (3)                 |              | (4/5)          |         |
| LP2992AIM5X-3.3/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFEA           | Sample  |
| LP2992AIM5X-5.0/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFFA           | Sample  |
| LP2992ILD-1.8/NOPB   | ACTIVE | WSON         | NGD     | 6    | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-3-260C-168 HR | -40 to 125   | L012A<br>B     | Sample  |
| LP2992ILD-2.5/NOPB   | ACTIVE | WSON         | NGD     | 6    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-3-260C-168 HR | -40 to 125   | L013A<br>B     | Sample  |
| LP2992ILD-3.3/NOPB   | ACTIVE | WSON         | NGD     | 6    | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-3-260C-168 HR | -40 to 125   | L014A<br>B     | Sample  |
| LP2992ILD-5.0/NOPB   | ACTIVE | WSON         | NGD     | 6    | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-3-260C-168 HR | -40 to 125   | L015A<br>B     | Samples |
| LP2992ILDX-1.5/NOPB  | ACTIVE | WSON         | NGD     | 6    | 4500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-3-260C-168 HR | -40 to 125   | L011A<br>B     | Sample  |
| LP2992ILDX-3.3/NOPB  | ACTIVE | WSON         | NGD     | 6    | 4500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   CU SN | Level-3-260C-168 HR | -40 to 125   | L014A<br>B     | Sample  |
| LP2992ILDX-5.0/NOPB  | ACTIVE | WSON         | NGD     | 6    | 4500 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-3-260C-168 HR | -40 to 125   | L015A<br>B     | Sample  |
| LP2992IM5-1.5/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFBB           | Sample  |
| LP2992IM5-1.8        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI           | Call TI             | -40 to 125   | LFCB           |         |
| LP2992IM5-1.8/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFCB           | Sample  |
| LP2992IM5-2.5        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI           | Call TI             | -40 to 125   | LFDB           |         |
| LP2992IM5-2.5/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFDB           | Sample  |
| LP2992IM5-3.0        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI           | Call TI             |              | LF8B           |         |
| LP2992IM5-3.0/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  |              | LF8B           | Sample  |
| LP2992IM5-3.3        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI           | Call TI             | -40 to 125   | LFEB           |         |
| LP2992IM5-3.3/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFEB           | Sample  |
| LP2992IM5-5.0/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFFB           | Sample  |
| LP2992IM5X-1.5/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN             | Level-1-260C-UNLIM  | -40 to 125   | LFBB           | Sample  |



## PACKAGE OPTION ADDENDUM

4-Nov-2016

| Orderable Device    | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|---------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LP2992IM5X-1.8/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LFCB                 | Samples |
| LP2992IM5X-2.5      | NRND   | SOT-23       | DBV                | 5    |                | TBD                        | Call TI          | Call TI            | -40 to 125   | LFDB                 |         |
| LP2992IM5X-2.5/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LFDB                 | Samples |
| LP2992IM5X-3.3/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LFEB                 | Samples |
| LP2992IM5X-5.0/NOPB | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LFFB                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

4-Nov-2016

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 21-Oct-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device               | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP2992AILD-1.5/NOPB  | WSON            | NGD                | 6    | 1000 | 178.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992AILD-1.8/NOPB  | WSON            | NGD                | 6    | 1000 | 180.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992AILD-3.3/NOPB  | WSON            | NGD                | 6    | 1000 | 180.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992AILD-5.0/NOPB  | WSON            | NGD                | 6    | 1000 | 180.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992AILDX-3.3/NOPB | WSON            | NGD                | 6    | 4500 | 330.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992AILDX-5.0/NOPB | WSON            | NGD                | 6    | 4500 | 330.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILD-1.8/NOPB   | WSON            | NGD                | 6    | 1000 | 180.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILD-2.5/NOPB   | WSON            | NGD                | 6    | 1000 | 178.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILD-3.3/NOPB   | WSON            | NGD                | 6    | 1000 | 180.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILD-5.0/NOPB   | WSON            | NGD                | 6    | 1000 | 180.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILDX-1.5/NOPB  | WSON            | NGD                | 6    | 4500 | 330.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILDX-3.3/NOPB  | WSON            | NGD                | 6    | 4500 | 330.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |
| LP2992ILDX-5.0/NOPB  | WSON            | NGD                | 6    | 4500 | 330.0                    | 12.4                     | 3.6        | 3.2        | 1.0        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 21-Oct-2016



\*All dimensions are nominal

| Device               | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP2992AILD-1.5/NOPB  | WSON         | NGD             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LP2992AILD-1.8/NOPB  | WSON         | NGD             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP2992AILD-3.3/NOPB  | WSON         | NGD             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP2992AILD-5.0/NOPB  | WSON         | NGD             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP2992AILDX-3.3/NOPB | WSON         | NGD             | 6    | 4500 | 370.0       | 355.0      | 55.0        |
| LP2992AILDX-5.0/NOPB | WSON         | NGD             | 6    | 4500 | 370.0       | 355.0      | 55.0        |
| LP2992ILD-1.8/NOPB   | WSON         | NGD             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP2992ILD-2.5/NOPB   | WSON         | NGD             | 6    | 1000 | 210.0       | 185.0      | 35.0        |
| LP2992ILD-3.3/NOPB   | WSON         | NGD             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP2992ILD-5.0/NOPB   | WSON         | NGD             | 6    | 1000 | 195.0       | 200.0      | 45.0        |
| LP2992ILDX-1.5/NOPB  | WSON         | NGD             | 6    | 4500 | 370.0       | 355.0      | 55.0        |
| LP2992ILDX-3.3/NOPB  | WSON         | NGD             | 6    | 4500 | 370.0       | 355.0      | 55.0        |
| LP2992ILDX-5.0/NOPB  | WSON         | NGD             | 6    | 4500 | 367.0       | 367.0      | 35.0        |



DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity