

# Link Replicator for Fibre Channel, Gigabit Ethernet, and HDTV Data Rates

Check for Samples: SN65LVCP15

## **FEATURES**

- Replicates Serial Links Such as Fibre Channel, Gigabit Ethernet, and HDTV Links
- T11 Fibre Channel Compliant at 1.0634 Gb/s
- IEEE802.3-2005 Gigabit Ethernet Compliant at 1.25 Gb/s (1000Base-X)
- Support for SMPTE-292M Data Rate at 1.485 Gb/s
- Compatible With VSC7132-01
- No External Components Required

- 0.455 W Maximum Power Dissipation
- 3.3 V Power Supply
- 28-Pin, 4,4 mm × 9,7 mm TSSOP Package
- Footprint Compatible with VSC7132

#### **APPLICATIONS**

- Test Equipment
- Gigabit Ethernet and Fibre Channel Switches/Repeaters

#### DESCRIPTION

The SN65LVCP15 is a high performance serial link mux for use in Fibre Channel (1.0625 Gb/s), Gigabit Ethernet (1.25 Gb/s), and other high speed interface applications. A common application involves a serializer/deserializer (SerDes), such as the TLK2201B, which would normally be connected to the IN± and OUT± ports in order to provide duplicate set of links on the IN0/OUT0 and IN1/OUT1 ports. This type of application is often used to implement high speed test ports that can be monitored without affecting the serial data stream of the application. A popular application is in Line Cards, that use serial links from a SerDes like TLK2201B (SLLS585), where the SN65LVCP15 provides redundant, hot-swappable links to redundant Switch Fabric Cards.

During normal operation, IN is sent to both OUT0 and OUT1 whose buffers are enabled when OE0 and OE1 are HIGH. OUT0 can select between IN and IN1. OUT1 can select between IN and IN0. OUT can select between IN0 and IN1.

In Link Replicator applications, such as the Line Card to Switch Card links, IN is transmitted to both OUT0 and OUT1 which either IN0 or IN1 is selected at OUT. In host Adapter applications, IN goes to OUT0 (an internal connector) which returns data and IN0. IN0 is looped to OUT1 (an external connector) which returns data on IN1 and then back to the SerDes on OUT.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION

| ORDERABLE PART NUMBER       | DESCRIPTION                        |
|-----------------------------|------------------------------------|
| SN65LVCP15PW <sup>(1)</sup> | 28-Pin TSSOP, 4,4 mm × 9,7 mm Body |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

|                      |                                                               | VALUE                        | UNIT |
|----------------------|---------------------------------------------------------------|------------------------------|------|
| $V_{DD}$             | Power supply voltage, TTL                                     | 0.5 to 4.0                   | V    |
| $V_{IN(P)}$          | DC input voltage, PECL                                        | -0.5 to V <sub>DD</sub> +0.5 | V    |
| $V_{IN(T)}$          | DC input voltage, TTL                                         | -0.5 to +5.5                 | V    |
| V <sub>IN(TTL)</sub> | DC voltage applied to outputs for high output state           | -0.5 to V <sub>DD</sub> +0.5 | V    |
| ESD                  | Electrostatic discharge voltage (human body model)            | 2                            | kV   |
| $T_JA$               | Junction to Ambient Thermal Resistance (Assumes High K Board) | 61.7                         | °C/W |

<sup>(1)</sup> Stresses listed under absolute maximum ratings may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to theses values for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

|          |                             | MIN  | MAX  | UNIT |
|----------|-----------------------------|------|------|------|
| $V_{DD}$ | Power supply voltage        | 3.14 | 3.47 | V    |
|          | Operating temperature range | -40  | 85   | ů    |

## **AC ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                                 | PARAMETER                      | TEST CONDITIONS                                           | MIN | TYP | MAX | UNIT  |
|---------------------------------|--------------------------------|-----------------------------------------------------------|-----|-----|-----|-------|
| f                               | Operating frequency range      |                                                           | 1   |     | 1.5 | Gb/s  |
| t <sub>1</sub>                  | Flow-through propagation delay | Delay from any input to any output                        |     |     | 1   | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Serial data rise and fall time | 20% to 80%                                                |     |     | 300 | ps    |
|                                 | Deterministic jitter added to  | 1 Gb/s to 1.25 Gb/s. Measured on K28.5+, K28.5- pattern   |     |     | 35  | 20.22 |
| τ <sub>DJ</sub>                 | serial input                   | 1.25 Gb/s to 1.5 Gb/s. Measured on K28.5+, K28.5- pattern |     |     | 45  | ps pp |



Figure 1. Timing Waveforms



# DC ELECTRICAL CHARACTERISTICS

over recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                                                           | TEST CONDITIONS                                     | MIN  | TYP N | ΑX  | UNIT      |
|----------------------|---------------------------------------------------------------------|-----------------------------------------------------|------|-------|-----|-----------|
| V <sub>IH(TTL)</sub> | Input HIGH voltage                                                  |                                                     | 2    |       | 5.5 | V         |
| $V_{IL(TTL)}$        | Input LOWS voltage                                                  |                                                     | 0    |       | 8.0 | V         |
| I <sub>IH(TTL)</sub> | Input HIGH current                                                  | V <sub>IN</sub> = 2.4 V                             | -100 |       | 100 | μΑ        |
| I <sub>IL(TTL)</sub> | Input HIGH current                                                  | V <sub>IN</sub> = 0.5 V                             | -100 |       | 100 | μΑ        |
| $V_{DD}$             | Supply voltage                                                      | V <sub>DD</sub> = 3.30 V ±5%                        | 3.14 | 3     | .47 | V         |
| I <sub>DD</sub>      | Supply current                                                      | Outputs open, V <sub>DD</sub> = V <sub>DD</sub> max |      |       | 131 | mA        |
| $P_{D}$              | Power dissipation                                                   | Outputs open, V <sub>DD</sub> = V <sub>DD</sub> max |      |       | 455 | mW        |
| ΔV <sub>IN</sub>     | Receiver differential peak-to-peak input sensitivity (IN, IN0, IN1) | AC coupled, Internally biased at V <sub>DD</sub> /2 | 300  | 2     | 600 | $mV_{PP}$ |
| $\Delta V_{OUT50}$   | Output differential peak-to-peak voltage swing                      | 50 $\Omega$ to V <sub>DD</sub> – 2 V                | 1000 | 2     | 200 | $mV_{PP}$ |
| $\Delta V_{OUT75}$   | (OUT, OUT0, OUT1)                                                   | 75 $\Omega$ to $V_{DD}$ – 2 $V$                     | 1200 | 2     | 200 | $mV_PP$   |

## **APPLICATION EXAMPLE**



R is 150  $\Omega$  for both 100  $\Omega$  differential or 150  $\Omega$  differential traces.

RT matches the differential impedance of the link.

For optimal signal integrity performance, A/C coupling is recommended.

Figure 2. TLK2201B and SN65LVCP15 Interconnect

Signal Repeating Example TLK2201B TLK2201B SN65LVCP15 TX TX RXRX ΤX RX TLK2201B SerDes

Figure 3.



#### PACKAGE INFORMATION - PIN DIAGRAM



## **PIN FUNCTIONS**

| PIN                        |                                            | T\/DE |       | DECORIDATION                                                                                                              |  |  |  |  |  |
|----------------------------|--------------------------------------------|-------|-------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NO.                        | NAME                                       | TYPE  | LEVEL | DESCRIPTION                                                                                                               |  |  |  |  |  |
| 5, 6<br>24, 23<br>18, 17   | IN+, IN-<br>IN0+, IN0-<br>IN1+, IN1-       | I     | PECL  | Differential (biased to V <sub>DD</sub> /2) High-speed serial inputs                                                      |  |  |  |  |  |
| 11, 12<br>28, 27<br>21, 20 | OUT+, OUT–<br>OUT0+, OUT0–<br>OUT1+, OUT1– | 0     | PECL  | Differential high-speed serial outputs                                                                                    |  |  |  |  |  |
| 2<br>8                     | OE0<br>OE1                                 | ı     | TTL   | OE0/OE1 enables OUT0/OUT1 when HIGH. When LOW, OUTx is powered down and both OUTx+ and OUTx- float HIGH.                  |  |  |  |  |  |
| 3                          | MUX                                        | I     | TTL   | Determines source of OUT. Selects either IN0 (LOW) or IN1 (HIGH).                                                         |  |  |  |  |  |
| 15                         | MUX1                                       | I     | TTL   | Determines source of OUT1. Selects either IN (HIGH) or IN0 (LOW).                                                         |  |  |  |  |  |
| 16                         | MUX0                                       | I     | TTL   | Determines source of OUT0. Selects either IN (LOW) or IN1 (HIGH).                                                         |  |  |  |  |  |
| 9                          | VDD                                        | Pwr   |       | 3.3 V power supply for digital logic                                                                                      |  |  |  |  |  |
| 10, 13<br>1, 26<br>19, 22  | VDDP<br>VDDP0<br>VDDP1                     | Pwr   |       | High-speed output power supply: 3.3 V supply for PECL drivers. VDDP0 is for OUT0, VDDP is for OUT, and VDDP1 is for OUT1. |  |  |  |  |  |
| 4, 7<br>14, 25             | VSS                                        | Pwr   |       | Ground                                                                                                                    |  |  |  |  |  |

## **MOISTURE SENSITIVITY LEVEL**

This device is rated moisture sensitivity level 3 or better as specified in the joint IPC and JEDEC standard IPC/JEDEC J-STD-020. For more information, see the IPC and JEDEC standards.





# **REVISION HISTORY**

| CI | Changes from Original (October 2008) to Revision A                                                               | Page |
|----|------------------------------------------------------------------------------------------------------------------|------|
| •  | Deleted I <sub>O</sub> - DC output HIGH current, PECL from the ABSOLUTE MAXIMUM RATINGS table                    | 2    |
| CI | Changes from Revision A (November 2008) to Revision B                                                            | Page |
| •  | Changed Case operating temperature To: Operating temperature range and the range From: 0 to 85°C To: –40 to 85°C |      |



# PACKAGE OPTION ADDENDUM

21-Oct-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN65LVCP15PW     | ACTIVE | TSSOP        | PW      | 28   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | LVCP15         | Samples |
| SN65LVCP15PWR    | ACTIVE | TSSOP        | PW      | 28   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 85      | LVCP15         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

21-Oct-2013

| n no event shall TI's liabili | tv arising out of such information | exceed the total purchase | price of the TI part(s | ) at issue in this document sold by | y TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|---------------------------|------------------------|-------------------------------------|--------------------------------------|
|                               |                                    |                           |                        |                                     |                                      |

PW (R-PDSO-G28)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G28)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity