SLLS033F – JANUARY 1988 – REVISED MARCH 1997

- Bi-MOS Technology With TTL and CMOS Compatibility
- Meets or Exceeds the Requirements of ANSI EIA/TIA-232-E and ITU Recommendation V.28
- Very Low Quiescent Current . . . 95 μA Typ
  V<sub>CC±</sub> = ±12 V
- Current-Limited Outputs . . . 10 mA Typ
- CMOS-and TTL-Compatible Inputs
- On-Chip Slew Rate Limited to 30 V/µs max
- Flexible Supply Voltage Range
- Characterized at  $V_{CC\pm}$  of ±4.5 V and ±15 V
- Functionally Interchangeable With Texas Instruments SN75188, Motorola MC1488, and National Semiconductor DS14C88

#### description

The SN75C188 is a monolithic, low-power, quadruple line driver that interfaces data terminal equipment with data communications equipment. This device is designed to conform to ANSI Standard EIA/TIA-232-E.

An external diode in series with each supply-voltage terminal is needed to protect the SN75C188 under certain fault conditions to comply with EIA/TIA-232-E.

The SN75C188 is characterized for operation from 0°C to 70°C.

#### **Function Tables**

| DRIVER 1 |   |  |  |  |  |  |  |
|----------|---|--|--|--|--|--|--|
| В        | Y |  |  |  |  |  |  |
| Н        | L |  |  |  |  |  |  |
| L        | Н |  |  |  |  |  |  |

|   | - |   |
|---|---|---|
| Α | В | Y |
| Н | Н | L |
| L | х | Н |
| Х | L | Н |
|   |   |   |

DRIVERS 2-4

H = high level, L = low level, X = don't care



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated



<sup>†</sup> The DB package is only available left-end taped and reeled, i.e., order device SN75C188DBLE.

SLLS033F - JANUARY 1988 - REVISED MARCH 1997

#### logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

logic diagram (positive logic)



positive logic

 $Y = \overline{A} (driver 1)$ Y = AB or A + B (drivers 2 through 4)



schematics of inputs and outputs

‡ All resistor values shown are nominal.



SLLS033F - JANUARY 1988 - REVISED MARCH 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC+</sub> (see Note 1)                | 15 V                                                             |
|--------------------------------------------------------------|------------------------------------------------------------------|
| Supply voltage, V <sub>CC</sub> (see Note 1)                 |                                                                  |
| Input voltage range, V <sub>I</sub>                          | $\dots$ V <sub>CC</sub> to V <sub>CC+</sub>                      |
| Output voltage range, VO                                     | $\dots$ V <sub>CC</sub> $_{-6}$ V to V <sub>CC</sub> $_{+}$ +6 V |
| Continuous total power dissipation                           | See Dissipation Rating Table                                     |
| Operating free-air temperature range, T <sub>A</sub>         | 0°C to 70°C                                                      |
| Storage temperature range, T <sub>stg</sub>                  | 65°C to 150°C                                                    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to the network ground terminal.

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|
| D       | 950 mW                                | 7.6 mW/°C                                      | 608 mW                                |
| DB      | 525 mW                                | 4.2 mW/°C                                      | 336 mW                                |
| Ν       | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                |

#### recommended operating conditions

|                                                | MIN                 | NOM | MAX              | UNIT |
|------------------------------------------------|---------------------|-----|------------------|------|
| Supply voltage, V <sub>CC+</sub>               | 4.5                 | 12  | 15               | V    |
| Supply voltage, V <sub>CC</sub> _              | -4.5                | -12 | -15              | V    |
| Input voltage, VI                              | V <sub>CC</sub> -+2 |     | V <sub>CC+</sub> | V    |
| High-level Input voltage, VIH                  | 2                   |     |                  | V    |
| Low-level Input voltage, VIL                   |                     |     | 0.8              | V    |
| Operating free-air temperature, T <sub>A</sub> | 0                   |     | 70               | °C   |



SLLS033F - JANUARY 1988 - REVISED MARCH 1997

# electrical characteristics over operating free-air temperature range, $V_{CC+} = 12 \text{ V}$ , $V_{CC-} = -12 \text{ V}$ (unless otherwise noted)

|                                   | PARAMETER                                               |                                                   | TEST CONDI                    | MIN                                                  | түр† | MAX | UNIT  |    |
|-----------------------------------|---------------------------------------------------------|---------------------------------------------------|-------------------------------|------------------------------------------------------|------|-----|-------|----|
| Veri                              | High-level output voltage                               | V <sub>II</sub> = 0.8 V,                          | R <sub>I</sub> = 3 kΩ         | V <sub>CC+</sub> = 5 V,<br>V <sub>CC</sub> -=-5 V    | 4    |     |       | V  |
| V <sub>OH</sub> High-level output | nigh-level output voltage                               | v <sub>IL</sub> = 0.8 v,                          | K[ = 3 K22                    | V <sub>CC+</sub> = 12 V,<br>V <sub>CC-</sub> = -12 V | 10   |     |       | v  |
|                                   | Low-level output voltage                                | V <sub>IH</sub> = 2 V,                            | $R_L = 3 k\Omega$             | V <sub>CC+</sub> = 5 V,<br>V <sub>CC</sub> -=-5 V    |      |     | -4    | V  |
|                                   | (see Note 2)                                            | v <sub>IH</sub> = 2 v,                            | KL = 3 K22                    | V <sub>CC+</sub> = 12 V,<br>V <sub>CC-</sub> = -12 V |      |     | -10   | v  |
| Ι <sub>ΙΗ</sub>                   | High-level input current                                | V <sub>I</sub> = 5 V                              |                               |                                                      |      |     | 10    | μA |
| ۱ <sub>IL</sub>                   | Low-level input current                                 | VI = 0                                            |                               |                                                      |      |     | -10   | μA |
| IOS(H)                            | High-level short-circuit<br>output current <sup>‡</sup> | $V_{I} = 0.8 V$ , $V_{O} = 0 \text{ or } V_{CC-}$ |                               |                                                      |      | -10 | -19.5 | mA |
| IOS(L)                            | Low-level short-circuit<br>output current <sup>‡</sup>  | V <sub>1</sub> = 2 V,                             | $V_O = 0 \text{ or } V_{CC+}$ |                                                      |      | 10  | 19.5  | mA |
| ٢O                                | Output resistance, power off                            | $V_{CC+} = 0,$                                    | $V_{CC} = 0,$                 | $V_I = -2 V \text{ to } 2 V$                         | 300  |     |       | Ω  |
| 100                               | Supply ourront from Var                                 | V <sub>CC+</sub> = 5 V,<br>No load                | $V_{CC-} = -5 V,$             | All inputs at 2 V or 0.8 V                           |      | 90  | 160   |    |
| ICC+                              | Supply current from $V_{CC+}$                           | V <sub>CC+</sub> = 12 V,<br>No load               | $V_{CC-} = -12 V,$            | All inputs at 2 V or 0.8 V                           |      | 95  | 160   | μΑ |
| ICC-                              |                                                         | V <sub>CC+</sub> = 5 V,<br>No load                | $V_{CC-} = -5 V,$             | All inputs at 2 V or 0.8 V                           |      | -90 | -160  |    |
|                                   | Supply current from $V_{CC-}$                           | V <sub>CC+</sub> = 12 V,<br>No load               | V <sub>CC</sub> -=-12         | All inputs at 2 V or 0.8 V                           |      | -95 | -160  | μA |

<sup>†</sup> All typical values are at  $T_A = 25^{\circ}C$ .

<sup>‡</sup> Not more than one output should be shorted at a time.

NOTE 2: The algebraic convention, in which the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only; e.g., if -4 V is a maximum, the typical value is a more negative voltage.

### switching characteristics, V<sub>CC+</sub> = 12 V, V<sub>CC-</sub> = –12 V, T<sub>A</sub> = 25°C

|                  | PARAMETER                                                        | TEST CON                                  | DITIONS                   | MIN  | TYP | MAX | UNIT |
|------------------|------------------------------------------------------------------|-------------------------------------------|---------------------------|------|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output $\S$           | $R_L = 3 k\Omega$ ,                       | C <sub>L</sub> = 15 pF,   |      |     | 3   | μs   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output§               | See Figure 1                              |                           |      |     | 3.5 | μs   |
| <sup>t</sup> TLH | Transition time, low- to high-level $\operatorname{output}^{\P}$ |                                           |                           | 0.53 |     | 3.2 | μs   |
| <sup>t</sup> THL | Transition time, high- to low-level $\operatorname{output}^{\P}$ |                                           |                           | 0.53 |     | 3.2 | μs   |
| <sup>t</sup> TLH | Transition time, low- to high-level output#                      | $R_{L} = 3 k\Omega \text{ to } 7 k\Omega$ | C <sub>L</sub> = 2500 pF, |      | 1.5 |     | μs   |
| <sup>t</sup> THL | Transition time, high- to low-level output <sup>#</sup>          | See Figure 1                              |                           |      | 1.5 |     | μs   |
| SR               | Output slew rate§                                                | $R_L = 3 k\Omega \text{ to } 7 k\Omega$ , | C <sub>L</sub> = 15 pF    | 6    | 15  | 30  | V/µs |

§ Measured at the 50% level

 $\P$  Measured between the 10% and 90% points on the output waveform

# Measured between the 3-V and -3-V points on the output waveform (EIA/TIA-232-E conditions), all unused inputs tied either high or low



SLLS033F – JANUARY 1988 – REVISED MARCH 1997

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \ \mu s$ , PRR = 20 kHZ,  $Z_O = 50 \ \Omega$ ,  $t_f = t_f \le 50 \ ns$ . B. CL includes probe and jig capacitance.

Figure 1. Test Circuit and Voltage Waveforms



SLLS033F - JANUARY 1988 - REVISED MARCH 1997

15

12

9

6 3

0

-3

-6

-9

-12

-15

15

10

5

0

-5

-10

-15

0

IOS(L) VI = 2 V

IOS(H) VI = 0.8 V

20

 $V_0 = 0 \text{ or } V_{CC-}$ 

 $V_O = 0 \text{ or } V_{CC+}$ 

IOS – Short-Circuit Output Current – mA

0

V<sub>O</sub> - Output Voltage - V







60

T<sub>A</sub> – Free-Air Temperature – °C

Figure 4

40

80

100

120



-8

-12

0

20

 $V_{OL} (V_{CC\pm} = \pm 12 V, V_{I} = 2 V)$ 

40

60

T<sub>A</sub> – Free-Air Temperature – °C

Figure 5

80

100

120



SLLS033F - JANUARY 1988 - REVISED MARCH 1997



#### **TYPICAL CHARACTERISTICS**



SLLS033F - JANUARY 1988 - REVISED MARCH 1997



**TYPICAL CHARACTERISTICS** 

**APPLICATION INFORMATION** 



Figure 12. Logic Translator Applications



SLLS033F – JANUARY 1988 – REVISED MARCH 1997

**APPLICATION INFORMATION** 



NOTE A: External diodes placed in series with the V<sub>CC+</sub> and V<sub>CC</sub>-leads protect the SN75C188 in the fault condition where the device outputs are shorted to  $\pm$ 15 V and the power supplies are at low voltage and provide low-impedance paths to GND.

Figure 13. Power Supply Protection to Meet Power-Off Fault Conditions of Standard EIA/TIA-232-E





10-Jun-2014

### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | •       | Pins | -    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| SN75C188D        | ACTIVE   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188DBLE     | OBSOLETE | SSOP         | DB      | 14   |      | TBD                        | Call TI          | Call TI            | 0 to 70      |                |         |
| SN75C188DBR      | ACTIVE   | SSOP         | DB      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | CA188          | Samples |
| SN75C188DE4      | ACTIVE   | SOIC         | D       | 14   | 50   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188DR       | ACTIVE   | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188DRE4     | ACTIVE   | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188N        | ACTIVE   | PDIP         | Ν       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75C188N      | Samples |
| SN75C188NE4      | ACTIVE   | PDIP         | Ν       | 14   | 25   | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75C188N      | Samples |
| SN75C188NSR      | ACTIVE   | SO           | NS      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75C188         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

10-Jun-2014

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

#### TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN75C188DBR                 | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN75C188DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75C188DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75C188NSR                 | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75C188DBR | SSOP         | DB              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN75C188DR  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN75C188DR  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN75C188NSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

### DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated