

## **Purpose**

The RT7272A is a high-efficiency current mode synchronous step-down regulator that can deliver up to 3A output current from a wide input voltage range of 4.5V to 36V. This document explains the function and use of the RT7272A evaluation board (EVB) and provides information to enable operation and modification of the evaluation board and circuit to suit individual requirements.

## **Table of Contents**

| Purpose                                       |    |
|-----------------------------------------------|----|
| Introduction                                  | 2  |
| General Product Information                   | 2  |
| Key Performance Summary Table                 | 2  |
| Bench Test Setup Conditions                   | 3  |
| Headers Description and Placement             | 3  |
| Test Points                                   | 3  |
| Power-up & Measurement Procedure              | 4  |
| Output Voltage Setting                        | 4  |
| Schematic, Bill of Materials and Board Layout | 5  |
| EVB Schematic Diagram                         | 5  |
| Bill of Materials                             | 6  |
| EVB Layout                                    | 7  |
| More Information                              | 11 |
| Important Notice for Richtek Evaluation Board | 11 |



## Introduction

#### General Product Information

#### **General Description**

The RT7272A is a high efficiency, current mode synchronous step-down DC/DC converter that can deliver up to 3A output current over a wide input voltage range from 4.5V to 36V. The device integrates a  $150m\Omega$  high side and an  $80m\Omega$  low side MOSFET to achieve high conversion efficiency up to 95%. The current mode control architecture supports fast transient response and uses a simple compensation circuit.

A cycle-by-cycle current limit function provides protection against a shorted output and an internal soft-start eliminates input surge current during start-up. The RT7272A provides complete protection functions such as input under voltage lockout, output under voltage protection, over current protection and thermal shutdown.

The RT7272A is available in the thermal enhanced SOP-8 (Exposed Pad) package.

#### **Features**

- 4.5V to 36V Input Voltage Range
- 3A Output Current
- Internal N-MOSFETs
- Current Mode Control
- Fixed Frequency Operation: 500kHz
- Adjustable Output Voltage from 0.8V to 30V
- High Efficiency Up to 95%
- Stable with Low ESR Ceramic Output Capacitors
- Cycle-by-Cycle Current Limit
- Adjustable Current Limit

### Key Performance Summary Table

| Key features                   | Evaluation board number: PCB001_V1                                                                                    |  |  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| Default Input Voltage          | 12V                                                                                                                   |  |  |
| Max Output Current             | 3A (OCP level set to 5.5A typical by $R_{LIM} = 137k\Omega$ )                                                         |  |  |
| Default Output Voltage         | 3.3V                                                                                                                  |  |  |
| Default Marking & Package Type | RT7272AGSP, SOP-8 (Exposed Pad)                                                                                       |  |  |
| Operation Frequency            | Steady 500kHz at all load currents                                                                                    |  |  |
| Other Key Features             | 4.5V to 36V Wide Input Voltage Range<br>Adjustable Current Limit 2A to 6A                                             |  |  |
| Protection                     | Over Current Protection & Output Under-Voltage-Protection (hiccup mode) Input Under-voltage Lock-out Thermal Shutdown |  |  |



## **Bench Test Setup Conditions**

## Headers Description and Placement



Please carefully inspect the EVB IC and external components, comparing them to the following Bill of Materials, to ensure that all components are installed and undamaged. If any components are missing or damaged during transportation, please contact the distributor or send e-mail to <a href="mailto:evb service@richtek.com">evb service@richtek.com</a>.

#### Test Points

The EVB is provided with the test points and pin names listed in the table below.

| Test point/<br>Pin name | Signal                       | Comment (expected waveforms or voltage levels on test points)                                                                              |
|-------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| VIN                     | Input voltage                | Input voltage range= 4.5V to 36V                                                                                                           |
| VOUT                    | Output voltage               | Default output voltage = 3.3V  Output voltage range= 0.8V to 30V  (see "Output Voltage Setting" section for changing output voltage level) |
| SW                      | Switching node test point    | SW waveform                                                                                                                                |
| EN                      | Enable test point            | Enable signal. EN is automatically pulled high (by R4) to enable operation.  Connect EN low to disable operation.                          |
| воот                    | Boot strap supply test point | Floating supply voltage for the high-side N-MOSFET switch                                                                                  |
| MODE                    | RLIM test point              | Current limit setting point                                                                                                                |
| GND                     | Ground                       | Ground                                                                                                                                     |



## Power-up & Measurement Procedure

- 1. Apply a 12V nominal input power supply  $(4.5V < V_{IN} < 36V)$  to the VIN and GND terminals.
- 2. The EN voltage is pulled to logic high by R4 (100k $\Omega$  to VIN) to enable operation. Drive EN high (>2.0V) to enable operation or low (<0.4V) to disable operation.
- 3. Verify the output voltage (approximately 3.3V) between VOUT and GND.
- 4. Connect an external load up to 3A to the VOUT and GND terminals and verify the output voltage and current.

### Output Voltage Setting

Set the output voltage with the resistive divider (R1, R2) between VOUT and GND with the midpoint connected to FB through RCAMP. The output is set by the following formula:

Vout = 
$$0.8 \times (1 + \frac{R1}{R2})$$

The installed V<sub>OUT</sub> capacitors (C4, C5) are 22µF, 16V X5R ceramic types. Do not exceed their operating voltage range and consider their voltage coefficient (capacitance vs. bias voltage) and ensure that the capacitance is sufficient to maintain stability and provide sufficient transient response for your application. This can be verified by checking the output transient response as described in the RT7272A IC datasheet.



# Schematic, Bill of Materials and Board Layout

## EVB Schematic Diagram



C1, C2: 10µF/50V/X5R, 1206, TDK C3216X5R1H106K

C4, C5: 22µF/16V/X5R, 1210, Murata GRM32ER61C226K

L1:  $4.7\mu H$  WE74437368047, DCR=15m $\Omega$ 



## Bill of Materials

| Reference     | Qty | Part number         | Description                 | Package         | Manufacture |
|---------------|-----|---------------------|-----------------------------|-----------------|-------------|
| U1            | 1   | RT7272AGSP          | DC/DC Converter             | PSOP-8          | Richtek     |
| C1, C2        | 2   | C3216X5R1H106K160AB | 10μF/±10%/50V/X5R           | 1206            | TDK         |
|               |     |                     | Ceramic Capacitor           |                 |             |
| C4, C5        | 2   | GRM32ER61C226KE20#  | 22µF/±10%/16V/X5R           | 1210            | Murata      |
|               |     |                     | Ceramic Capacitor           |                 |             |
| C7 1          | 1   | 0603B272K500        | 2.7nF/±10%/50V/X7R          | 0603            | WALSIN      |
|               | '   | 000002721300        | Ceramic Capacitor           |                 |             |
| C3, C6, C11 3 | 2   | C1608X7R1H104K080AA | 0.1µF/±10%/50V/X7R          | 0603            | TDK         |
|               |     |                     | Ceramic Capacitor           |                 |             |
| C8,C9,C12,C13 | 0   |                     | Not Installed               | 0603            |             |
| L1 1          | 1   | 1 WE74437368047     | 4.7μH/19A/±20%,             | 11mmx10mmx3.8mm | WE          |
|               | I   |                     | DCR=15m $\Omega$ , Inductor |                 |             |
| R1            | 1   |                     | 75kΩ/±1%, Resistor          | 0603            |             |
| R2            | 1   |                     | 24kΩ/±1%, Resistor          | 0603            |             |
| R3            | 1   |                     | 13kΩ/±1%, Resistor          | 0603            |             |
| R4            | 1   |                     | 100kΩ/±1%, Resistor         | 0603            |             |
| R5, D1, D2    | 0   |                     | Not Installed               |                 |             |
| R6, RCAMP     | 2   |                     | 0Ω, Resistor                | 0603            |             |
| RLIM          | 1   |                     | 137kΩ/±1%, Resistor         | 0603            |             |
| TP            | 4   |                     | Test Pin                    |                 |             |
| GP            | 4   |                     | Golden Pin                  |                 |             |



## EVB Layout



Top View (1<sup>st</sup> layer)



Bottom View (4th Layer)





Component Placement Guide—Component Side (1st layer)



PCB Layout—Component Side (1st Layer)





PCB Layout—Inner Side (2<sup>nd</sup> Layer)



PCB Layout—Inner Side (3<sup>rd</sup> Layer)





Component Placement Guide—Bottom Side (4th Layer)



PCB Layout—Bottom Side (4<sup>th</sup> layer)



## More Information

For more information, please find the related datasheet or application notes from Richtek website <a href="http://www.richtek.com">http://www.richtek.com</a>.

## Important Notice for Richtek Evaluation Board

THIS DOCUMENT IS FOR REFERENCE ONLY, NOTHING CONTAINED IN THIS DOCUMENT SHALL BE CONSTRUED AS RICHTEK'S WARRANTY, EXPRESS OR IMPLIED, UNDER CONTRACT, TORT OR STATUTORY, WITH RESPECT TO THE PRESENTATION HEREIN. IN NO EVENT SHALL RICHTEK BE LIABLE TO BUYER OR USER FOR ANY AND ALL DAMAGES INCLUDING WITHOUT LIMITATION TO DIRECT, INDIRECT, SPECIAL, PUNITIVE OR CONSEQUENTIAL DAMAGES.

UG7272AGSP-00 March 2014 www.richtek.com