#### 查询SN74ALVCH162830供应商

## 捷多邦,专业PCB打样工厂,24小**SN74A些**VCH162830 1-BIT TO 2-BIT ADDRESS DRIVER WITH 3-STATE OUTPUTS SCES082G - AUGUST 1996 - REVISED JUNE 1999

| ● Member of the Texas Instruments<br>Widebus™ Family                                                                                                                                                                                           | DBB PACKAGE<br>(TOP VIEW)                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ● EPIC <sup>™</sup> (Enhanced-Performance Implanted CMOS) Submicron Process                                                                                                                                                                    | 2Y2 1 80 1Y3<br>1Y2 2 79 2Y3                                                                                                                                                       |
| <ul> <li>Output Ports Have Equivalent 26-Ω Series<br/>Resistors, So No External Resistors Are<br/>Required</li> </ul>                                                                                                                          | GND [ 3 78] GND<br>2Y1 [ 4 77] 1Y4<br>1Y1 [ 5 76] 2Y4                                                                                                                              |
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul>                                                                                                  | V <sub>CC</sub> [ 6 75 V <sub>CC</sub><br>A1 [ 7 74 ] 1Y5<br>A2 [ 8 73 ] 2Y5                                                                                                       |
| Latch-Up Performance Exceeds 250 mA Per<br>JESD 17                                                                                                                                                                                             | GND                                                                                                                                                                                |
| Bus Hold on Data Inputs Eliminates the<br>Need for External Pullup/Pulldown<br>Resistors                                                                                                                                                       | A4 [ 11 70 ] 2Y6<br>GND [ 12 69 ] GND<br>A5 [ 13 68 ] 1Y7                                                                                                                          |
| Packaged in Thin Very Small-Outline     Package     NOTE: For tape and reel order entry:     The DBBR package is abbreviated to GR.                                                                                                            | A6         14         67         2Y7           VCC         15         66         VCC           A7         16         65         1Y8           A8         17         64         2Y8 |
| description                                                                                                                                                                                                                                    | GND [ 18 63] GND<br>A9 [ 19 62] 1Y9                                                                                                                                                |
| This 1-bit to 2-bit address driver is designed for 1.65-V to 3.6-V V <sub>CC</sub> operation.                                                                                                                                                  | OE1       20       61       2Y9         OE2       21       60       1Y10         A10       22       59       2Y10                                                                  |
| Active bus-hold circuitry is provided to hold unused or floating inputs at a valid logic level.                                                                                                                                                | GND [ 23 58 GND<br>A11 [ 24 57 ] 1Y11                                                                                                                                              |
| The outputs, which are designed to sink up to 12 mA, include equivalent 26- $\Omega$ resistors to reduce overshoot and undershoot.                                                                                                             | A12 [ 25 56 ] 2Y11<br>V <sub>CC</sub> [ 26 55 ] V <sub>CC</sub><br>A13 [ 27 54 ] 1Y12<br>A14 [ 28 53 ] 2Y12                                                                        |
| To ensure the high-impedance state during power<br>up or power down, OE should be tied to V <sub>CC</sub><br>through a pullup resistor; the minimum value of<br>the resistor is determined by the current-sinking<br>capability of the driver. | GND [ 29 52 ] GND<br>A15 [ 30 51 ] 1Y13<br>A16 [ 31 50 ] 2Y13<br>GND [ 32 49 ] GND<br>A17 [ 33 48 ] 1Y14                                                                           |
| The SN74ALVCH162830 is characterized for operation from –40°C to 85°C.                                                                                                                                                                         | A18 [ 34 47 ] 2Y14<br>V <sub>CC</sub> [ 35 46 ] V <sub>CC</sub><br>2Y18 [ 36 45 ] 1Y15<br>1Y18 [ 37 44 ] 2Y15<br>GND [ 38 43 ] GND<br>2Y17 [ 39 42 ] 1Y16<br>1Y17 [ 40 41 ] 2Y16   |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPICand Widebus are trademarks of Texas Instruments Incorporated.



### SN74ALVCH162830 1-BIT TO 2-BIT ADDRESS DRIVER WITH 3-STATE OUTPUTS SCES082G – AUGUST 1996 – REVISED JUNE 1999

| FUNCTION TABLE |        |      |      |     |  |  |  |  |
|----------------|--------|------|------|-----|--|--|--|--|
|                | INPUTS | OUTI | PUTS |     |  |  |  |  |
| OE1            | OE2    | Α    | 1Yn  | 2Yn |  |  |  |  |
| L              | Н      | Н    | Н    | Z   |  |  |  |  |
| L              | Н      | L    | L    | z   |  |  |  |  |
| н              | L      | Н    | Z    | н   |  |  |  |  |
| н              | L      | L    | Z    | L   |  |  |  |  |
| L              | L      | Н    | н    | н   |  |  |  |  |
| L              | L      | L    | L    | L   |  |  |  |  |
| н              | Н      | Х    | Z    | Z   |  |  |  |  |

logic diagram (positive logic)



To 17 Other Channels

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

- 2. This value is limited to 4.6 V maximum.
- 3. The package thermal impedance is calculated in accordance with JESD 51.



# SN74ALVCH162830 **1-BIT TO 2-BIT ADDRESS DRIVER** WITH 3-STATE OUTPUTS SCES082G - AUGUST 1996 - REVISED JUNE 1999

|       |                                    |                                            | MIN                  | MAX                  | UNIT |  |
|-------|------------------------------------|--------------------------------------------|----------------------|----------------------|------|--|
| VCC   | Supply voltage                     |                                            | 1.65                 | 3.6                  | V    |  |
|       |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         | $0.65 \times V_{CC}$ |                      |      |  |
| VIH   | High-level input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7                  |                      | V    |  |
|       |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V           | 2                    |                      |      |  |
|       |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |                      | $0.35 \times V_{CC}$ |      |  |
| VIL   | Low-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                      | 0.7                  | V    |  |
|       |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V           |                      | 0.8                  |      |  |
| VI    | Input voltage                      |                                            | 0                    | VCC                  | V    |  |
| Vo    | Output voltage                     |                                            | 0                    | VCC                  | V    |  |
|       |                                    | V <sub>CC</sub> = 1.65 V                   |                      | -2                   |      |  |
| 1     | High-level output current          | V <sub>CC</sub> = 2.3 V                    |                      | -6                   |      |  |
| ЮН    |                                    | $V_{CC} = 2.7 V$                           |                      | -8                   | mA   |  |
|       |                                    | V <sub>CC</sub> = 3 V                      |                      | -12                  |      |  |
|       |                                    | V <sub>CC</sub> = 1.65 V                   |                      | 2                    |      |  |
| 1     | Low-level output current           | V <sub>CC</sub> = 2.3 V                    |                      | 6                    | ~ ^  |  |
| IOL   |                                    | V <sub>CC</sub> = 2.7 V                    |                      | 8                    | mA   |  |
|       | V <sub>CC</sub> = 3 V              |                                            |                      | 12                   |      |  |
| Δt/Δv | Input transition rise or fall rate | <u>.</u>                                   |                      | 10                   | ns/V |  |
| ТА    | Operating free-air temperature     |                                            | -40                  | 85                   | °C   |  |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



### SN74ALVCH162830 1-BIT TO 2-BIT ADDRESS DRIVER WITH 3-STATE OUTPUTS SCES082G – AUGUST 1996 – REVISED JUNE 1999

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAN             | IETER         | TEST C                                | ONDITIONS                       | Vcc             | MIN                 | түр† | MAX  | UNIT |
|-------------------|---------------|---------------------------------------|---------------------------------|-----------------|---------------------|------|------|------|
|                   |               | I <sub>OH</sub> = -100 μA             |                                 | 1.65 V to 3.6 V | V <sub>CC</sub> -0. | 2    |      |      |
|                   |               | I <sub>OH</sub> = -2 mA               | 1.65 V                          | 1.2             |                     |      |      |      |
|                   |               | $I_{OH} = -4 \text{ mA}$              | 2.3 V                           | 1.9             |                     |      |      |      |
| VOH               |               | I <sub>OH</sub> = -6 mA               |                                 | 2.3 V           | 1.7                 |      |      | V    |
|                   |               | IOH = -0 IIIA                         | 3 V                             | 2.4             |                     |      |      |      |
|                   |               | I <sub>OH</sub> = -8 mA               |                                 | 2.7 V           | 2                   |      |      |      |
|                   |               | I <sub>OH</sub> = -12 mA              | 3 V                             | 2               |                     |      |      |      |
|                   |               | I <sub>OL</sub> = 100 μA              |                                 | 1.65 V to 3.6 V |                     |      | 0.2  |      |
|                   |               | I <sub>OL</sub> = 2 mA                |                                 | 1.65 V          |                     |      | 0.45 |      |
|                   |               | $I_{OL} = 4 \text{ mA}$               |                                 | 2.3 V           |                     |      | 0.4  |      |
| VOL               |               |                                       | 2.3 V                           |                 |                     | 0.55 | V    |      |
| 01                |               | I <sub>OL</sub> = 6 mA                | 3 V                             |                 |                     | 0.55 |      |      |
|                   |               | I <sub>OL</sub> = 8 mA                | 2.7 V                           |                 |                     | 0.6  |      |      |
|                   |               | I <sub>OL</sub> = 12 mA               | 3 V                             |                 |                     | 0.8  |      |      |
| lj                |               | $V_{I} = V_{CC}$ or GND               |                                 | 3.6 V           |                     |      | ±5   | μΑ   |
|                   |               | V <sub>I</sub> = 0.58 V               | 1.65 V                          | 25              |                     |      | μA   |      |
|                   |               | VI = 1.07 V                           | 1.65 V                          | -25             |                     |      |      |      |
|                   |               | VI = 0.7 V                            | 2.3 V                           | 45              |                     |      |      |      |
| ll(hold)          |               | VI = 1.7 V                            | 2.3 V                           | -45             |                     |      |      |      |
|                   |               | V <sub>I</sub> = 0.8 V                |                                 | 3 V             | 75                  |      |      |      |
|                   |               | V <sub>I</sub> = 2 V                  |                                 | 3 V             | -75                 |      |      |      |
|                   |               | $V_{  } = 0$ to 3.6 V <sup>‡</sup>    | 3.6 V                           |                 |                     | ±500 |      |      |
| IOZ               |               | $V_{O} = V_{CC} \text{ or } GND$      |                                 | 3.6 V           |                     |      | ±10  | μA   |
| ICC               |               | $V_{I} = V_{CC}$ or GND,              | IO = 0                          | 3.6 V           |                     |      | 40   | μA   |
| ΔICC              |               | One input at V <sub>CC</sub> – 0.6 V, | Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V    |                     |      | 750  | μA   |
| C. Co             | ontrol inputs |                                       |                                 | 3.3 V           |                     | 4.5  |      | nE   |
| C <sub>i</sub> Da | ata inputs    | $V_I = V_{CC}$ or GND                 |                                 |                 |                     | 5    |      | pF   |
| C <sub>o</sub> Ou | utputs        | $V_{O} = V_{CC}$ or GND               |                                 | 3.3 V           |                     | 7.5  |      | pF   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> =  $25^{\circ}$ C.

<sup>‡</sup>This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> =<br>± 0. | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | ۲ <mark>0.5 V<sub>CC</sub> =</mark> | 3.3 V<br>3 V | UNIT |    |
|------------------|-----------------|----------------|-------------------------|---------------------------|--------------|-------------------|-------|-------------------------------------|--------------|------|----|
|                  |                 |                | TYP                     | MIN                       | MAX          | MIN               | MAX   | MIN                                 | MAX          |      |    |
| <sup>t</sup> pd  |                 | A              | Y                       | §                         | 1.2          | 3.8               |       | 4                                   | 1.7          | 3.5  | ns |
| t <sub>en</sub>  |                 | OE             | Y                       | §                         | 1            | 5.7               |       | 5.7                                 | 1            | 4.8  | ns |
| <sup>t</sup> dis |                 | OE             | Y                       | §                         | 1.5          | 6.2               |       | 5.4                                 | 1.7          | 5.2  | ns |

§ This information was not available at the time of publication.



# SN74ALVCH162830 **1-BIT TO 2-BIT ADDRESS DRIVER** WITH 3-STATE OUTPUTS SCES082G – AUGUST 1996 – REVISED JUNE 1999

#### operating characteristics, T<sub>A</sub> = 25°C

| PARAMETER                                        |                   | TEST CONDITIONS      | V <sub>CC</sub> = 1.8 V            | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT |      |  |
|--------------------------------------------------|-------------------|----------------------|------------------------------------|-------------------------|-------------------------|------|------|--|
|                                                  | FARAMETER         |                      | TEST CONDITIONS                    | TYP                     | TYP                     | TYP  | UNIT |  |
| C <sub>pd</sub> Power dissipation<br>capacitance | Power dissipation | All outputs enabled  | C = 0 f = 10 MHz                   | †                       | 50                      | 54   | рF   |  |
|                                                  | capacitance       | All outputs disabled | $C_{L} = 0$ , $f = 10 \text{ MHz}$ | †                       | 8                       | 8    | μr   |  |

<sup>†</sup> This information was not available at the time of publication.



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tPLH and tPHL are the same as tpd.

#### Figure 1. Load Circuit and Voltage Waveforms



### SN74ALVCH162830 1-BIT TO 2-BIT ADDRESS DRIVER WITH 3-STATE OUTPUTS

SCES082G - AUGUST 1996 - REVISED JUNE 1999



NOTES: A.  $\ensuremath{\mathsf{CL}}$  includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
 C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>f</sub> ≤ 2 ns, t<sub>f</sub> ≤ 2 ns.

D. The outputs are measured one at a time with one transition per measurement.

- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G. tPLH and tPHL are the same as tpd.





### SN74ALVCH162830 **1-BIT TO 2-BIT ADDRESS DRIVER** WITH 3-STATE OUTPUTS

SCES082G - AUGUST 1996 - REVISED JUNE 1999



PARAMETER MEASUREMENT INFORMATION

- Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 3. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated