SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

- EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>)
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), Thin Shrink Small-Outline (PW) Packages, and Ceramic Chip Carriers (FK)

#### description

The SN54LVC652A octal bus transceiver and register is designed for 2.7-V to 3.6-V V<sub>CC</sub> operation, and the SN74LVC652A octal bus transceiver and register is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers.

Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB and SBA) inputs are provided to select whether real-time or stored data is transferred. The circuitry used for select control eliminates the typical decoding glitch that occurs

SN74LVC652A ... DB, DW, OR PW PACKAGE (TOP VIEW)



# SN54LVC652A . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

in a multiplexer during the transition between stored and real-time data. A low input selects real-time data, and a high input selects stored data. Figure 1 illustrates the four fundamental bus-management functions that are performed with the 'LVC652A.

Data on the A or B data bus, or both, is stored in the internal D-type flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) inputs, regardless of the select- or enable-control pins. When SAB and SBA are in the real-time transfer mode, it is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last state.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

FPIC is a trademark of Texas Instruments Incorporated.



SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

#### description (continued)

To ensure the high-impedance state during power up or power down,  $\overline{\text{OEBA}}$  should be tied to V<sub>CC</sub> through a pullup resistor and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver.

The SN54LVC652A is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74LVC652A is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.

#### **FUNCTION TABLE**

|      |      | INP        | UTS        |     |                | DATA                     | \ I/O†                   | OPERATION OR FUNCTION                             |
|------|------|------------|------------|-----|----------------|--------------------------|--------------------------|---------------------------------------------------|
| OEAB | OEBA | CLKAB      | CLKBA      | SAB | SBA            | A1-A8                    | B1-B8                    | OPERATION OR FUNCTION                             |
| L    | Н    | H or L     | H or L     | Х   | Χ              | Input                    | Input                    | Isolation                                         |
| L    | Н    | 1          | $\uparrow$ | X   | Χ              | Input                    | Input                    | Store A and B data                                |
| Х    | Н    | 1          | H or L     | Х   | Х              | Input                    | Unspecified <sup>‡</sup> | Store A, hold B                                   |
| Н    | Н    | 1          | <b>↑</b>   | X‡  | Χ              | Input                    | Output                   | Store A in both registers                         |
| L    | Х    | H or L     | $\uparrow$ | Х   | Χ              | Unspecified <sup>‡</sup> | Input                    | Hold A, store B                                   |
| L    | L    | $\uparrow$ | $\uparrow$ | X   | X <sup>‡</sup> | Output                   | Input                    | Store B in both registers                         |
| L    | L    | Χ          | Х          | Х   | L              | Output                   | Input                    | Real-time B data to A bus                         |
| L    | L    | Χ          | H or L     | Χ   | Н              | Output                   | Input                    | Stored B data to A bus                            |
| Н    | Н    | Х          | Х          | L   | Х              | Input                    | Output                   | Real-time A data to B bus                         |
| Н    | Н    | H or L     | Χ          | Н   | Χ              | Input                    | Output                   | Stored A data to B bus                            |
| Н    | L    | H or L     | H or L     | Н   | Н              | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |

<sup>†</sup> The data-output functions can be enabled or disabled by a variety of level combinations at OEAB or OEBA. Data-input functions always are enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs.



<sup>‡</sup> Select control = L; clocks can occur simultaneously.

Select control = H; clocks must be staggered to load both registers.

SCAS303H - JANUARY 1993 - REVISED AUGUST 1998



Figure 1. Bus-Management Functions



SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

#### logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, and PW packages.



## logic diagram (positive logic)



Pin numbers shown are for the DB, DW, and PW packages.

SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> Input voltage range, V <sub>I</sub> (see Note 1)  Voltage range applied to any output in the high impedance or never off state. V |                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Voltage range applied to any output in the high-impedance or power-off state, V <sub>O</sub> (see Note 1)                                                               |                                            |
| Voltage range applied to any output in the high or low state, VO                                                                                                        |                                            |
| (see Notes 1 and 2)                                                                                                                                                     | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                                                                               |                                            |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                                                                                              | –50 mA                                     |
| Continuous output current, IO                                                                                                                                           |                                            |
| Continuous current through V <sub>CC</sub> or GND                                                                                                                       | ±100 mA                                    |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): DB package                                                                                                       | 104°C/W                                    |
| DW package                                                                                                                                                              | 81°C/W                                     |
| PW package                                                                                                                                                              | 120°C/W                                    |
| Storage temperature range, T <sub>stg</sub>                                                                                                                             | –65°C to 150°C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The value of  $V_{\hbox{CC}}$  is provided in the recommended operating conditions table.
  - 3. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 4)

|             |                                    |                                            | SN54L | VC652A | SN74L\                 | /C652A                 | UNIT |
|-------------|------------------------------------|--------------------------------------------|-------|--------|------------------------|------------------------|------|
|             |                                    |                                            | MIN   | MAX    | MIN                    | MAX                    | UNII |
| V           | Supply voltage                     | Operating                                  | 2     | 3.6    | 1.65                   | 3.6                    | V    |
| VCC         | Supply voltage                     | Data retention only                        | 1.5   |        | 1.5                    |                        | V    |
|             |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |       |        | 0.65 × V <sub>CC</sub> |                        |      |
| ٧ıH         | High-level input voltage           | V <sub>CC</sub> = 2.3 V to 2.7 V           |       |        | 1.7                    |                        | V    |
|             |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2     |        | 2                      |                        |      |
|             |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |       |        |                        | 0.35 × V <sub>CC</sub> |      |
| $\vee_{IL}$ | Low-level input voltage            | V <sub>CC</sub> = 2.3 V to 2.7 V           |       |        |                        | 0.7                    | V    |
|             |                                    | V <sub>CC</sub> = 2.7 V to 3.6 V           |       | 0.8    |                        | 0.8                    |      |
| ٧ı          | Input voltage                      |                                            | 0     | 5.5    | 0                      | 5.5                    | V    |
| V           | Output voltage                     | High or low state                          | 0     | Vсс    | 0                      | Vcc                    | V    |
| VO          | Output voltage                     | 3 state                                    | 0     | 5.5    | 0                      | 5.5                    | V    |
|             |                                    | V <sub>CC</sub> = 1.65 V                   |       |        |                        | -4                     |      |
| 1           | High lovel output output           | V <sub>CC</sub> = 2.3 V                    |       |        |                        | -8                     | A    |
| ЮН          | High-level output current          | V <sub>CC</sub> = 2.7 V                    |       | -12    |                        | -12                    | mA   |
|             |                                    | V <sub>CC</sub> = 3 V                      |       | -24    |                        | -24                    |      |
|             |                                    | V <sub>CC</sub> = 1.65 V                   |       |        |                        | 4                      |      |
| 1           | Low-level output current           | V <sub>CC</sub> = 2.3 V                    |       |        |                        | 8                      | mA   |
| lOL         | Low-level output current           | $V_{CC} = 2.7 \text{ V}$                   |       | 12     |                        | 12                     | IIIA |
|             |                                    | V <sub>CC</sub> = 3 V                      |       | 24     |                        | 24                     |      |
| Δt/Δν       | Input transition rise or fall rate |                                            | 0     | 5      | 0                      | 5                      | ns/V |
| TA          | Operating free-air temperature     |                                            | -55   | 125    | -40                    | 85                     | °C   |

NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DAI               | DAMETER                 | TEGT CONDITIONS                                                                    |                 | SN54                 | LVC652 | Α    | SN74                 | LVC652           | Δ.   |      |  |
|-------------------|-------------------------|------------------------------------------------------------------------------------|-----------------|----------------------|--------|------|----------------------|------------------|------|------|--|
| PARAMETER         |                         | TEST CONDITIONS                                                                    | v <sub>CC</sub> | MIN                  | TYP†   | MAX  | MIN                  | TYP <sup>†</sup> | MAX  | UNIT |  |
|                   |                         | ΙΟΗ = -100 μΑ                                                                      | 1.65 V to 3.6 V |                      |        |      | V <sub>CC</sub> -0.2 |                  |      |      |  |
|                   |                         | ΙΟΗ = -100 μΑ                                                                      | 2.7 V to 3.6 V  | V <sub>CC</sub> -0.2 |        |      |                      |                  |      |      |  |
|                   |                         | $I_{OH} = -4 \text{ mA}$                                                           | 1.65 V          |                      |        |      | 1.2                  |                  |      |      |  |
| Voн               | I <sub>OH</sub> = –8 mA | 2.3 V                                                                              |                 |                      |        | 1.7  |                      |                  | V    |      |  |
|                   |                         | I <sub>OH</sub> = -12 mA                                                           | 2.7 V           | 2.2                  |        |      | 2.2                  |                  |      |      |  |
|                   |                         | 10H = -12 IIIA                                                                     | 3 V             | 2.4                  |        |      | 2.4                  |                  |      |      |  |
|                   |                         | I <sub>OH</sub> = -24 mA                                                           | 3 V             | 2.2                  |        |      | 2.2                  |                  |      |      |  |
|                   |                         | I <sub>OL</sub> = 100 μA                                                           | 1.65 V to 3.6 V |                      |        |      |                      |                  | 0.2  |      |  |
|                   |                         | ΙΟΣ = 100 μΑ                                                                       | 2.7 V to 3.6 V  |                      |        | 0.2  |                      |                  |      | V    |  |
| VoL               | I <sub>OL</sub> = 4 mA  | 1.65 V                                                                             |                 |                      |        |      |                      | 0.45             |      |      |  |
|                   | $I_{OL} = 8 \text{ mA}$ | 2.3 V                                                                              |                 |                      |        |      |                      | 0.7              |      |      |  |
|                   |                         | $I_{OL} = 12 \text{ mA}$                                                           | 2.7 V           |                      |        | 0.4  |                      |                  | 0.4  |      |  |
|                   |                         | $I_{OL} = 24 \text{ mA}$                                                           | 3 V             |                      |        | 0.55 |                      |                  | 0.55 |      |  |
| Ц                 | Control inputs          | $V_{I} = 0 \text{ to } 5.5 \text{ V}$                                              | 3.6 V           |                      |        | ±5   |                      |                  | ±5   | μΑ   |  |
| l <sub>off</sub>  |                         | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                                           | 0               |                      |        |      |                      |                  | ±10  | μΑ   |  |
| l <sub>OZ</sub> ‡ |                         | V <sub>O</sub> = 0 to 5.5 V                                                        | 3.6 V           |                      |        | ±15  |                      |                  | ±10  | μΑ   |  |
|                   |                         | V <sub>I</sub> = V <sub>CC</sub> or GND                                            | 0.01/           |                      |        | 10   |                      |                  | 10   |      |  |
| ICC               |                         | $3.6 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}$ $  \text{IO} = 0  $      | 3.6 V           |                      |        | 10   |                      |                  | 10   | μΑ   |  |
| ΔI <sub>CC</sub>  |                         | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at<br>V <sub>CC</sub> or GND | 2.7 V to 3.6 V  |                      |        | 500  |                      |                  | 500  | μΑ   |  |
| Ci                | Control inputs          | $V_I = V_{CC}$ or GND                                                              | 3.3 V           |                      | 4.5    |      |                      | 4.5              |      | pF   |  |
| C <sub>io</sub>   | A or B ports            | $V_O = V_{CC}$ or GND                                                              | 3.3 V           |                      | 7.5    |      |                      | 7.5              |      | pF   |  |

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 4)

|                 |                              |                                                                       | SN54LV | /C652A |              |      |
|-----------------|------------------------------|-----------------------------------------------------------------------|--------|--------|--------------|------|
|                 |                              | $V_{CC} = 2.7 \text{ V}$ $V_{CC} = 3.3 \text{ V}$ $\pm 0.3 \text{ V}$ |        |        | 3.3 V<br>3 V | UNIT |
|                 |                              | MIN                                                                   | MAX    | MIN    | MAX          |      |
| fclock          | Clock frequency              |                                                                       | 80     |        | 100          | MHz  |
| t <sub>W</sub>  | Pulse duration               | 3.3                                                                   |        | 3.3    |              | ns   |
| t <sub>su</sub> | Setup time, data before CLK↑ | 1.6                                                                   |        | 1.5    |              | ns   |
| th              | Hold time, data after CLK↑   | 0.5                                                                   |        | 1.5    |              | ns   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. ‡ For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

<sup>§</sup> This applies in the disabled state only.

SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 2 through 4)

|                 | SN74LVC652A                  |     |              |                   |     |       |       |                   |              |      |
|-----------------|------------------------------|-----|--------------|-------------------|-----|-------|-------|-------------------|--------------|------|
|                 |                              |     | 1.8 V<br>5 V | V <sub>CC</sub> = |     | VCC = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT |
|                 |                              | MIN | MAX          | MIN               | MAX | MIN   | MAX   | MIN               | MAX          |      |
| fclock          | Clock frequency              |     | †            |                   | †   |       | 80    |                   | 100          | MHz  |
| t <sub>W</sub>  | Pulse duration               | †   |              | †                 |     | 3.3   |       | 3.3               |              | ns   |
| t <sub>su</sub> | Setup time, data before CLK↑ | †   |              | †                 |     | 1.9   |       | 1.9               |              | ns   |
| th              | Hold time, data after CLK↑   | †   |              | †                 |     | 1.5   |       | 1.7               | ·            | ns   |

<sup>†</sup> This information was not available at the time of publication.

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 4)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|------------------|-----------------|----------------|-------------------|-------|------------------------------------|-----|------|
|                  |                 |                | MIN               | MAX   | MIN                                | MAX |      |
| f <sub>max</sub> |                 |                | 80                |       | 100                                |     | MHz  |
|                  | A or B          | B or A         |                   | 7.8   | 1                                  | 7.4 |      |
| t <sub>pd</sub>  | CLK             | A or B         |                   | 8.4   | 1                                  | 8   | ns   |
|                  | SAB or SBA      | B or A         |                   | 9.6   | 1                                  | 8.7 |      |
| t <sub>en</sub>  | OEBA            | А              |                   | 8.9   | 1                                  | 7.4 | ns   |
| <sup>t</sup> dis | OEBA            | А              |                   | 8.1   | 1                                  | 7.5 | ns   |
| t <sub>en</sub>  | OEAB            | В              |                   | 8.6   | 1                                  | 7.1 | ns   |
| <sup>t</sup> dis | OEAB            | В              |                   | 7.7   | 1                                  | 7.4 | ns   |

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 2 through 4)

|                  |                 | TO<br>(OUTPUT) | SN74LVC652A                         |     |                                    |     |                         |     |                                    |     |      |
|------------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|
| PARAMETER        | FROM<br>(INPUT) |                | V <sub>CC</sub> = 1.8 V<br>± 0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | V <sub>CC</sub> = 2.7 V |     | V <sub>CC</sub> = 3.3 V<br>± 0.3 V |     | UNIT |
|                  |                 |                | MIN                                 | MAX | MIN                                | MAX | MIN                     | MAX | MIN                                | MAX |      |
| fmax             |                 |                | †                                   |     | †                                  |     | 80                      |     | 100                                |     | MHz  |
|                  | A or B          | B or A         | †                                   | †   | †                                  | †   |                         | 7.8 | 1.5                                | 7.4 |      |
| <sup>t</sup> pd  | CLK             | A or B         | †                                   | †   | †                                  | †   |                         | 8.4 | 1.5                                | 8   | ns   |
|                  | SAB or SBA      | B or A         | †                                   | †   | †                                  | †   |                         | 9.6 | 1.5                                | 8.7 |      |
| t <sub>en</sub>  | OEBA            | А              | †                                   | †   | †                                  | †   |                         | 8.9 | 1.5                                | 7.4 | ns   |
| <sup>t</sup> dis | OEBA            | А              | †                                   | †   | †                                  | †   |                         | 8.1 | 1.5                                | 7.5 | ns   |
| <sup>t</sup> en  | OEAB            | В              | †                                   | †   | †                                  | †   |                         | 8.6 | 1.5                                | 7.1 | ns   |
| <sup>t</sup> dis | OEAB            | В              | †                                   | †   | †                                  | †   |                         | 7.7 | 1.5                                | 7.4 | ns   |

<sup>†</sup>This information was not available at the time of publication.

# SN54LVC652A, SN74LVC652A OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCAS303H - JANUARY 1993 - REVISED AUGUST 1998

# operating characteristics, $T_A = 25^{\circ}C$

|     | PARAMETER                     | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT |    |
|-----|-------------------------------|--------------------|-------------------------------------|------------------------------------|------------------------------------|------|----|
|     |                               |                    | CONDITIONS                          | TYP                                | TYP                                | TYP  |    |
| Cpd | Power dissipation capacitance | Outputs enabled    | f = 10 MHz                          | †                                  | †                                  | 84   | pF |
| Cpa | per transceiver               | Outputs disabled   | 1 = 10 MH2                          | †                                  | †                                  | 9.5  | þΓ |

<sup>†</sup> This information was not available at the time of publication.

# PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> $\leq$ 2 ns, t<sub>f</sub> $\leq$ 2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpLz and tpHz are the same as tdis.
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G. tpLH and tpHL are the same as tpd.

Figure 2. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.5 V $\pm$ 0.2 V



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  2 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 3. Load Circuit and Voltage Waveforms



# PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. tpl 7 and tpH7 are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.

Figure 4. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated