## GS82032AT/Q-180/166/133/100 TQFP, QFP Commercial Temp Industrial Temp # 64K x 32 2M Synchronous Burst SRAM 180 MHz-100 MHz 8 ns-12 ns 3.3 V V<sub>DD</sub> 3.3 V and 2.5 V I/O ### **Features** - FT pin for user-configurable flow through or pipelined operation - Single Cycle Deselect (SCD) operation - 3.3 V + 10% / -5% core power supply - 2.5 V or 3.3 V I/O supply - LBO pin for Linear or Interleaved Burst mode - Internal input resistors on mode pins allow floating mode pins - Default to Interleaved Pipelined mode - Byte Write $(\overline{BW})$ and/or Global Write $(\overline{GW})$ operation - Common data inputs and data outputs - · Clock Control, registered, address, data, and control - Internal self-timed write cycle - Automatic power-down for portable applications - JEDEC standard 100-lead TQFP or QFP package | | | -180 | -166 | -133 | -100 | |----------|--------|--------|--------|--------|-------| | Pipeline | tCycle | 5.5 ns | 6 ns | 7.5 ns | 10 ns | | 3-1-1-1 | tkq | 3.2 ns | 3.5 ns | 4 ns | 5 ns | | | IDD | 155 mA | 140 mA | 115 mA | 90 mA | | Flow | tCycle | 9.1 ns | 10 ns | 12 ns | 15 ns | | Through | tkq | 8 ns | 8.5 ns | 10 ns | 12 ns | | 2-1-1-1 | IDD | 100 mA | 90 mA | 80 mA | 65 mA | ## **Functional Description** #### **Applications** The GS82032A is a 2,097,152-bit high performance synchronous SRAM with a 2-bit burst address counter. Although of a type originally developed for Level 2 Cache applications supporting high performance CPUs, the device now finds application in synchronous SRAM applications, ranging from DSP main store to networking chip set support. #### **Controls** Addresses, data I/Os, chip enables ( $\overline{E}_1$ , $E_2$ , $\overline{E}_3$ ), address burst control inputs ( $\overline{ADSP}$ , $\overline{ADSC}$ , $\overline{ADV}$ ), and write control inputs ( $\overline{Bx}$ , $\overline{BW}$ , $\overline{GW}$ ) are synchronous and are controlled by a positive-edge-triggered clock input (CK). Output enable ( $\overline{G}$ ) and power down control (ZZ) are asynchronous inputs. Burst cycles can be initiated with either $\overline{ADSP}$ or $\overline{ADSC}$ inputs. In Burst mode, subsequent burst addresses are generated internally and are controlled by $\overline{ADV}$ . The burst address counter may be configured to count in either linear or interleave order with the Linear Burst Order ( $\overline{LBO}$ ) input. The Burst function need not be used. New addresses can be loaded on every cycle with no degradation of chip performance. ## Flow Through/Pipeline Reads The function of the Data Output Register can be controlled by the user via the FT mode pin (Pin 14 in the TQFP). Holding the FT mode pin low places the RAM in Flow Through mode, causing output data to bypass the Data Output Register. Holding FT high places the RAM in Pipelined mode, activating the rising-edge-triggered Data Output Register. ### **SCD Pipelined Reads** The GS82032A is an SCD (Single Cycle Deselect) pipelined synchronous SRAM. DCD (Dual Cycle Deselect) versions are also available. SCD SRAMs pipeline deselect commands one stage less than read commands. SCD RAMs begin turning off their outputs immediately after the deselect command has been captured in the input registers. ### Byte Write and Global Write Byte write operation is performed by using Byte Write enable $(\overline{BW})$ input combined with one or more individual byte write signals $(\overline{Bx})$ . In addition, Global Write $(\overline{GW})$ is available for writing all bytes at one time, regardless of the Byte Write control inputs. #### Sleep Mode Low power (Sleep mode) is attained through the assertion (High) of the ZZ signal, or by stopping the clock (CK). Memory data is retained during Sleep mode. ### Core and Interface Voltages The GS82032A operates on a 3.3 V power supply and all inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate output power ( $V_{DDQ}$ ) pins are used to decouple output noise from the internal circuit. Rev 1.09 7/2002 1/23 © 2000, Giga Semiconductor, Inc. ### GS82032A 100-Pin TQFP and QFP Pinout ## **TQFP Pin Description** | Pin Location | Symbol | Туре | Description | |--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|----------------------------------------------------------| | 37, 36 | A0, A1 | I | Address field LSBs and Address Counter preset Inputs | | 35, 34, 33, 32, 100, 99, 82, 81, 44, 45,<br>46, 47, 48, 49 | A2-A15 | I | Address Inputs | | 52, 53, 56, 57, 58, 59, 62, 63<br>68, 69, 72, 73, 74, 75, 78, 79<br>2, 3, 6, 7, 8, 9, 12, 13<br>18, 19, 22, 23, 24, 25, 28, 29 | DQA1-DQA8<br>DQB1-DQB8<br>DQC1-DQC8<br>DQD1-DQD8 | I/O | Data Input and Output pins | | 16, 38, 39, 42, 43, 66, 50, 51, 80, 1, 30 | NC | | No Connect | | 87 | BW | I | Byte Write—Writes all enabled bytes; active low | | 93, 94 | B <sub>A</sub> , B <sub>B</sub> | I | Byte Write Enable for DQA, DQB Data I/Os; active low | | 95, 96 | Bc, Bo | I | Byte Write Enable for DQc, DQb Data I/Os; active low | | 89 | CK | I | Clock Input Signal; active high | | 88 | GW | I | Global Write Enable—Writes all bytes; active low | | 98, 92 | E1, E3 | I | Chip Enable; active low | | 97 | E2 | I | Chip Enable; active high | | 86 | G | I | Output Enable; active low | | 83 | ADV | I | Burst address counter advance enable; active low | | 84, 85 | ADSP, ADSC | I | Address Strobe (Processor, Cache Controller); active low | | 64 | ZZ | I | Sleep Mode control; active high | | 14 | FT | I | Flow Through or Pipeline mode; active low | | 31 | LBO | I | Linear Burst Order mode; active low | | 15, 41, 65, 91 | V <sub>DD</sub> | I | Core power supply | | 5,10,17, 21, 26, 40, 55, 60, 67, 71, 76, 90 | V <sub>SS</sub> | I | I/O and Core Ground | | 4, 11, 20, 27, 54, 61, 70, 77 | $V_{DDQ}$ | I | Output driver power supply | ## **GS82032A Block Diagram** ### **Mode Pin Functions** | Mode Name | Pin Name | State | Function | |-------------------------|----------|---------|--------------------------------------------| | Burst Order Control | LBO | L | Linear Burst | | Buist Order Control | LDO | H or NC | Interleaved Burst | | Output Register Control | FT | L | Flow Through | | Output Register Control | Г | H or NC | Pipeline | | Davisa Davis Cantral | 77 | L or NC | Active | | Power Down Control | ZZ | Н | Standby, I <sub>DD</sub> = I <sub>SB</sub> | #### Note: There are pull-up devices on $\overline{LBO}$ and $\overline{FT}$ pins and a pull-down device on the ZZ pin, so those input pins can be unconnected and the chip will operate in the default states as specified in the above table. ### **Burst Counter Sequences** ## **Linear Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 10 | 11 | 00 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 00 | 01 | 10 | Note: The burst counter wraps to initial state on the 5th clock. ### **Interleaved Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 00 | 11 | 10 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 10 | 01 | 00 | Note: The burst counter wraps to initial state on the 5th clock. ### **Byte Write Truth Table** | Function | GW | BW | BA | Вв | Bc | Bo | Notes | |-----------------|----|----|----|----|----|----|---------| | Read | Н | Н | Х | Х | Х | Х | 1 | | Read | Н | L | Н | Н | Н | Н | 1 | | Write byte A | Н | L | L | Н | Н | Н | 2, 3 | | Write byte в | Н | L | Н | L | Н | Н | 2, 3 | | Write byte c | Н | L | Н | Н | L | Н | 2, 3, 4 | | Write byte D | Н | L | Н | Н | Н | L | 2, 3, 4 | | Write all bytes | Н | L | L | L | L | L | 2, 3, 4 | | Write all bytes | L | Х | Х | Х | Х | Х | | - 1. All byte outputs are active in read cycles regardless of the state of Byte Write Enable inputs. - 2. Byte Write Enable inputs $\overline{B}A$ , $\overline{B}B$ , $\overline{B}C$ and/or $\overline{B}D$ may be used in any combination with $\overline{B}W$ to write single or multiple bytes. - 3. All byte I/Os remain High-Z during all write operations regardless of the state of Byte Write Enable inputs. ## **Synchronous Truth Table** | Operation | Address<br>Used | State<br>Diagram<br>Key <sup>5</sup> | E <sub>1</sub> | E <sup>2</sup> | ADSP | ADSC | ADV | W <sup>3</sup> | DQ <sup>4</sup> | |-----------------------------|-----------------|--------------------------------------|----------------|----------------|------|------|-----|----------------|-----------------| | Deselect Cycle, Power Down | None | Х | Н | Х | Х | L | Х | Х | High-Z | | Deselect Cycle, Power Down | None | Х | L | F | L | Х | Х | Х | High-Z | | Deselect Cycle, Power Down | None | Х | L | F | Н | L | Х | Х | High-Z | | Read Cycle, Begin Burst | External | R | L | Т | L | Х | Χ | Χ | Q | | Read Cycle, Begin Burst | External | R | L | T | Н | L | Х | F | Q | | Write Cycle, Begin Burst | External | W | L | T | Н | L | Х | T | D | | Read Cycle, Continue Burst | Next | CR | Χ | Χ | Н | Н | L | F | Q | | Read Cycle, Continue Burst | Next | CR | Н | Х | Х | Н | L | F | Q | | Write Cycle, Continue Burst | Next | CW | Χ | Χ | Н | Н | L | Т | D | | Write Cycle, Continue Burst | Next | CW | Н | Х | Х | Н | L | Т | D | | Read Cycle, Suspend Burst | Current | | Х | Χ | Н | Н | Н | F | Q | | Read Cycle, Suspend Burst | Current | | Н | Х | Х | Н | Н | F | Q | | Write Cycle, Suspend Burst | Current | | Х | Х | Н | Н | Н | Т | D | | Write Cycle, Suspend Burst | Current | | Н | Х | Х | Н | Н | T | D | - 1. X = Don't Care, H = High, L = Low - 2. E = T (True) if $E_2 = 1$ and $E_3 = 0$ ; E = F (False) if $E_2 = 0$ or $E_3 = 1$ - 3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding - 4. $\overline{G}$ is an asynchronous input. $\overline{G}$ can be driven high at any time to disable active output drivers. $\overline{G}$ low can only enable active drivers (shown as "Q" in the Truth Table above). - 5. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish basic synchronous or synchronous burst operations and may be avoided for simplicity. - 6. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See **BOLD** items above. - 7. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See ITALIC items above. ## **Simplified State Diagram** - The diagram shows only supported (tested) synchronous state transitions. The diagram presumes $\overline{\underline{G}}$ is tied low. The upper portion of the diagram assumes active use of only the Enable ( $\overline{E}_1$ , $\overline{E}_2$ , $\overline{E}_3$ ) and Write ( $\overline{B}_A$ , $\overline{B}_B$ , $\overline{B}_C$ , $\overline{B}_D$ , $\overline{B}_W$ , and $\overline{G}_W$ ) control inputs, and that ADSP is tied high and ADSC is tied low. - The upper and lower portions of the diagram together assume active use of only the Enable, Write, and ADSC control inputs, and assumes ADSP is tied high and ADV is tied low. ## Simplified State Diagram with $\overline{G}$ - 1. The diagram shows supported (tested) synchronous state transitions, plus supported transitions that depend upon the use of $\overline{G}$ . - 2. Use of "Dummy Reads" (Read Cycles with $\overline{G}$ high) may be used to make the transition from Read cycles to Write cycles without passing through a Deselect cycle. Dummy Read cycles increment the address counter just like normal Read cycles. - 3. Transitions shown in gray assume G has been pulsed high long enough to turn the RAM's drivers off and for incoming data to meet Data Input Set Up Time. ### **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |--------------------|----------------------------------|------------------------------------------------------------|------| | $V_{DD}$ | Voltage on V <sub>DD</sub> Pins | -0.5 to 4.6 | V | | $V_{\mathrm{DDQ}}$ | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>CK</sub> | Voltage on Clock Input Pin | -0.5 to 6 | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5 \text{ to V}_{DDQ} + 0.5 \ (\le 4.6 \text{ V max.})$ | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5$ to V <sub>DD</sub> +0.5 ( $\leq$ 4.6 V max.) | V | | I <sub>IN</sub> | Input Current on Any Pin | +/-20 | mA | | I <sub>OUT</sub> | Output Current on Any I/O Pin | +/-20 | mA | | P <sub>D</sub> | Package Power Dissipation | 1.5 | W | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component. ### **Recommended Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------------|-----------------|-------------|------|----------------------|------|-------| | Supply Voltage | $V_{DD}$ | 3.135 | 3.3 | 3.6 | V | | | I/O Supply Voltage | $V_{DDQ}$ | 2.375 | 2.5 | $V_{DD}$ | V | 1 | | Input High Voltage | V <sub>IH</sub> | 1.7 | _ | V <sub>DD</sub> +0.3 | V | 2 | | Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | 2 | | Ambient Temperature (Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | 3 | | Ambient Temperature (Industrial Range Versions) | T <sub>A</sub> | <b>–</b> 40 | 25 | 85 | °C | 3 | - 1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75 V $\leq$ V<sub>DDQ</sub> $\leq$ 2.375 V (i.e., 2.5 V I/O) and 3.6 V $\leq$ V<sub>DDQ</sub> $\leq$ 3.135 V (i.e., 3.3 V I/O) and quoted at whichever condition is worst case. - 2. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers. - 3. Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of Industrial Temperature Range versions end with the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 4. Input Under/overshoot voltage must be -2 V > Vi < V<sub>DD</sub>+2 V with a pulse width not to exceed 20% tKC. ### **Undershoot Measurement and Timing** ### **Overshoot Measurement and Timing** ## Capacitance $(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 3.3 \text{ V})$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |---------------------------|------------------|-------------------------|------|------|------| | Control Input Capacitance | C <sub>I</sub> | V <sub>DD</sub> = 3.3 V | 3 | 4 | pF | | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | Note: This parameter is sample tested. ## **Package Thermal Characteristics** | Rating | Layer Board | Symbol | TQFP Max | QFP Max | Unit | Notes | |----------------------------------|-------------|-----------------|----------|---------|------|-------| | Junction to Ambient (at 200 lfm) | single | $R_{\Theta JA}$ | 40 | TBD | °C/W | 1,2,4 | | Junction to Ambient (at 200 lfm) | four | $R_{\ThetaJA}$ | 24 | TBD | °C/W | 1,2,4 | | Junction to Case (TOP) | | $R_{\ThetaJC}$ | 9 | TBD | °C/W | 3,4 | - 1. Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temperature air flow, board density, and PCB thermal resistance. - 2. SCMI G-38-87 - 3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1 - 4. For x18 configuration, consult factory. ### **AC Test Conditions** | Parameter | Conditions | |------------------------|------------| | Input high level | 2.3 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | 1.25 V | | Output reference level | 1.25 V | | Output load | Fig. 1& 2 | #### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted. - 3. Output Load 2 for $t_{LZ}$ , $t_{HZ}$ , $t_{OLZ}$ and $t_{OHZ}$ - 4. Device is deselected as defined by the Truth Table. ### **DC Electrical Characteristics** | Parameter | Symbol | Test Conditions | Min | Max | |------------------------------------------|-------------------|------------------------------------------------------------|------------------|----------------| | Input Leakage Current (except mode pins) | I | $V_{IN} = 0$ to $V_{DD}$ | –1 uA | 1 uA | | ZZ Input Current | I <sub>INZZ</sub> | $V_{DD} \ge V_{IN} \ge V_{IH}$ $0V \le V_{IN} \le V_{IH}$ | –1 uA<br>–1 uA | 1 uA<br>300 uA | | Mode Pin Input Current | I <sub>INM</sub> | $V_{DD} \ge V_{IN} \ge V_{IL}$ $0V \le V_{IN} \le V_{IL}$ | −300 uA<br>−1 uA | 1 uA<br>1 uA | | Output Leakage Current | I <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{DDQ} = 2.375 \text{ V}$ | 1.7 V | | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -4 mA, V <sub>DDQ</sub> = 3.135 V | 2.4 V | | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 4 mA | | 0.4 V | ## **Operating Currents** | | | | -180 | | -166 | | -133 | | -100 | | | |--------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|----------------|------| | Parameter | Test Conditions | Symbol | 0<br>to<br>70°C | –40 to<br>85°C | 0<br>to<br>70°C | –40 to<br>85°C | 0<br>to<br>70°C | –40 to<br>85°C | 0<br>to<br>70°C | –40 to<br>85°C | Unit | | Operating | Device Selected; | I <sub>DD</sub><br>Pipeline | 155 | 160 | 140 | 145 | 115 | 120 | 90 | 95 | mA | | Operating All other inputs Current ≥V⊩ or ≤ V⊩ Output open | IDD<br>Flow<br>Through | 100 | 105 | 90 | 95 | 80 | 85 | 65 | 70 | mA | | | Standby<br>Current | ZZ ≥ VDD - 0.2 V | IsB<br>Flow<br>Through | 10 | 15 | 10 | 15 | 10 | 15 | 10 | 15 | mA | | Deselect<br>Current | Device Deselected;<br>All other inputs<br>≥ V <sub>IH</sub> or ≤ V <sub>IL</sub> | I <sub>DD</sub><br>Pipeline | 35 | 40 | 30 | 35 | 30 | 35 | 25 | 30 | mA | | | | IDD<br>Flow<br>Through | 25 | 30 | 25 | 30 | 20 | 25 | 20 | 25 | mA | ## **AC Electrical Characteristics** | | Parameter | Symbol | -1 | 80 | -1 | 66 | -133 | | -100 | | Unit | |----------|---------------------------|-------------------|-----|-----|-----|-----|------|-----|------|-----|-------| | | raiailletei | rarameter Symbol | | Max | Min | Max | Min | Max | Min | Max | Oilit | | | Clock Cycle Time | tKC | 5.5 | _ | 6 | _ | 7.5 | _ | 10 | _ | ns | | Dinalina | Clock to Output Valid | tKQ | _ | 3.2 | _ | 3.5 | _ | 4 | _ | 5 | ns | | Pipeline | Clock to Output Invalid | tKQX | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock Cycle Time | tKC | 9.1 | _ | 10 | _ | 12 | _ | 15 | _ | ns | | Flow | Clock to Output Valid | tKQ | _ | 8 | _ | 8.5 | _ | 10 | _ | 12 | ns | | Through | Clock to Output Invalid | tKQX | 3 | _ | 3 | _ | 3 | _ | 3 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 3 | _ | 3 | _ | 3 | _ | 3 | _ | ns | | | Clock HIGH Time | tKH | 1.3 | _ | 1.3 | _ | 1.3 | _ | 1.3 | _ | ns | | | Clock LOW Time | tKL | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in High-Z | tHZ <sup>1</sup> | 1.5 | 3.2 | 1.5 | 3.5 | 1.5 | 4 | 1.5 | 5 | ns | | | G to Output Valid | tOE | _ | 3.2 | _ | 3.5 | _ | 4 | _ | 5 | ns | | | G to output in Low-Z | tOLZ <sup>1</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | G to output in High-Z | tOHZ <sup>1</sup> | _ | 3.2 | _ | 3.5 | _ | 4 | _ | 5 | ns | | | Setup time | tS | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Hold time | tH | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | | ZZ setup time | tZZS <sup>2</sup> | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | | ZZ hold time | tZZH <sup>2</sup> | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | | | ZZ recovery | tZZR | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | - 1. These parameters are sampled and are not 100% tested. - 2. ZZ is an asynchronous signal. However, in order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above. ## **Write Cycle Timing** ## Flow Through Read Cycle Timing ## Flow Through Read-Write Cycle Timing ## **Pipelined SCD Read Cycle Timing** ## **Pipelined SCD Read - Write Cycle Timing** ## **Sleep Mode Timing Diagram** ## **Application Tips** ### Single and Dual Cycle Deselect SCD devices force the use of "dummy read cycles" (read cycles that are launched normally, but that are ended with the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance, but their use usually assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at bank address boundary crossings), but greater care must be exercised to avoid excessive bus contention. ## **GS82032A Output Driver Characteristics** ## **TQFP and QFP Package Drawing** | | | TQFP | | | | QFP | | |--------|--------------------|------|------|------|-------|------|-------| | Symbol | Description | Min. | Nom. | Max | Min. | Nom. | Max | | A1 | Standoff | 0.05 | 0.10 | 0.15 | 0.25 | 0.35 | 0.45 | | A2 | Body Thickness | 1.35 | 1.40 | 1.45 | 2.55 | 2.72 | 2.90 | | b | Lead Width | 0.20 | 0.30 | 0.40 | 0.20 | 0.30 | 0.40 | | С | Lead Thickness | 0.09 | _ | 0.20 | 0.10 | 0.15 | 0.20 | | D | Terminal Dimension | 21.9 | 22.0 | 22.1 | 22.95 | 23.2 | 23.45 | | D1 | Package Body | 19.9 | 20.0 | 20.1 | 19.9 | 20.0 | 20.1 | | Е | Terminal Dimension | 15.9 | 16.0 | 16.1 | 17.0 | 17.2 | 17.4 | | E1 | Package Body | 13.9 | 14.0 | 14.1 | 13.9 | 14.0 | 14.1 | | е | Lead Pitch | _ | 0.65 | _ | _ | 0.65 | _ | | L | Foot Length | 0.45 | 0.60 | 0.75 | .60 | 0.80 | 1.00 | | L1 | Lead Length | _ | 1.00 | _ | _ | 1.60 | _ | | Y | Coplanarity | _ | _ | 0.10 | _ | _ | 0.10 | | θ | Lead Angle | 0° | _ | 7° | 0° | _ | 7° | - 1. All dimensions are in millimeters (mm). - 2. Package width and length do not include mold protrusion. ## Ordering Information for GSI Synchronous Burst RAMs | Org | Part Number <sup>1</sup> | Туре | Package | Speed <sup>2</sup><br>(MHz/ns) | T <sub>A</sub> | Status | |----------|--------------------------|-----------------------|---------|--------------------------------|----------------|--------| | 64K x 32 | GS82032AT-180 | Pipeline/Flow Through | TQFP | 180/8 | С | | | 64K x 32 | GS82032AT-166 | Pipeline/Flow Through | TQFP | 166/8.5 | С | | | 64K x 32 | GS82032AT-133 | Pipeline/Flow Through | TQFP | 133/10 | С | | | 64K x 32 | GS82032AT-4 | Pipeline/Flow Through | TQFP | 133/10 | С | | | 64K x 32 | GS82032AT-5 | Pipeline/Flow Through | TQFP | 100/12 | С | | | 64K x 32 | GS82032AT-6 | Pipeline/Flow Through | TQFP | 100/12 | С | | | 64K x 32 | GS82032AT-180I | Pipeline/Flow Through | TQFP | 180/8 | I | | | 64K x 32 | GS82032AT-166I | Pipeline/Flow Through | TQFP | 166/8.5 | I | | | 64K x 32 | GS82032AT-133I | Pipeline/Flow Through | TQFP | 133/10 | I | | | 64K x 32 | GS82032AT-4I | Pipeline/Flow Through | TQFP | 133/10 | I | | | 64K x 32 | GS82032AT-5I | Pipeline/Flow Through | TQFP | 100/12 | I | | | 64K x 32 | GS82032AT-6I | Pipeline/Flow Through | TQFP | 100/12 | I | | | 64K x 32 | GS82032AQ-180 | Pipeline/Flow Through | QFP | 180/8 | С | | | 64K x 32 | GS82032AQ-166 | Pipeline/Flow Through | QFP | 166/8.5 | С | | | 64K x 32 | GS82032AQ-133 | Pipeline/Flow Through | QFP | 133/10 | С | | | 64K x 32 | GS82032AQ-4 | Pipeline/Flow Through | QFP | 133/10 | С | | | 64K x 32 | GS82032AQ-5 | Pipeline/Flow Through | QFP | 100/12 | С | | | 64K x 32 | GS82032AQ-6 | Pipeline/Flow Through | QFP | 100/12 | С | | | 64K x 32 | GS82032AQ-180I | Pipeline/Flow Through | QFP | 180/8 | I | | | 64K x 32 | GS82032AQ-166I | Pipeline/Flow Through | QFP | 166/8.5 | I | | | 64K x 32 | GS82032AQ-133I | Pipeline/Flow Through | QFP | 133/10 | I | | | 64K x 32 | GS82032AQ-4I | Pipeline/Flow Through | QFP | 133/10 | I | | | 64K x 32 | GS82032AQ-5I | Pipeline/Flow Through | QFP | 100/12 | I | | | 64K x 32 | GS82032AQ-6I | Pipeline/Flow Through | QFP | 100/12 | I | | - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS82032AT-100IT. - 2. The speed column indicates the cycle frequency (MHz) of the device in Pipelined mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow Through mode-selectable by the user. - 3. TA = C = Commercial Temperature Range. TA = I = Industrial Temperature Range. - 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (<a href="www.gsitechnology.com">www.gsitechnology.com</a>) for a complete listing of current offerings. ## **Revision History** | DS/DateRev. Code: Old;<br>New | Types of Changes<br>Format or Content | Revisions | |------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GS82032 Rev 1.03 2/<br>2000D;GS820321.04 3/<br>2000E | Content | First Release of A version. Added "A" Version to 82032T/Q, 820E32TQ, and 820H32TQ | | GS820321.04 3/2000E;<br>GS82032A_r1_05 | Content | Updated ADSC in timing diagrams on pages 16 and 18 | | 82032A_r1_05;<br>82032A_r1_06 | Content | <ul> <li>Added 200 MHz, 180 MHz, and 166 MHz speed bins (all references updated)</li> <li>Deleted 150 MHz, 138 MHz, and 66 MHz speed bins (all references deleted)</li> <li>Deleted BGA reference in "Flow Through/Pipeline Reads" on page 1</li> <li>Updated entire datasheet with new standards</li> </ul> | | 82032A_r1_06;<br>82032A_r1_07 | Content | <ul> <li>Updated table on page 1</li> <li>Updated Operating Currents table on page 12</li> <li>Updated Electrical Characteristics table on page 13</li> <li>Updated format to comply with Technical Publications standards</li> </ul> | | 82032A_r1_07;<br>82032A_r1_08 | Content | Added the following part numbers to the Ordering Information table on page 22: | | 82032A_r1_08;<br>82032A_r1_09 | Content | Removed all references to 200 MHz parts (no longer active) |