#### 查询TPS2331PW供应商

## 捷多邦,专业PCB打样工厂,24小时**开启**23330,TPS2331 SINGLE HOT SWAP POWER CONTROLLER WITH CIRCUIT BREAKER AND POWER-GOOD REPORTING SLVS277A - MARCH 2000- REVISED APRIL 2000

#### features

- Single-Channel High-Side MOSFET Driver
- Input Voltage: 3 V to 13 V
- Inrush Current Limiting With dv/dt Control
- Circuit-Breaker Control With Programmable Current Limit and Transient Timer
- Power-Good Reporting With Transient Filter
- CMOS- and TTL-Compatible Enable Input
- Low 5-μA Standby Supply Current . . . Max
- Available in 14-Pin SOIC and TSSOP Package
- −40°C to 85°C Ambient Temperature Range
- Electrostatic Discharge Protection

#### applications

- Hot-Swap/Plug/Dock Power Management
- Hot-Plug PCI, Device Bay
- Electronic Circuit Breaker



NOTE: Terminal 13 is active high on TPS2331.



#### description

The TPS2330 and TPS2331 are single-channel hot-swap controllers that use external N-channel MOSFETs as high-side switches in power applications. Features of these devices, such as overcurrent protection (OCP), inrush-current control, output-power status reporting, and separation of load transients from actual load increases, are critical requirements for hot-swap applications.

The TPS2330/31 devices incorporate undervoltage lockout (UVLO) and power-good (PG) reporting to ensure the device is off at start-up and confirm the status of the output voltage rails during operation. An internal charge pump, capable of driving multiple MOSFETs, provides enough gate-drive voltage to fully enhance the N-channel MOSFETs. The charge pump controls both the rise times and fall times (dv/dt) of the MOSFETs, reducing power transients during power up/down. The circuit-breaker functionality combines the ability to sense overcurrent conditions with a timer function; this allows designs such as DSPs, that may have high peak currents during power-state transitions, to disregard transients for a programmable period.

|               | AVAILABLE OPTION                                       | 15    |                         |                         |  |  |
|---------------|--------------------------------------------------------|-------|-------------------------|-------------------------|--|--|
| Τ.            | HOT-SWAP CONTROLLER DESCRIPTION                        | PIN   | PACKAGES                |                         |  |  |
| TA            | HOT-SWAP CONTROLLER DESCRIPTION                        | COUNT |                         |                         |  |  |
|               | Dual-channel with independent OCP and adjustable PG    | 20    | TPS2300IPW              | TPS2301IPW              |  |  |
|               | Dual-channel with interdependent OCP and adjustable PG | 20    | TPS2310IPW              | TPS2311IPW              |  |  |
| -40°C to 85°C | Dual-channel with independent OCP                      | 16    | TPS2320ID<br>TPS2320IPW | TPS2321ID<br>TPS2321IPW |  |  |
|               | Single-channel with OCP and adjustable PG              | 14    | TPS2330ID<br>TPS2330IPW | TPS2331ID<br>TPS2331IPW |  |  |

.....

<sup>†</sup> The packages are available left-end taped and reeled (indicated by the R suffix on the device type; e.g., TPS2331IPWR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### functional block diagram



#### **Terminal Functions**

| TERMINAL       |     | 1/0 | DESCRIPTION                                                                 |
|----------------|-----|-----|-----------------------------------------------------------------------------|
| NAME           | NO. | 1/0 | DESCRIPTION                                                                 |
| AGND           | 6,9 | Ι   | Analog ground, connects to DGND as close as possible                        |
| DGND           | 2   | Ι   | Digital ground                                                              |
| DISCH          | 14  | 0   | Discharge transistor                                                        |
| ENABLE/ ENABLE | 13  | I   | Active low (TPS2330) or active high enable (TPS2331)                        |
| FAULT          | 11  | 0   | Overcurrent fault, open-drain output                                        |
| GATE           | 1   | 0   | Connects to gate of high-side MOSFET                                        |
| IN             | 8   | Ι   | Input voltage                                                               |
| ISENSE         | 7   | Ι   | Current-sense input                                                         |
| ISET           | 10  | I   | Adjusts circuit-breaker threshold with resistor connected to IN             |
| PWRGD          | 12  | 0   | Open-drain output, asserted low when VSENSE voltage is less than reference. |
| TIMER          | 3   | 0   | Adjusts circuit-breaker deglitch time                                       |
| VREG           | 4   | 0   | Connects to bypass capacitor, for stable operation                          |
| VSENSE         | 5   | I   | Power-good sense input                                                      |



#### detailed description

**DISCH** – DISCH should be connected to the source of the external N-channel MOSFET transistor connected to GATE. This pin discharges the load when the MOSFET transistor is disabled. They also serve as reference-voltage connection for internal gate-voltage-clamp circuitry.

**ENABLE** or ENABLE – ENABLE for TPS2330 is active low. ENABLE for TPS2331 is active high. When the controller is enabled, GATE voltage will power up to turn on the external MOSFETs. When the ENABLE pin is pulled high for TPS2330 or the ENABLE pin is pulled low for TPS2331 for more than 50  $\mu$ s, the gate of the MOSFET is discharged at a controlled rate by a current source, and a transistor is enabled to discharge the output bulk capacitance. In addition, the device turns on the internal regulator PREREG (see VREG) when enabled and shuts down PREREG when disabled so that total supply current is much less than 5  $\mu$ A.

**FAULT** – FAULT is an open-drain overcurrent flag output. When an overcurrent condition is sustained long enough to charge TIMER to 0.5 V, the device latches off and pulls FAULT low.

**GATE** – GATE connects to the gate of the external N-channel MOSFET transistor. When the device is enabled, internal charge-pump circuitry pulls this pin up by sourcing approximately  $15 \,\mu$ A. The turnon slew rates depend upon the capacitance present at the GATE terminal. If desired, the turnon slew rates can be further reduced by connecting capacitors between this pin and ground. These capacitors also reduce inrush current and protect the device from false overcurrent triggering during powerup. The charge-pump circuitry will generate gate-to-source voltages of 9 V–12 V across the external MOSFET transistor.

**IN** – IN should be connected to the power source driving the external N-channel MOSFET transistor connected to GATE. The TPS2330/31 draws its operating current from IN, and will remain disabled until the IN power supply has been established. The device has been constructed to support 3-V, 5-V, or 12-V operation.

**ISENSE, ISET** – ISENSE in combination with ISET implements overcurrent sensing for GATE. ISET sets the magnitude of the current that generates an overcurrent fault, through a external resistor connected to ISET. An internal current source draws 50  $\mu$ A from ISET. With a sense resistor from IN to ISENSE, which is also connected to the drain of the external MOSFET, the voltage on the sense resistor reflects the load current. An overcurrent condition is assumed to exist if ISENSE is pulled below ISET.

**PWRGD** – PWRGD signals the presence of undervoltage conditions on VSENSE. The pin is an open-drain output and is pulled low during an undervoltage condition. To minimize erronous PWRGD responses from transients on the voltage rail, the voltage sense circuit incorporates a 20-µs deglitch filter. When VSENSE is lower than the reference voltage (about 1.23 V), PWRGD will be active low to indicate an undervoltage condition on the power-rail voltage.

**TIMER** – A capacitor on TIMER sets the time during which the power switch can be in overcurrent before turning off. When the overcurrent protection circuits sense an excessive current, a current source is enabled which charges the capacitor on TIMER. Once the voltage on TIMER reaches approximately 0.5 V, the circuit-breaker latch is set and the power switch is latched off. Power must be recycled or the ENABLE pin must be toggled to restart the controller. In high-power or high-temperature applications, a minimum 50-pF capacitor is strongly recommended from TIMER to ground, to prevent any false triggering.

**VREG** – The VREG pin is the output of an internal low-dropout voltage regulator. This regulator draws current from IN. A 0.1- $\mu$ F ceramic capacitor should be connected between VREG and ground. VREG can be connected to IN or to a separated power supply through a low-resistance resistor. However, the voltage on VREG must be less than 5.5 V.

**VSENSE** – VSENSE can be used to detect undervoltage conditions on external circuitry. If VSENSE senses a voltage below approximately 1.23 V, PWRGD is pulled low.



## absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Input voltage range: VI(IN), VI(ISENSE), VI(VSENSE), VI(ISET), VI(ENABLE) |
|---------------------------------------------------------------------------|
| Output voltage range: VO(GATE)                                            |
| VO(DISCH), VO(PWRGD), VO(FAULT), VO(VREG), VO(TIMER) –0.3 V to 15V        |
| Sink current range: I <sub>GATE</sub> , I <sub>DISCH</sub> 0 mA to 100 mA |
| I <sub>PWRGD</sub> , I <sub>TIMER</sub> , I <sub>FAULT</sub>              |
| Operating virtual junction temperature range, T <sub>J</sub>              |
| Storage temperature range, T <sub>stg</sub>                               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds              |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are respect to DGND.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------|
| PW-14   | 755 mW                                | 10.07 mW/°C                                    | 302 mW                                | 151 mW                                |
| D-14    | 613 mW                                | 8.18 mW/°C                                     | 245 mW                                | 123 mW                                |

#### recommended operating conditions

|                                 |                                          | MIN  | NOM | MAX | UNIT |
|---------------------------------|------------------------------------------|------|-----|-----|------|
| Input voltage, VI               | VI(IN), VI(ISENSE), VI(VSENSE), VI(ISET) | 3    |     | 13  | V    |
| VREG voltage, VO(VREG), wh      | en VREG is directly connected to IN      | 2.95 |     | 5.5 | V    |
| Operating virtual junction temp | erature, TJ                              | -40  |     | 100 | °C   |



# electrical characteristics over recommended operating temperature range (–40°C < $T_A$ < 85°C), 3 V $\leq$ V<sub>I(IN)</sub> $\leq$ 13 V (unless otherwise noted)

#### general

|          | PARAMETER                                                    | TEST CONDITIONS                            | MIN | TYP | MAX | UNIT |
|----------|--------------------------------------------------------------|--------------------------------------------|-----|-----|-----|------|
| li(IN)   | Input current, IN                                            | VI(ENABLE) = 5 V (TPS2331),                |     | 0.5 | 1   | mA   |
|          |                                                              | VI(ENABLE) = 0 V (TPS2330)                 |     | 75  | 200 |      |
|          | - SIADODY CUTEDI (SUTI OF CUTEDIS IDIO IN ISENSE ADO ISE FET | VI(ENABLE) = 0 V (TPS2331),                |     |     | Б   |      |
| II(stby) |                                                              | $V_{I}(\overline{ENABLE}) = 5 V (TPS2330)$ |     |     | 5   | μA   |

#### GATE

| P/                   | ARAMETER                           | TEST CONDITIC                                                                                                                                                                                                                                         | ONS                         | MIN  | TYP  | MAX | UNIT |
|----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|-----|------|
| VG(GATE_3V)          |                                    | 500 - 4                                                                                                                                                                                                                                               | V <sub>I(IN)</sub> = 3 V    | 9    | 11.5 |     |      |
| VG(GATE_4.5V)        | Gate voltage                       | I <sub>I(GATE)</sub> = 500 nA,<br>DISCH open                                                                                                                                                                                                          | V <sub>I(IN)</sub> = 4.5 V  | 10.5 | 14.5 |     | V    |
| VG(GATE_10.8V)       |                                    |                                                                                                                                                                                                                                                       | V <sub>I(IN)</sub> = 10.8 V | 16.8 | 21   |     |      |
| VC(GATE)             | Clamping voltage, GATE to<br>DISCH |                                                                                                                                                                                                                                                       |                             | 9    | 10   | 12  | V    |
| IS(GATE)             | Source current, GATE               | $\begin{array}{l} 3 \ V \leq V_{I(IN)} \leq 13.2 \ V, \ 3 \ V \leq V_{O}(VREG) \leq 5.5 \ V, \\ V_{I(GATE)} = V_{I(IN)} + 6 \ V \\ 3 \ V \leq V_{I(IN)} \leq 13.2 \ V, \ 3 \ V \leq V_{O}(VREG) \leq 5.5 \ V, \\ V_{I(GATE)} = V_{I(IN)} \end{array}$ |                             | 10   | 14   | 20  | μΑ   |
|                      | Sink current, GATE                 |                                                                                                                                                                                                                                                       |                             | 50   | 75   | 100 | μΑ   |
|                      |                                    |                                                                                                                                                                                                                                                       | V <sub>I(IN)</sub> = 3 V    |      | 0.5  |     |      |
| <sup>t</sup> r(GATE) | Rise time, GATE                    | $C_g$ to GND = 1 nF (see Note 2)                                                                                                                                                                                                                      | V <sub>I(IN)</sub> = 4.5 V  | 0.6  |      |     | ms   |
|                      |                                    |                                                                                                                                                                                                                                                       | V <sub>I(IN)</sub> = 10.8 V |      | 1    |     |      |
|                      |                                    |                                                                                                                                                                                                                                                       | $V_{I(IN)} = 3 V$           |      | 0.1  |     |      |
| <sup>t</sup> f(GATE) | Fall time, GATE                    | $C_q$ to GND = 1 nF (see Note 2)                                                                                                                                                                                                                      | V <sub>I(IN)</sub> = 4.5 V  |      | 0.12 | ms  |      |
|                      |                                    |                                                                                                                                                                                                                                                       | VI(IN) = 10.8 V             |      | 0.2  |     |      |

NOTE 2: Specified, but not production tested.

#### TIMER

|            | PARAMETER                | TEST CONDITIONS      | MIN | TYP | MAX | UNIT |
|------------|--------------------------|----------------------|-----|-----|-----|------|
| VOT(TIMER) | Threshold voltage, TIMER |                      | 0.4 | 0.5 | 0.6 | V    |
|            | Charge current, TIMER    | $V_{I(TIMER)} = 0 V$ | 35  | 50  | 65  | μΑ   |
|            | Discharge current, TIMER | VI(TIMER) = 1 V      | 1   | 2.5 |     | mA   |

#### circuit breaker

|                     | PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                | MIN | TYP | MAX | UNIT |
|---------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| VIT(CB)             | Undervoltage voltage, circuit breaker                      | R <sub>ISET</sub> = 1 kΩ                                                                                                                                       | 40  | 50  | 60  | mV   |
| IB(ISENSE)          | Input bias current, ISENSE                                 |                                                                                                                                                                |     | 0.1 | 5   | μΑ   |
|                     | Discharge current, GATE                                    | $V_{O(GATE)} = 4 V$                                                                                                                                            | 400 | 800 |     | mA   |
|                     |                                                            | VO(GATE) = 1 V                                                                                                                                                 | 25  | 150 |     | ША   |
| <sup>t</sup> pd(CB) | Propagation (delay) time, comparator inputs to gate output | $\begin{array}{ll} C_g = 50 \ \text{pF}, & 10 \ \text{mV} \ \text{overdrive}, \\ (50\% \ \text{to} \ 10\%) & C_{O(\text{timer})} = 50 \ \text{pF} \end{array}$ |     | 1.3 |     | μs   |



## electrical characteristics over recommended operating temperature range (–40°C < $T_A$ < 85°C), 3 V $\leq$ V<sub>I(IN)</sub> $\leq$ 13 V (unless otherwise noted) (continued)

#### **ENABLE**, active low (TPS2330)

|                            | PARAMETER                                  | TEST CONDITIONS                                                                                | MIN | TYP | MAX | UNIT |
|----------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| VIH(ENABLE)                | High-level input voltage, ENABLE           |                                                                                                | 2   |     |     | V    |
| VIL(ENABLE)                | Low-level input voltage, ENABLE            |                                                                                                |     |     | 0.8 | V    |
| RI(ENABLE)                 | <u>Input pull</u> up resistance,<br>ENABLE | See Note 3                                                                                     | 100 | 200 | 300 | kΩ   |
| <sup>t</sup> d_off(ENABLE) | Turnoff delay time, ENABLE                 | VI(ENABLE) increasing above stop threshold; 100 ns rise time, 20 mV overdrive (see Note 2)     |     | 60  |     | μs   |
| <sup>t</sup> d_on(ENABLE)  | Turnon delay time, ENABLE                  | VI(ENABLE) decreasing below start threshold;<br>100 ns fall time, 20 mV overdrive (see Note 2) |     | 125 |     | μs   |

NOTES: 2. Specified, but not production tested.

3. Test I<sub>O</sub> of ENABLE at V<sub>I</sub>(ENABLE) = 1 V and 0 V, then R<sub>I</sub>(ENABLE) =  $\frac{1 V}{I_{O_0V} - I_{O_1V}}$ 

#### ENABLE, active high (TPS2331)

|                            | PARAMETER                            | TEST CONDITIONS                                                                                | MIN | TYP | MAX | UNIT |
|----------------------------|--------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| VIH(ENABLE)                | High-level input voltage, ENABLE     |                                                                                                | 2   |     |     | V    |
| VIL(ENABLE)                | Low-level input voltage, ENABLE      |                                                                                                |     |     | 0.7 | V    |
| RI(ENABLE)                 | Input pulldown resistance,<br>ENABLE |                                                                                                | 100 | 150 | 300 | kΩ   |
| <sup>t</sup> d_on(ENABLE)  | Turnon delay time, ENABLE            | VI(ENABLE) increasing above start threshold;<br>100 ns rise time, 20 mV overdrive (see Note 2) |     | 85  |     | μs   |
| <sup>t</sup> d_off(ENABLE) | Turnoff delay time, ENABLE           | VI(ENABLE) decreasing below stop threshold;<br>100 ns fall time, 20 mV overdrive (see Note 2)  |     | 100 |     | μs   |

NOTE 2: Specified, but not production tested.

#### PREREG

|              | PARAMETER              | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|--------------|------------------------|------------------------------|-----|-----|-----|------|
| VREG         | PREREG output voltage  | $4.5 \le V_{I(IN)} \le 13 V$ | 3.5 | 4.1 | 5.5 | V    |
| Vdrop_PREREG | PREREG dropout voltage | $V_{I(IN)} = 3 V$            |     |     | 0.1 | V    |

#### VREG UVLO

|                         | PARAMETER                       | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|-------------------------|---------------------------------|-----------------|------|------|------|------|
| VOT(UVLOstart)          | Output threshold voltage, start |                 | 2.75 | 2.85 | 2.95 | V    |
| VOT(UVLOstop)           | Output threshold voltage, stop  |                 | 2.65 | 2.78 |      | V    |
| V <sub>hys</sub> (UVLO) | Hysteresis                      |                 | 50   | 75   |      | mV   |
|                         | UVLO sink current, GATE         | VI(GATE) = 2 V  | 10   |      |      | mA   |



# electrical characteristics over recommended operating temperature range (–40°C < $T_A$ < 85°C), 3 V $\leq$ V<sub>I(IN1)</sub> $\leq$ 13 V, 3 V $\leq$ V<sub>I(IN2)</sub> $\leq$ 5.5 V (unless otherwise noted) (continued)

#### **PWRGD**

|                             | PARAMETER                                 | TEST CONDITIONS                                                                     | MIN | TYP   | MAX  | UNIT |
|-----------------------------|-------------------------------------------|-------------------------------------------------------------------------------------|-----|-------|------|------|
| VIT(ISENSE)                 | Trip threshold, VSENSE                    | VI(VSENSE) decreasing                                                               | 1.2 | 1.225 | 1.25 | V    |
| V <sub>hys</sub>            | Hysteresis voltage, power-good comparator |                                                                                     | 20  | 30    | 40   | mV   |
| V <sub>O(sat)</sub> (PWRGD) | Output saturation voltage PWRGD           | I <sub>O</sub> = 2 mA                                                               |     | 0.2   | 0.4  | V    |
| VO(VREGmin)                 | Minimum VO(VREG) for valid power-good     | $I_O = 100 \ \mu A$ , $V_O(PWRGD) = 1 \ V$                                          |     |       | 1    | V    |
| I <sub>IB</sub>             | Input bias current, power-good comparator | VI(VSENSE) = 5.5 V                                                                  |     |       | 1    | μΑ   |
| I <sub>lkg</sub> (PWRGD)    | Leakage current, PWRGD                    | VO(PWRGD) = 13 V                                                                    |     |       | 1    | μΑ   |
| <sup>t</sup> dr             | Delay time, rising edge, PWRGD            | VI(VSENSE) increasing,<br>Overdrive = 20 mV, t <sub>r</sub> = 100 ns,<br>See Note 2 |     | 25    |      | μs   |
| <sup>t</sup> df             | Delay time, falling edge, PWRGD           | VI(VSENSE) decreasing,<br>Overdrive = 20 mV, t <sub>r</sub> = 100 ns,<br>See Note 2 |     | 2     |      | μs   |

NOTE 2: Specified, but not production tested.

#### **FAULT** output

| PARAMETER      |                                  | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|----------------|----------------------------------|------------------------------|-----|-----|-----|------|
| VO(sat)(FAULT) | Output saturation voltage, FAULT | I <sub>O</sub> = 2 mA        |     |     | 0.4 | V    |
| Ilkg(FAULT)    | Leakage current, FAULT           | V <sub>O(FAULT)</sub> = 13 V |     |     | 1   | μΑ   |

#### DISCH

|            | PARAMETER                             | TEST CONDITIONS                                          | MIN | TYP | MAX | UNIT |
|------------|---------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| IDISCH     | Discharge current, DISCH              | V <sub>I(DISCH)</sub> = 1.5 V, V <sub>I(VIN)</sub> = 5 V | 5   | 10  |     | mA   |
| VIH(DISCH) | Discharge on high-level input voltage |                                                          | 2   |     |     | V    |
| VIL(DISCH) | Discharge on low-level input voltage  |                                                          |     |     | 1   | V    |





#### PARAMETER MEASUREMENT INFORMATION







Figure 2. Turnoff Voltage Transition



Figure 4. Overcurrent Response: an Overcurrent Load Plugged Into the Enabled Board



## TPS2330, TPS2331 SINGLE HOT SWAP POWER CONTROLLER WITH **CIRCUIT BREAKER AND POWER-GOOD REPORTING**

SLVS277A - MARCH 2000- REVISED APRIL 2000



#### PARAMETER MEASUREMENT INFORMATION

Figure 5. Enabled Into Short Circuit

Figure 6. Hot Plug



Figure 7. Hot Removal





**TYPICAL CHARACTERISTICS** 



#### TPS2330, TPS2331 SINGLE HOT SWAP POWER CONTROLLER WITH **CIRCUIT BREAKER AND POWER-GOOD REPOR** lG

SLVS277A - MARCH 2000- REVISED APRIL 2000



#### **TYPICAL CHARACTERISTICS**





#### **TYPICAL CHARACTERISTICS**



**APPLICATION INFORMATION** 

#### typical application diagram

This diagram shows a typical dual hot-swap application. The pullup resistors at PWRGD and Fault should be relatively large (e.g. 100 k $\Omega$ ) to reduce power loss unless they are required to drive a large load.



Figure 18. Typical Hot-Swap Application

#### input capacitor

A 0.1- $\mu$ F ceramic capacitor in parallel with a 1- $\mu$ F ceramic capacitor should be placed on the input power terminals near the connector on the hot-plug board to help stabilize the voltage rails on the cards. The TPS2330/31 does not need to be mounted near the connector or these input capacitors. For applications with more severe power environments, a 2.2- $\mu$ F or higher ceramic capacitor is recommended near the input terminals of the hot-plug board. A bypass capacitor for IN should be placed close to the device.

#### output capacitor

A 0.1-µF ceramic capacitor is recommended per load on the TPS2330/31; these capacitors should be placed close to the external FETs and to TPS2330/31. A larger bulk capacitor on the load is also recommended. The value of the bulk capacitor should be selected based on the power requirements and the transients generated by the application.

#### external FET

To deliver power from the input sources to the loads, the controller needs an external N-channel MOSFET. A few widely used MOSFETs are shown in Table 1. But many other MOSFETs on the market can also be used with TPS23xx in hot-swap systems.



#### **APPLICATION INFORMATION**

| CURRENT RANGE<br>(A) | PART NUMBER  | DESCRIPTION                                                | MANUFACTURER            |
|----------------------|--------------|------------------------------------------------------------|-------------------------|
|                      | IRF7601      | N-channel, r <sub>DS(on)</sub> = 0.035 Ω, 4.6 A, Micro-8   | International Rectifier |
| 0 to 2               | MTSF3N03HDR2 | N-channel, r <sub>DS(on)</sub> = 0.040 Ω, 4.6 A, Micro-8   | ON Semiconductor        |
| 0102                 | IRF7101      | Dual N-channel, $r_{DS(on)} = 0.1 \Omega$ , 2.3 A, SO-8    | International Rectifier |
|                      | MMSF5N02HDR2 | Dual N-channel, $r_{DS(on)} = 0.04 \Omega$ , 5 A, SO-8     | ON Semiconductor        |
|                      | IRF7401      | N-channel, r <sub>DS(on)</sub> = 0.022 Ω, 7 A, SO-8        | International Rectifier |
| 2 to 5               | MMSF5N02HDR2 | N-channel, $r_{DS(on)} = 0.025 \Omega$ , 5 A, SO-8         | ON Semiconductor        |
| 2 10 5               | IRF7313      | Dual N-channel, r <sub>DS(on)</sub> = 0.029 Ω, 5.2 A, SO-8 | International Rectifier |
|                      | SI4410       | N-channel, r <sub>DS(on)</sub> = 0.020 Ω, 8 A, SO-8        | Vishay Dale             |
| 5 to 10              | IRLR3103     | N-channel, $r_{DS(on)} = 0.019 \Omega$ , 29 A, d-Pak       | International Rectifier |
| 51010                | IRLR2703     | N-channel, r <sub>DS(on)</sub> = 0.045 Ω, 14 A, d-Pak      | International Rectifier |

#### Table 1. Some Available N-Channel MOSFETs

#### timer

For most applications, a minimum capacitance of 50 pF is recommended to prevent false triggering. This capacitor should be connected between TIMER and ground. The presence of an overcurrent condition on of the TPS2330/31 causes a 50-µA current source to begin charging this capacitor. If the overcurrent condition persists until the capacitor has been charged to approximately 0.5 V, the TPS2330/31 will latch off the transistor and will pull the FAULT pin low. The timer capacitor can be made as large as desired to provide additional time delay before registering a fault condition.

#### output-voltage slew-rate control

When enabled, the TPS2330/TPS2331 controllers supply the gate of an external MOSFET transistor with a current of approximately 15 µA. The slew rate of the MOSFET source voltage is thus limited by the gate-to-drain capacitance C<sub>ad</sub> of the external MOSFET capacitor to a value approximating:

$$\frac{dvs}{dt} = \frac{15 \ \mu A}{C_{gd}}$$

If a slower slew rate is desired, an additional capacitance can be connected between the gate of the external MOSFET and ground.

#### **VREG** capacitor

The internal voltage regulator connected to VREG requires an external capacitor to ensure stability. A 0.1-µF or  $0.22 \ \mu F$  ceramic capacitor is recommended.



SLVS277A – MARCH 2000– REVISED APRIL 2000

#### **APPLICATION INFORMATION**

#### gate drive circuitry

The TPS2330/TPS2331 includes four separate features associated with each gate-drive terminal:

- A charging current of approximately 15 µA is applied to enable the external MOSFET transistor. This current is generated by an internal charge pump that can develop a gate-to-source potential (referenced to DISCH) of 9 V–12 V. DISCH must be connected to the external MOSFET source terminal to ensure proper operation of this circuitry.
- A discharge current of approximately 75 µA is applied to disable the external MOSFET transistor. Once the transistor gate voltage has dropped below approximately 1.5 V, this current is disabled and the UVLO discharge driver is enabled instead. This feature allows the part to enter a low-current shutdown mode while ensuring that the gate of the external MOSFET transistor remain at a low voltage.
- During a UVLO condition, the gate of the MOSFET transistor is pulled down by an internal PMOS transistor. This transistor continues to operate even if the voltage at IN is 0 V. This circuitry also helps hold the external MOSFET transistor off when power is suddenly applied to the system.
- During an overcurrent fault condition, the external MOSFET transistor that exhibited an over-current condition will be rapidly turned off by an internal pulldown circuit capable of pulling in excess of 400 mA (at 4 V) from the pin. Once the gate has been pulled below approximately 1.5 V, this driver is disengaged and the UVLO driver is enabled instead.

#### setting the current-limit circuit-breaker threshold

The current sensing resistor RISENSE and the current limit setting resistor RISET determine the current limit of the channel, and can be calculated by the following equation:

$$I_{LMT} = \frac{R_{ISET} \times 50 \times 10^{-6}}{R_{ISENSE}}$$

Typically  $R_{ISENSE}$  is usually very small (0.001  $\Omega$  to 0.1  $\Omega$ ). If the trace and solder-junction resistances between the junction of RISENSE and ISENSE and the junction of RISENSE and RISET are greater than 10% of the RISENSE value, then these resistance values should be added to the RISENSE value used in the calculation above.

Table 2 shows some of the current sense resistors available in the market.

| CURRENT RANGE<br>(A) | PART NUMBER        | DESCRIPTION                  | MANUFACTURER |
|----------------------|--------------------|------------------------------|--------------|
| 0 to 1               | WSL-1206, 0.05 1%  | 0.05 Ω, 0.25 W, 1% resistor  |              |
| 1 to 2               | WSL-1206, 0.025 1% | 0.025 Ω, 0.25 W, 1% resistor |              |
| 2 to 4               | WSL-1206, 0.015 1% | 0.015 Ω, 0.25 W, 1% resistor | Victory Dala |
| 4 to 6               | WSL-2010, 0.010 1% | 0.010 Ω, 0.5 W, 1% resistor  | Vishay Dale  |
| 6 to 8               | WSL-2010, 0.007 1% | 0.007 Ω, 0.5 W, 1% resistor  |              |
| 8 to 10              | WSR-2, 0.005 1%    | 0.005 Ω, 0.5 W, 1% resistor  |              |

**Table 2. Some Current Sense Resistors** 



APPLICATION INFORMATION

#### setting the power-good threshold voltage

The two feedback resistors R<sub>VSENSE\_TOP</sub> and R<sub>VSENSE\_BOT</sub> connected between V<sub>O</sub> and ground form a resistor divider setting the voltage at the VSENSE pins. VSENSE voltage equals to

 $V_{I(SENSE)} = V_{O} \times R_{VSENSE_BOT}/(R_{VSENSE_TOP} + R_{VSENSE_BOT})$ 

This voltage is compared to an internal voltage reference (1.225 V  $\pm$ 2%) to determine whether the output voltage level is within a specified tolerance. For example, given a nominal output voltage at V<sub>O</sub>, and defining V<sub>O\_min</sub> as the minimum required output voltage, then the feedback resistors are defined by:

$$R_{VSENSE\_TOP} = \frac{V_{O\_min} - 1.225}{1.225} \times R_{VSENSE\_BOT}$$

Start the process by selecting a large standard resistor value for  $R_{VSENSE\_BOT}$  to reduce power loss. Then  $R_{VSENSE\_TOP}$  can be calculated by inserting all of the known values into the equation above. When  $V_O$  is lower than  $V_O_{min}$ , PWRGD will be low as long as the controller is enabled.

#### undervoltage lockout (UVLO)

The TPS2330/TPS2331 includes an undervoltage lockout (UVLO) feature that monitors the voltage present on the VREG pin. This feature will disable the external MOSFET if the voltage on VREG drops below 2.78 V (nominal) and will re-enable normal operation when it rises above 2.85 V (nominal). Since VREG is fed from IN through a low-dropout voltage regulator, the voltage on VREG will track the voltage on IN within 50 mV. While the undervoltage lockout is engaged, GATE is held low by an internal PMOS pulldown transistor, ensuring that the external MOSFET transistor remain off at the times, even if the power supply has fallen to 0 V.

#### power-up control

The TPS2330/TPS2331 includes a 500  $\mu$ s (nominal) startup delay that ensures that internal circuitry has sufficient time to start before the device begins turning on the external MOSFETs. This delay is triggered only upon the rapid application of power to the circuit. If the power supply ramps up slowly, the undervoltage lockout circuitry will provide adequate protection against undervoltage operation.

#### 3-channel hot-swap application

Some applications require hot-swap control of up to three voltage rails, but may not explicitly require the sensing of the status of the output power on all three of the voltage rails. One such application is device bay, where dv/dt control of 3.3 V, 5 V, and 12 V is required. By using TPS2330/TPS2331 to drive all three power rails, as is shown below, TPS2330/31 can deliver three different voltages to three loads while monitoring the status of one of the loads.



#### TPS2330, TPS2331 SINGLE HOT SWAP POWER CONTROLLER WITH **CIRCUIT BREAKER AND POWER-GOOD REP** IG

SLVS277A - MARCH 2000- REVISED APRIL 2000



#### **Figure 19. Three-Channel Application**

Figure 29 shows ramp-up waveforms of the three output voltages.





## TPS2330, TPS2331 SINGLE HOT SWAP POWER CONTROLLER WITH CIRCUIT BREAKER AND POWER-GOOD REPORTING

#### **MECHANICAL DATA**

## D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012



## TPS2330, TPS2331 SINGLE HOT SWAP POWER CONTROLLER WITH **CIRCUIT BREAKER AND POWER-GOOD REPORTING**

SLVS277A - MARCH 2000- REVISED APRIL 2000

#### **MECHANICAL DATA**

#### PLASTIC SMALL-OUTLINE PACKAGE





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated