Preliminary Information

## 33981

# High-Frequency, High-Current, Self-Protected High-Side Switch (4.0 m $\Omega$ up to 60 kHz)

The 33981 is a high-frequency, self-protected 4.0 m $\Omega$  R<sub>DS(ON)</sub> high-side switch used to replace electromechanical relays, fuses, and discrete devices in power management applications.

The 33981 can be controlled by pulse-width modulation (PWM) with a frequency up to 60 kHz. It is designed for harsh environments, and it includes self-recovery features. The 33981 is suitable for loads with high inrush current, as well as motors and all types of resistive and inductive loads.

The 33981 is packaged in a 12 x 12 nonleaded power-enhanced Power QFN package with exposed tabs.

#### **Features**

- Single 4.0 mΩ R<sub>DS(ON)</sub> Maximum High-Side Switch
- PWM Capability up to 60 kHz with Duty Cycle from 5% to 100%
- Very Low Standby Current
- Slew Rate Control with External Capacitor
- Overcurrent and Overtemperature Protection, Undervoltage Shutdown and Fault Reporting
- Reverse Battery Protection
- Gate Drive Signal for External Low-Side N-Channel MOSFET with Protection Features
- Output Current Monitoring
- Temperature Feedback

# HIGH-SIDE SWITCH 4.0 m $\Omega$



#### **Bottom View**

PNA SUFFIX CASE 1402-02 16-TERMINAL PQFN (12 X 12)

## **ORDERING INFORMATION**

| Device |               | Temperature<br>Range (T <sub>A</sub> ) | Package |
|--------|---------------|----------------------------------------|---------|
|        | PC33981PNA/R2 | -40°C to 125°C                         | 16 PQFN |

## 33981 Simplified Application Diagram 33981 SR V<sub>PWR</sub> $C_{BOOT}$ CONF OUT 1/0 FS I/C INLS DLS EN **INHS TEMP GLS CSNS OCLS GND**



Figure 1. 33981 Simplified Internal Block Diagram

## **Transparent Top View of Package**



## **TERMINAL DEFINITIONS**

Functional descriptions of some of these terminals can be found in the System/Application Information section beginning on page 19.

| Terminal | Terminal<br>Name | Formal Name                  | Definition                                                                                                                                                                                                                                                                                                                                                 |
|----------|------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | CSNS             | Output Current Monitoring    | This terminal is used to output a current proportional to the high-side OUT current and is used externally to generate a ground-referenced voltage for the microcontroller (MCU) to monitor OUT current.                                                                                                                                                   |
| 2        | TEMP             | Temperature Feedback         | This terminal reports an analog value proportional to the temperature of the GND flag (terminal 13). It is used by the MCU to monitor board temperature.                                                                                                                                                                                                   |
| 3        | EN               | Enable<br>(Active High)      | This is an input used to place the device in a low current sleep mode. This terminal has an passive internal pulldown.                                                                                                                                                                                                                                     |
| 4        | INHS             | Serial Input High Side       | The input terminal is used to directly control the OUT. This input has an active internal pulldown current source and requires CMOS logic levels.                                                                                                                                                                                                          |
| 5        | FS               | Fault Status<br>(Active Low) | This is an open drain-configured output requiring an external pull-up resistor to $V_{DD}$ (5.0 V) for fault reporting. When a device fault condition is detected, this terminal is active LOW.                                                                                                                                                            |
| 6        | INLS             | Serial Input Low Side        | The input terminal is used to directly control an external low-side N-channel MOSFET and has an active internal pulldown current source and requires CMOS logic levels. It can be controlled independently of the INHS depending of CONF terminal.                                                                                                         |
| 7        | CONF             | Configuration Input          | This input terminal is used to manage the cross-conduction between the internal high-side N-channel MOSFET and the external low-side N-channel MOSFET. The terminal has an active internal pullup current source. When CONF is at 0 V, the two MOSFETs are controlled independently. When CONF is at 5.0 V, the two MOSFETs cannot be on at the same time. |
| 8        | OCLS             | Low-Side Overload            | This terminal sets the V <sub>DS</sub> protection level of the external low-side MOSFET. This terminal has an active internal pullup current source. It must be connected to an external resistor.                                                                                                                                                         |
| 9        | DLS              | Drain Low Side               | This terminal is the drain of the external low-side N-channel MOSFET. Its monitoring allows for protection features.                                                                                                                                                                                                                                       |
| 10       | GLS              | Low-Side Gate                | This terminal is an output used to drive the gate of the external low-side N-channel MOSFET.                                                                                                                                                                                                                                                               |
| 11       | SR               | Slew Rate Control            | A capacitor connected between this terminal and the ground is used to control the output slew rate.                                                                                                                                                                                                                                                        |

## **TERMINAL DEFINITIONS (continued)**

Functional descriptions of some of these terminals can be found in the System/Application Information section beginning on page 19.

| Terminal | Terminal<br>Name | Formal Name           | Definition                                                                                                                                                                              |
|----------|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14       | V <sub>PWR</sub> | Positive Power Supply | This terminal connects to the positive power supply and is the source input of operational power for the device. The $V_{PWR}$ terminal is a backside surface mount tab of the package. |
| 15, 16   | OUT              | Output                | Protected high-side power output to the load. Output terminals must be connected in parallel for operation.                                                                             |

#### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                           | Symbol              | Value       | Unit |
|------------------------------------------------------------------|---------------------|-------------|------|
| ELECTRICAL RATINGS                                               |                     |             |      |
| Power Supply Voltage                                             | $V_{PWR}$           |             | V    |
| Steady-State                                                     |                     | -16 to 41   |      |
| Input/Output Terminals Voltage (Note 1)                          | V <sub>IN</sub>     | -0.3 to 7.0 | V    |
| Output Voltage                                                   | V <sub>OUT</sub>    | -5.0 to 41  | V    |
| Continuous Output Current (Note 2)                               | I <sub>OUT</sub>    | 40          | А    |
| CSNS Input Clamp Current                                         | I <sub>CSNS</sub>   | 10          | mA   |
| SR Voltage                                                       | V <sub>SR</sub>     | -0.3 to 54  | V    |
| Temperature Feedback Voltage                                     | V <sub>TEMP</sub>   | -0.3 to 5.0 | V    |
| C <sub>BOOT</sub> Voltage                                        | C <sub>BOOT</sub>   | -0.3 to 54  | V    |
| OCLS Voltage                                                     | V <sub>OCLS</sub>   | -0.3 to 7.0 | V    |
| Low-Side Gate Voltage                                            | V <sub>GLS</sub>    | -0.3 to 15  | V    |
| Low-Side Drain Voltage                                           | V <sub>DLS</sub>    | -5.0 to 41  | V    |
| ESD Voltage                                                      |                     |             | V    |
| Human Body Model (Note 3)                                        | V <sub>ESD1</sub>   | ±2000       |      |
| Machine Model (Note 4)                                           | V <sub>ESD2</sub>   | ±200        |      |
| Output Clamp Energy (Note 5)                                     | E <sub>CL</sub>     | TBD         | J    |
| THERMAL RATINGS                                                  |                     |             |      |
| Operating Temperature                                            |                     |             | °C   |
| Ambient                                                          | T <sub>A</sub>      | -40 to 125  |      |
| Junction                                                         | T <sub>J</sub>      | -40 to 150  |      |
| Storage Temperature                                              | T <sub>STG</sub>    | -55 to 150  | °C   |
| Thermal Resistance (Note 6)                                      | _                   |             | °C/W |
| Junction to Power Die Case                                       | $R_{	hetaJC}$       | 1.0         |      |
| Junction to Ambient                                              | $R_{	hetaJA}$       | 20          |      |
| Peak Terminal Reflow Temperature During Solder Mounting (Note 7) | T <sub>SOLDER</sub> | 240         | °C   |
| Power Dissipation (TA = 25°C) (Note 8)                           | P <sub>D</sub>      | TBD         | W    |

#### Notes

- 1. Exceeding voltage limits on INHS, INLS, CONF, CSNS, FS, TEMP, and EN terminals may cause a malfunction or permanent damage to the device.
- 2. Continuous high-side output rating as long as maximum junction temperature is not exceeded. Calculation of maximum output current using package thermal resistance is required.
- 3. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ).
- 4. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ) and in accordance with the system module specification with a capacitor > 0.01  $\mu$ F connected from OUT to GND.
- 5. Active clamp energy using single-pulse method (L = 16 mH,  $R_L$  = 0,  $V_{PWR}$  = 12 V,  $T_J$  = 150°C).
- 6. Device mounted on a 2s2p test board per JEDEC JESD51-2.
- Terminal soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may
  cause malfunction or permanent damage to the device.
- 8. Maximum power dissipation at indicated ambient temperature in free air with no heatsink used.

#### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions  $4.5 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ ,  $6.0 \text{ V} \le \text{V}_{PWR} \le 27 \text{ V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{J} \le 150^{\circ}\text{C}$  unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $\text{T}_{A}$  = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                         | Symbol                  | Min | Тур     | Max  | Unit |  |
|----------------------------------------------------------------------------------------|-------------------------|-----|---------|------|------|--|
| POWER INPUT                                                                            |                         |     |         |      |      |  |
| Battery Supply Voltage Range                                                           | V <sub>PWR</sub>        |     |         |      | V    |  |
| Fully Operational                                                                      |                         | 6.0 | -       | 27   |      |  |
| Extended                                                                               |                         | 4.5 | _       | 27   |      |  |
| V <sub>PWR</sub> Supply Current                                                        | I <sub>PWR(ON)</sub>    |     |         |      | mA   |  |
| Output ON, I <sub>OUT</sub> = 0 A                                                      |                         | -   | _       | 10   |      |  |
| V <sub>PWR</sub> Supply Current                                                        | I <sub>PWR(SBY)</sub>   |     |         |      | mA   |  |
| Output OFF, EN = 5.0 V, OUT Connected to GND                                           |                         | -   | _       | 10   |      |  |
| Sleep State Supply Current (V <sub>PWR</sub> < 14 V, EN = 0 V)                         | I <sub>PWR(SLEEP)</sub> |     |         |      | μА   |  |
| T <sub>J</sub> = 25°C                                                                  |                         | -   | -       | 5.0  |      |  |
| T <sub>J</sub> = 125°C                                                                 |                         | -   | -       | 50   |      |  |
| Undervoltage Shutdown                                                                  | V <sub>PWR(UV)</sub>    | 2.0 | _       | 4.0  | V    |  |
| Undervoltage Hysteresis                                                                | V <sub>PWR(UVHYS)</sub> | _   | 0.3     | _    | V    |  |
| POWER OUTPUT                                                                           |                         |     |         |      | I    |  |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 20 A, T <sub>J</sub> = 25°C)  | R <sub>DS(ON)</sub>     |     |         |      | mΩ   |  |
| V <sub>PWR</sub> = 6.0 V                                                               |                         | _   | _       | 6.0  |      |  |
| V <sub>PWR</sub> = 10.0 V                                                              |                         | _   | _       | 5.0  |      |  |
| V <sub>PWR</sub> = 13 V                                                                |                         | -   | _       | 4.0  |      |  |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 20 A, T <sub>J</sub> = 150°C) | R <sub>DS(ON)</sub>     |     |         |      | mΩ   |  |
| V <sub>PWR</sub> = 6.0 V                                                               | , ,                     | _   | _       | 10.2 |      |  |
| V <sub>PWR</sub> = 9.0 V                                                               |                         | _   | _       | 8.5  |      |  |
| V <sub>PWR</sub> = 13 V                                                                |                         | _   | _       | 6.8  |      |  |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 20 A, T <sub>J</sub> = 25°C)  | R <sub>DS(ON)</sub>     |     |         |      | mΩ   |  |
| V <sub>PWR</sub> = - 13 V                                                              | 26(611)                 | _   | _       | 8.0  |      |  |
| Output Overcurrent Detection Level                                                     | Госн                    |     | _       | 100  | Α    |  |
| Current Sense Ratio                                                                    | C <sub>SR</sub>         |     |         |      | _    |  |
| 9.0 V ≤ V <sub>PWR</sub> ≤ 16 V, CNS ≤ 4.5V                                            | SR                      | _   | 1/20000 | _    |      |  |
| Current Sense Ratio (C <sub>SR</sub> ) Accuracy                                        | C <sub>SR_ACC</sub>     |     |         |      | %    |  |
| Output Current                                                                         |                         |     |         |      |      |  |
| 5.0 A                                                                                  |                         | -20 | _       | 20   |      |  |
| 10 A                                                                                   |                         | -14 | -       | 14   |      |  |
| 30 A                                                                                   |                         | -12 | _       | 12   |      |  |
| Current Sense Voltage Clamp                                                            | V <sub>CL(CSNS)</sub>   |     |         |      | V    |  |
| I <sub>CCNS</sub> = 15 mA                                                              |                         | 4.5 | 6.0     | 7.0  |      |  |

## STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions  $4.5 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, 6.0 \text{ V} \leq \text{V}_{PWR} \leq 27 \text{ V}, -40 ^{\circ}\text{C} \leq \text{T}_{J} \leq 150 ^{\circ}\text{C}$  unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25  $^{\circ}\text{C}$  under nominal conditions unless otherwise noted.

| Characteristic                                                  | Symbol               | Min | Тур  | Max | Unit            |
|-----------------------------------------------------------------|----------------------|-----|------|-----|-----------------|
| POWER OUTPUT (continued)                                        |                      |     |      |     | •               |
| Overtemperature Shutdown                                        | T <sub>SD</sub>      | 160 | 175  | 190 | °C              |
| Overtemperature Shutdown Hysteresis (Note 9)                    | T <sub>SD(HYS)</sub> | 5.0 | _    | 20  | °C              |
| Low-Side Gate                                                   | V <sub>GSLS</sub>    |     |      |     | V               |
| V <sub>PWR</sub> = 6.0 V                                        |                      | _   | 6.0  | _   |                 |
| V <sub>PWR</sub> = 9.0 V                                        |                      | _   | 9.0  | _   |                 |
| V <sub>PWR</sub> = 13 V                                         |                      | _   | 12   | _   |                 |
| V <sub>PWR</sub> = 27 V                                         |                      | _   | 12   | _   |                 |
| Low-Side Gate Current                                           | I <sub>GSLS</sub>    |     |      |     | mA              |
| C = 4.7 nF                                                      |                      | -   | 100  | _   |                 |
| Low-Side Overload Detection Level versus Low-Side Drain Voltage | V <sub>DS_LS</sub>   |     |      |     | mV              |
| V <sub>OCLS</sub> - V <sub>DLS</sub>                            |                      | _   | -    | 50  |                 |
| Temperature Feedback                                            | T <sub>Feed</sub>    |     |      |     | V               |
| $T_J = 25^{\circ}C$                                             |                      | TBD | 4.75 | TBD |                 |
| Temperature Feedback Derating                                   | DT <sub>Feed</sub>   | -   | -12  | _   | mV/°C           |
| CONTROL INTERFACE                                               | 1                    |     | •    |     |                 |
| Input Logic High Voltage (Note 10)                              | V <sub>IH</sub>      | 0.7 | _    | _   | V <sub>DD</sub> |
| Input Logic Low Voltage (Note 10)                               | V <sub>IL</sub>      | -   | _    | 0.2 | V <sub>DD</sub> |
| Input Logic Voltage Hysteresis (Note 10)                        | V <sub>IN(HYS)</sub> | 100 | 350  | 750 | mV              |
| Input Logic Active Pulldown Current (INHS, INLS)                | I <sub>DWN</sub>     | 5.0 | -    | 20  | μА              |
| Input Logic Pulldown Resistor (EN)                              | R <sub>DWN</sub>     | 100 | 200  | 400 | kΩ              |
| Input Active Pullup Current (OCLS)                              | l <sub>OCLSp</sub>   | _   | 100  | _   | μА              |
| Input Active Pullup Current (CONF)                              | I <sub>CONF</sub>    | _   | 10   | _   | μА              |
| FS Tri-State Capacitance (Note 9)                               | C <sub>SO</sub>      | _   | -    | 20  | pF              |
| FS Low-State Output Voltage                                     | V <sub>SOL</sub>     | -   | 0.2  | 0.4 | V               |

#### Notes

- 9. Parameter is guaranteed by process monitoring but is not production tested.
- 10. Upper and lower logic threshold voltage range applies to EN, CONF, INHS, and INLS input signals.

#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

Characteristics noted under conditions 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  27 V, -40°C  $\leq$  T<sub>J</sub>  $\leq$  150°C unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                          | Symbol                | Min | Тур | Max | Unit |  |  |  |  |
|-----------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|--|--|--|--|
| CONTROL INTERFACE AND POWER OUTPUT TIMING                                               |                       |     |     |     |      |  |  |  |  |
| C <sub>BOOT</sub> Charge Blanking Time (Note 11)                                        | t <sub>ON</sub>       | -   | 20  | _   | μS   |  |  |  |  |
| Output Rising Slew Rate (Note 12)                                                       | SR <sub>R</sub>       |     |     |     | V/μs |  |  |  |  |
| V <sub>PWR</sub> = 14 V                                                                 |                       | _   | 25  | _   |      |  |  |  |  |
| C <sub>GATE</sub> = 6.8 nF, from 10% to 90% of V <sub>OUT</sub> , SR Capacitor = 4.7 nF |                       | _   | _   | _   |      |  |  |  |  |
| Output Falling Slew Rate (Note 12)                                                      | SR <sub>F</sub>       |     |     |     | V/μs |  |  |  |  |
| V <sub>PWR</sub> = 14 V                                                                 |                       | _   | 25  | _   |      |  |  |  |  |
| C <sub>GATE</sub> = 6.8 nF, from 90% to 10% of V <sub>OUT</sub> , SR Capacitor = 4.7 nF |                       | _   | _   | _   |      |  |  |  |  |
| Output Turn-ON Delay Time (Note 13)                                                     | t <sub>DLY(ON)</sub>  | -   | 200 | -   | ns   |  |  |  |  |
| Output Turn-OFF Delay Time                                                              | t <sub>DLY(OFF)</sub> | _   | 400 | _   | ns   |  |  |  |  |
| Input Switching Frequency (Note 14)                                                     | f <sub>PWM</sub>      | _   | _   | 60  | kHz  |  |  |  |  |

#### Notes

- 11. Refer to the paragraph entitled Sleep Mode on page 19.
- 12. Parameter is guaranteed by process monitoring but is not production tested.
- 13. Turn-ON delay time measured from rising edge of INHS that turns the output ON to  $V_{OUT}$  = 0.5 V with  $R_L$  = 5.0  $\Omega$  resistive load.
- 14. Turn-OFF delay time measured from falling edge of INHS that turns the output OFF to  $V_{OUT} = V_{PWR}$  -0.5 V with  $R_L = 5.0 \Omega$  resistive load.

**Table 1. Functional Truth Table in Normal Mode** 

| Condition | CONF | INHS | INLS | OUT | GLS                            | FS | EN | Comments                                                                                                         |
|-----------|------|------|------|-----|--------------------------------|----|----|------------------------------------------------------------------------------------------------------------------|
| Sleep     | х    | х    | х    | х   | x                              | Н  | L  | Device is in Sleep mode. The OUT and low-side gate are OFF.                                                      |
| Normal    | L    | Н    | Н    | Н   | Н                              | Н  | Н  | Normal mode. High side and low side are controlled independently. The high side and the low side are both on.    |
| Normal    | L    | L    | L    | L   | L                              | Н  | Н  | Normal mode. High side and low side are controlled independently. The high side and the low side are both off.   |
| Normal    | Н    | L    | Н    | L   | Н                              | Н  | Н  | Normal mode. No cross-conduction. Half-<br>bridge configuration. The high side is off<br>and the low side is on. |
| Normal    | Н    | Н    | L    | Н   | L                              | Н  | Н  | Normal mode. No cross-conduction. Half-<br>bridge configuration. The high side is on<br>and the low side is off. |
| Normal    | Н    | PWM  | Н    | PWM | PWM<br>OR H<br>(Logical<br>OR) | Н  | Н  | Normal mode. Cross-conduction management is activated. Half-bridge configuration.                                |

H = High level

L = Low level

x = Don't care

PWM = Pulse-width modulation

Table 2. Functional Truth Table in Fault Mode

| Conditions                                  | CONF | INHS | INLS | OUT | GLS | FS | EN | TEMP | CSNS | OCLS | Comments                                                                                                                                                                                                                                                          |
|---------------------------------------------|------|------|------|-----|-----|----|----|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overtemperature on OUT                      | х    | х    | х    | L   | х   | L  | Н  | L    | х    | х    | The 33981 is currently in fault mode. The OUT is OFF. TEMP at 0 V indicates this fault. Once the fault is removed 33981 recovers its normal mode.                                                                                                                 |
| Overtemperature on C <sub>BOOT</sub> or GLS | х    | х    | х    | L   | L   | L  | Н  | L    | х    | х    | The 33981 is currently in fault mode. The OUT is OFF and GLS is at 0 V. TEMP at 0 V indicates this fault. Once the fault is removed 33981 recovers its normal mode.                                                                                               |
| Overcurrent<br>on OUT                       | х    | Н    | х    | L   | х   | L  | Н  | х    | L    | х    | The 33981 is currently in fault mode. The OUT is OFF. It is reset by a logic [0] at INHS for at least 200 $\mu$ s. When INHS goes to 0 V, CSNS goes to 5.0 V.                                                                                                     |
| Overload<br>on External Low-<br>Side MOSFET | L    | х    | Н    | х   | L   | L  | Н  | х    | х    | L    | The 33981 is currently in fault mode. GLS is at 0 V and OCLS internal current source is off. The external resistance connected between OCLS and GND terminal will pull OCLS terminal to 0 V. The fault is reset by a logic [0] at INLS for at least 200 $\mu s$ . |

H = High level

L = Low level

x = Don't care

# **Timing Diagram**



Figure 2. Time Delays

## **Functional Diagrams**



Figure 3. Overtemperature on Output



Figure 4. Overtemperature on Bootstrap Circuit or on Low-Side Gate Drive



Figure 5. Overload on Low-Side Gate Drive, Case 1



Figure 6. Overload on Low-Side Gate Drive, Case 2



Figure 7. Overcurrent on Output



Figure 8. Normal Mode. Cross-Conduction Management



Figure 9. Normal Mode. Independent High Side and Low Side



Figure 10. High-Side Overcurrent



Figure 11. Cross-Conduction with Low Side



Figure 12. Overtemperature on OUT



Figure 13. Overtemperature on Bootstrap Circuit or on Low-Side Gate Drive



Figure 14. Maximum Operating Frequency for SR Capacitor of 4.7 nF

## **Electrical Performance Curves**



Figure 15. R<sub>DS(ON)</sub> versus Temperature



Figure 16. Sleep State Supply Current versus V<sub>PWR</sub> at 150°C

#### SYSTEM/APPLICATION INFORMATION

## INTRODUCTION

The 33981 is a high-frequency self-protected silicon 4.0 m $\Omega$  R<sub>DS(ON)</sub> high-side switch used to replace electromechanical relays, fuses, and discrete devices in power management applications. The 33981 can be controlled by pulse-width modulation (PWM) with a frequency up to 60 kHz. It is designed for harsh environments, and it includes self-recovery features.

The 33981 is suitable for loads with high inrush current, as well as motors and all types of resistive and inductive loads. A dedicated parallel input is available for an external low-side control with protection features and cross-conduction management.

#### **FUNCTIONAL DESCRIPTION**

## Sleep Mode

Sleep mode is the state of the 33981 when the EN is logic [0]. In this mode, OUT, the gate driver for the external MOSFET, and all unused internal circuitry are off to minimize current draw.

The 33981 will go to the normal operating mode when the EN terminal is logic [1]. The INHS and INLS commands will be disabled typically 20  $\mu s$  after the EN transitions to logic [1] to enable the charge of the bootstrap capacitor.

#### Fault Logic

This 33981 indicates the faults below as they occur by driving the  $\overline{FS}$  terminal to logic [0]:

- Overtemperature
- · Overcurrent fault on OUT
- · Overload fault on the external low-side MOSFET

The  $\overline{\mathsf{FS}}$  terminal will return to logic [1] when the overtemperature fault condition is removed. The two other faults are latched.

## Undervoltage

The latched faults are reset when the  $V_{PWR}$  voltage is below  $V_{PWR(UV)}$ .

## **Overtemperature Fault**

The 33981 incorporates overtemperature detection and shutdown circuitry on OUT. Overtemperature detection also protects the bootstrap circuit ( $C_{BOOT}$  terminal) and the low-side gate driver (GLS terminal). Overtemperature detection occurs when OUT is in the ON or OFF state and GLS is at high or low level.

For OUT, an overtemperature fault condition results in OUT turning OFF until the temperature falls below  $T_{SD}$ . This cycle will continue indefinitely until the offending load is removed.

Figure 12, page 16, shows an overtemperature on OUT.

An overtemperature fault on the bootstrap circuit or on the low-side gate drive results in OUT turning OFF and the GLS going to 0 V until the temperature falls below  $T_{SD}$ . This cycle will continue indefinitely until the offending load is removed.  $\overline{FS}$ 

terminal transition to logic [1] will be disabled typically 15  $\mu s$  after to enable the charge of the bootstrap capacitor.

<u>Figure 13</u>, page 17, shows an overtemperature on the bootstrap circuit or on the low-side gate drive. As the temperature increases, TEMP voltage decreases until thermal shutdown.

Overtemperature faults force the TEMP terminal to 0 V.

#### Overcurrent Fault on High Side

The OUT terminal has a 100 A overcurrent high-detection level for maximum device protection. If at any time the current reaches this level, OUT will stay OFF and the CSNS terminal will go to 0 V. The OUT terminal is reset by a logic [0] at the INHS terminal for at least 200  $\mu s$ . When INHS goes to 0 V, CSNS goes to 5.0 V.

In Figure 11, page 16, the OUT terminal is short-circuited to 0 V. When the current reaches I<sub>OCH</sub>, OUT is turned OFF within 10 µs owing to internal logic circuit.

#### Overload Fault on Low Side

This fault detection is active when INLS is logic [1]. Low-side overload protection does not measure the current directly but rather its effects on the low-side MOSFET. When  $V_{GLS} > V_{GSH}$  and  $V_{DLS} > V_{DSH}$  for at least 2.5  $\mu$ s, the GLS terminal goes to 0 V and the OCLS internal current source is disconnected and OCLS goes to 0 V. The GLS terminal and the OCLS terminal are reset by a logic [0] at the INLS terminal for at least 200  $\mu$ s.

When connected to an external resistor, the OCLS terminal with its internal current source sets the  $V_{DSH}$  level. By changing the external resistance, the protection level can be adjusted depending on low-side characteristics. A 3.3  $\mbox{k}\Omega$  resistor gives a  $V_{DSH}$  level of 3.3 V typical.

This protection circuitry measures the voltage between the drain of the low side (DLS terminal) and the 33981 ground (GND terminal). It also uses the voltage across the external resistance connected to the OCLS terminal and the GND terminal. For this reason it is key that the low-side source, the 33981 ground, and the external resistance ground connection are connected together in order to prevent false error detection due to ground shifts.

## Configuration

The CONF terminal manages the cross-conduction between the internal MOSFET and the external low-side MOSFET. With the CONF terminal at 0 V, the two MOSFETs can be independently controlled. A load can be placed between the high side and the low side.

With the CONF terminal at 5.0 V, the two MOSFETs cannot be on at the same time. They are in half-bridge configuration as shown in the simplified application diagram on page 1. If INHS and INLS are at 5.0 V at the same time, INHS has priority and OUT will be at  $V_{PWR}.$  If INHS changes from 5.0 V to 0 V with INLS at 5.0 V, GLS will go to high state as soon as the  $V_{GS}$  of the internal MOSFET is lower than TBD typically. A half-bridge application could consist in sending PWM signal to the INHS terminal and 5.0 V to the INLS terminal with the CONF terminal at 5.0 V.

<u>Figure 11</u>, page 16, illustrates the simplified application diagram on <u>page 1</u> with a DC motor and external low side. The CONF and INLS terminals are at 5.0 V. When INHS is at 5.0 V, current is flowing in the motor. When INHS goes to 0 V, the load current recirculates in the external low side.

## **Bootstrap Supply**

Bootstrap supply provides current to recharge the bootstrap capacitor through the  $V_{PWR}$  terminal. A short time is required after the application of power to the device to charge the bootstrap capacitor. A typical value for this capacitor is 100 nF. An internal charge pump allows continuous MOSFET drive. When the device is in the sleep mode, this bootstrap supply is off to minimize current consumption.

#### **High-Side Gate Driver**

The high-side gate driver switches the bootstrap capacitor voltage to the gate of the MOSFET. The driver circuit has a low-impedance drive to ensure that the MOSFET remains OFF in the presence of fast falling dV/dt transients on the OUT terminal.

This bootstrap capacitor connected between the power supply and the  $C_{BOOT}$  terminal provides the high pulse current to drive the device. The voltage across this capacitor is limited to about 13 V.  $C_{BOOT}$  is protected against short by a local overtemperature sensor.

An external capacitor connected between terminals SR and GND is used to control the slew rate at the OUT terminal.

## **Low-Side Gate Driver**

The low-side control circuitry is PWM capable. It can drive a standard MOSFET with an  $R_{DS(ON)}$  as low as 4.0  $m\Omega$  at a frequency up to 60 kHz. The  $V_{GS}$  is internally clamped at 14 V typically to protect the gate of the MOSFET. The GLS terminal is protected against short by a local overtemperature sensor.

#### **Thermal Feedback**

The 33981 has an analog feedback output (TEMP terminal) that provides a value proportional to the temperature of the GND flag (terminal 13). The controlling microcontroller can "read" the temperature proportional voltage with its analog-to-digital converter (ADC). This can be used to provide real-time monitoring of the PC board temperature to optimize the motor speed and to protect the whole electronic system. TEMP terminal value is typically 4.2 V at 25°C with a negative temperature coefficient of 10 mV/K.

## **Reverse Battery**

The 33981 survives the application of reverse battery voltage as low as -16 V. Under these conditions, the output's gate is enhanced to decrease device power dissipation. No additional passive components are required. The 33981 survives these conditions until the maximum junction rating is reached.

In the case of reverse battery in a half-bridge application, a direct current passes through the external freewheeling diode and the internal high-side.

As <u>Figure 17</u> shows, it is essential to protect this power line. The proposed solution is an external low-side with its gate tied to battery voltage through a resistor. A high-side in the  $V_{PWR}$  line could be another solution but with a more complex drive.



Figure 17. Reverse Battery Protection

## **APPLICATIONS**

Figure 18 shows a typical application for the 33981. A brush DC motor is connected to the output. A low-side gate driver is used for the freewheeling phase. Typical values for the external capacitors and resistances are given.



Figure 18. 33981 Typical Application Diagram

## **PACKAGE DIMENSIONS**



**NOTES** 

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2004

## HOW TO REACH US:

USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 **JAPAN:** Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

**ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

HOME PAGE: http://motorola.com/semiconductors

