

## <u>3SK239A</u>

#### **Absolute Maximum Ratings** ( $Ta = 25^{\circ}C$ )

| Item                      | Symbol           | Ratings     | Unit |
|---------------------------|------------------|-------------|------|
| Drain to source voltage   | V <sub>DS</sub>  | 12          | V    |
| Gate 1 to source voltage  | V <sub>G1S</sub> | -6          | V    |
| Gate 2 to source voltage  | V <sub>G2S</sub> | -6          | V    |
| Drain current             | I <sub>D</sub>   | 50          | mA   |
| Channel power dissipation | Pch              | 100         | mW   |
| Channel temperature       | Tch              | 125         | °C   |
| Storage temperature       | Tstg             | –55 to +125 | °C   |

### **Electrical Characteristics** (Ta = 25°C)

| Item                               | Symbol                       | Min | Тур   | Max  | Unit | Test conditions                                                                        |
|------------------------------------|------------------------------|-----|-------|------|------|----------------------------------------------------------------------------------------|
| Drain to source leakage current    | I <sub>DSX</sub>             | —   | _     | 50   | μA   | $V_{\text{DS}} = 12 \text{ V}, V_{\text{G1S}} = -3 \text{ V},$<br>$V_{\text{G2S}} = 0$ |
| Gate 1 to source breakdown voltage | $V_{(\text{BR})\text{G1SS}}$ | -6  | _     | _    | V    | $I_{G1} = -10 \ \mu A, \ V_{G2S} = V_{DS} = 0$                                         |
| Gate 2 to source breakdown voltage | $V_{(BR)G2SS}$               | -6  | _     | _    | V    | $I_{G2} = -10 \ \mu A, \ V_{G1S} = V_{DS} = 0$                                         |
| Gate 1 leakage current             | I <sub>G1SS</sub>            | _   | _     | -5   | μA   | $V_{G1S} = -5 V, V_{G2S} = V_{DS} = 0$                                                 |
| Gate 2 leakage current             | I <sub>G2SS</sub>            | —   | —     | -5   | μA   | $V_{G2S} = -5 V, V_{G1S} = V_{DS} = 0$                                                 |
| Drain current                      | I <sub>DSS</sub>             | 14  | 19    | 28   | mA   | $V_{\text{DS}}$ = 5 V, $V_{\text{G1S}}$ = $V_{\text{G2S}}$ = 0                         |
| Gate 1 to source cutoff voltage    | $V_{\text{G1S(off)}}$        | —   | -1.2  | -1.6 | V    | $V_{DS} = 5 V, V_{G2S} = 0,$<br>$I_{D} = 100 \ \mu A$                                  |
| Gate 2 to source cutoff voltage    | $V_{\text{G2S(off)}}$        | _   | -1.2  | -1.6 | V    | $V_{DS} = 5 V, V_{G1S} = 0,$<br>$I_{D} = 100 \ \mu A$                                  |
| Forward transfer admittance        | $ \mathbf{y}_{\mathrm{fs}} $ | 20  | 31    | _    | mS   | $V_{DS} = 5 V, V_{G2S} = 1 V,$<br>$I_{D} = 10 mA, f = 1 kHz$                           |
| Input capacitance                  | Ciss                         | _   | 0.58  | 1.0  | pF   | $V_{DS}$ = 5 V, $V_{G1S}$ = $V_{G2S}$ = -3 V,<br>f = 1 MHz                             |
| Output capacitance                 | Coss                         | _   | 0.36  | 0.6  | pF   |                                                                                        |
| Reverse transfer capacitance       | Crss                         | _   | 0.028 | 0.05 | pF   |                                                                                        |
| Power gain                         | PG                           | 17  | 19    | —    | dB   | $V_{DS} = 5 V, V_{G2S} = 1 V,$<br>$I_{D} = 10 mA, f = 900 MHz$                         |
| Noise figure                       | NF                           | _   | 1.3   | 2.0  | dB   |                                                                                        |

Note: Marking is "XR-".

#### HITACHI







When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

#### Hitachi, Ltd.

Semiconductor & IC DV. Neppon Bidg, 2-5-2, Ohte-mach, Chiyoda-ku, Tokyo 100, Japan Tet Tokyo (03, 3270-2111 Fax (03, 3270-5109

For Author in formation write to : Histohi America, Utd Semiconductor & IC DW. 2000 Sierra Point Parkway Brisbana, CA. 94005-1835 U SA U SA Tat 415-583-4207

Haschi Burope GmbH Bedronic Components Group Carbinertel Burope Danscher Streße 3 D-85522 Fieldkirchen Mänchen Tet 089-9 94 80-0 Fex: 089-9 29 30 00 Hischi Burope Ltd. Bedronic Components Div. Nothern Burope Headquerters Whilebrook Park Lower Cook hem Roed Meidenhead Berkshire SL68YÅ Urited Kingdom Tet 0628-585000 Fax: 0628-778222 Hitschi Asia Pte. Ltd 16 Collyer Quay \$20-00 Hitschi Tower Snappore 0404 Tet 535-2400 Fex: 535-1533

Hashi Asis (Hong Kong) Ltd. Urit 705, North Tower, World Finance Cantre, Herbour City, Carton Road Taim Ste Toui, Kowtoon Hong Kong Tet 27350218 Fax: 27350218

#### HITACHI