### INTEGRATED CIRCUITS









### **TDA4882**

#### CONTENTS

| 1                                                                   | FEATURES                                                                                                                                                                                                    |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                   | GENERAL DESCRIPTION                                                                                                                                                                                         |
| 3                                                                   | QUICK REFERENCE DATA                                                                                                                                                                                        |
| 4                                                                   | ORDERING INFORMATION                                                                                                                                                                                        |
| 5                                                                   | BLOCK DIAGRAM                                                                                                                                                                                               |
| 6                                                                   | PINNING                                                                                                                                                                                                     |
| 7                                                                   | FUNCTIONAL DESCRIPTION                                                                                                                                                                                      |
| 7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6<br>7.7<br>7.8<br>7.9<br>7.10 | General<br>Brightness control<br>Contrast control<br>Output stages<br>Input clamping<br>Vertical blanking<br>Horizontal blanking<br>Cut-off and black-level stabilization<br>On Screen Display<br>Test mode |
| 8                                                                   | LIMITING VALUES                                                                                                                                                                                             |
| 9                                                                   | THERMAL CHARACTERISTICS                                                                                                                                                                                     |
| 10                                                                  | CHARACTERISTICS                                                                                                                                                                                             |
| 11                                                                  | APPLICATION AND TEST INFORMATION                                                                                                                                                                            |
| 11.1                                                                | Recommendations for building the application board                                                                                                                                                          |
| 12                                                                  | INTERNAL PIN CONFIGURATION                                                                                                                                                                                  |
| 13                                                                  | PACKAGE OUTLINE                                                                                                                                                                                             |
| 14                                                                  | SOLDERING                                                                                                                                                                                                   |
| 14.1<br>14.2<br>14.3                                                | Introduction<br>Soldering by dipping or by wave<br>Repairing soldered joints                                                                                                                                |
| 15                                                                  | DEFINITIONS                                                                                                                                                                                                 |
|                                                                     |                                                                                                                                                                                                             |

16 LIFE SUPPORT APPLICATIONS

### TDA4882

#### **1 FEATURES**

- 85 MHz video controller
- Fully DC controllable
- 3 separate video channels
- Input black-level clamping
- White level adjustment for 2 channels only
- · Brightness control with correct grey scale tracking
- Contrast control for all 3 channels simultaneously
- Cathode feedback to internal reference for cut-off control, which allows unstabilized video supply voltage
- Current outputs for RGB signal currents
- RGB voltage outputs to external peaking circuits
- Blanking and switch-off input for screen protection
- Sync on green operation possible
- On Screen Display (OSD) facility.

#### **3 QUICK REFERENCE DATA**

#### 2 GENERAL DESCRIPTION

The TDA4882 is an RGB pre-amplifier for colour monitor systems with SVGA performance, intended for DC or AC coupling of the colour signals to the cathodes of the CRT.

With special advantages the circuit can be used in conjunction with the TDA485x monitor deflection IC family.

| SYMBOL                 | PARAMETER                                                     | CONDITIONS                                                              | MIN. | TYP. | MAX. | UNIT |
|------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| VP                     | positive supply voltage                                       |                                                                         | 7.2  | 8.0  | 8.8  | V    |
| IP                     | supply current                                                |                                                                         | 36   | 48   | 60   | mA   |
| V <sub>i(b-w)</sub>    | input voltage, black-to-white                                 |                                                                         | -    | 0.7  | 1.0  | V    |
| V <sub>o(b-w)</sub>    | output voltage, black-to-white                                | nominal contrast;<br>channels 1 and 3 gain<br>control pins open-circuit | -    | 0.79 | -    | V    |
| I <sub>o(b-w)</sub>    | output current, black-to-white                                |                                                                         | -    | 50   | -    | mA   |
| I <sub>OM</sub>        | peak output current                                           |                                                                         | -    | _    | 100  | mA   |
| В                      | bandwidth                                                     | -3 dB                                                                   | 70   | 85   | -    | MHz  |
| G <sub>nom</sub>       | nominal voltage gain                                          | nominal contrast;<br>channels 1 and 3 gain<br>control pins open-circuit | -    | 1    | -    | dB   |
| ΔG                     | gain control difference for 2 channels                        | relative to G <sub>nom</sub>                                            | -5   | -    | +2.6 | dB   |
| CR <sub>contrast</sub> | contrast control                                              | V <sub>i(CC)</sub> = 1 to 6 V                                           | -22  | -    | +3.4 | dB   |
| C <sub>OSD(min)</sub>  | minimum contrast for OSD                                      | V <sub>i(CC)</sub> = 0.7 V                                              | -    | -40  | -    | dB   |
| $\Delta V_{bl}$        | brightness control related to nominal output signal amplitude |                                                                         | -11  | -    | +34  | %    |
| T <sub>amb</sub>       | operating ambient temperature                                 |                                                                         | -20  | _    | +70  | °C   |

#### 4 ORDERING INFORMATION

| TYPE    |       | PACKAGE                                                |  |  |  |
|---------|-------|--------------------------------------------------------|--|--|--|
| NUMBER  | NAME  | E DESCRIPTION VERSIO                                   |  |  |  |
| TDA4882 | DIP20 | plastic dual in-line package; 20 leads (300 mil) SOT14 |  |  |  |

**BLOCK DIAGRAM** 

5



Advanced monitor video controller for OSD

TDA4882

#### 6 PINNING

| SYMBOL         | PIN | DESCRIPTION                                  |  |
|----------------|-----|----------------------------------------------|--|
| BC             | 1   | brightness control                           |  |
| VIN1           | 2   | signal input channel 1                       |  |
| GC1            | 3   | gain control channel 1                       |  |
| GND            | 4   | ground                                       |  |
| VIN2           | 5   | signal input channel 2                       |  |
| CC             | 6   | contrast control, OSD switch                 |  |
| V <sub>P</sub> | 7   | supply voltage                               |  |
| VIN3           | 8   | signal input channel 3                       |  |
| HBL            | 9   | horizontal blanking, switch-off              |  |
| CL             | 10  | input clamping, vertical blanking, test mode |  |
| GC3            | 11  | gain control channel 3                       |  |
| FB3            | 12  | feedback channel 3                           |  |
| VOUT3          | 13  | voltage output channel 3                     |  |
| IOUT3          | 14  | current output channel 3                     |  |
| FB2            | 15  | feedback channel 2                           |  |
| VOUT2          | 16  | voltage output channel 2                     |  |
| IOUT2          | 17  | current output channel 2                     |  |
| FB1            | 18  | feedback channel 1                           |  |
| VOUT1          | 19  | voltage output channel 1                     |  |
| IOUT1          | 20  | current output channel 1                     |  |

#### 7 FUNCTIONAL DESCRIPTION

#### 7.1 General

Figure 4 illustrates the signal processing. The RGB input signals 0.7 V (p-p) are capacitively coupled into the TDA4882 from a low ohmic source and are clamped to an internal DC voltage (artificial black level). Composite signals will not disturb normal operations because an internal clipping circuit cuts all signal parts below black level. Channels 1 and 3 have a maximum total voltage gain of 7 dB (maximum contrast and maximum individual channel gain), channel 2 having 4.4 dB (maximum contrast and nominal gain). With the nominal channel gain of 1 dB and nominal contrast setting the nominal black-to-white output signal is 0.79 V (p-p). Brightness, contrast and gain control is by DC voltage.

#### 7.2 Brightness control

Brightness control (Fig.4) yields a simultaneous signal black-level shift of the three channels relative to a reference black level.

For nominal brightness (pin 1 open-circuit) the signal black level is equal to the reference black level.

#### 7.3 Contrast control

Contrast is voltage controlled to affect the three channels simultaneously (Fig.4). To provide the correct white point, individual gain controls adjust the signals of channels 1 and 3 relative to the reference channel 2. Gain setting also changes contrast to achieve correct grey scale tracking.

#### 7.4 Output stages

5

The output stages provide both voltage and current outputs. External cascode transistors reduce power consumption of the IC and prevent breakdown of the output transistors. Signal output currents and peaking characteristics are determined by external components at the voltage outputs and the video supply. The channels have separate internal feedback loops which ensure large signal linearity and marginal signal distortion irrespective of output transistor thermal V<sub>BE</sub> variation (Fig.8).

**TDA4882** 



### TDA4882

#### 7.5 Input clamping

The clamping pulse (Fig.17) is for input clamping only. The input signals are at black level during the clamping pulse and are clamped to an internal artificial black level. The coupling capacitors provide black-level storage. The threshold for the clamping pulse is higher than that for vertical blanking, therefore, the rise and fall times of the clamping pulse need to be faster than 75 ns/V during transition from 1 to 3.5 V.

#### 7.6 Vertical blanking

The vertical blanking pulse (Fig.17) will be detected if the input voltage is higher than the threshold voltage for approximately 320 ns but does not exceed the threshold for the clamping pulse in the time between. During the vertical blanking pulse the input clamping is disabled to avoid misclamping in the event of composite input signals. The input signal is blanked and the artificial black level is inserted instead. Also the brightness is set internally to its nominal value, thus the output signal is at reference black level. The DC value of the reference black level will be adjusted by cut-off stabilization.

#### 7.7 Horizontal blanking

During horizontal blanking (Fig.18) the output signal is set to reference black level and output clamping is activated. If the voltage exceeds the switch-off threshold, the signal is blanked and switched to ultra-black level for screen protection and spot suppression during V-flyback. Ultra-black level is the lowest possible channel output voltage and is not dependent on cut-off stabilization.

#### 7.8 Cut-off and black-level stabilization

For cut-off stabilization (DC coupling to the CRT) and black-level stabilization (AC coupling) the video signal at the cathode or the coupling capacitor is divided by an adjustable voltage divider and fed to the channel feedback inputs. During horizontal blanking time this signal is compared with an internal DC voltage of approximately 5.8 V. Any difference will lead to a reference black-level correction by charging or discharging the integrated capacitor which stores the reference black-level information between the horizontal blanking pulses.

#### 7.9 On Screen Display

For OSD (Fig.3), fast switching of control pin 6 to less than 1 V (e.g. 0.7 V) blanks the input signals. The OSD signals can easily be inserted to the external cascode transistor.

#### 7.10 Test mode

During test mode (pins 9 and 10 connected to  $V_P$ ) the black levels at the channel voltage outputs are set internally to typical 0.7 V with nominal brightness and 3 V DC at channel signal inputs.



### TDA4882

#### 8 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL             | PARAMETER                                                          | MIN. | MAX.                 | UNIT |
|--------------------|--------------------------------------------------------------------|------|----------------------|------|
| V <sub>ext</sub>   | external DC voltage applied to the following pins:                 |      |                      |      |
|                    | pin 7 (V <sub>P</sub> )                                            | 0    | 8.8                  | V    |
|                    | pins 2, 5 and 8 (signal inputs)                                    | -0.1 | VP                   | V    |
|                    | pins 20, 17 and 14 (current outputs)                               | -0.1 | VP                   | V    |
|                    | pins 12, 15 and 18 (channel feedback inputs)                       | -0.1 | +0.7                 | V    |
|                    | pins 1, 6, 3 and 11 (brightness, contrast and gain control inputs) |      | VP                   | V    |
|                    | pin 9 (horizontal blanking input)                                  |      | V <sub>P</sub> + 0.7 | V    |
|                    | pin 10 (input clamping input)                                      | -0.1 | V <sub>P</sub> + 0.7 | V    |
| I <sub>o(av)</sub> | average output current (pins 20, 17 and 14); note 1                | 0    | 50                   | mA   |
| I <sub>OM</sub>    | peak output current (pins 20, 17 and 14)                           | 0    | 100                  | mA   |
| P <sub>tot</sub>   | total power dissipation                                            | -    | 1200                 | mW   |
| T <sub>stg</sub>   | storage temperature                                                |      | +150                 | °C   |
| T <sub>amb</sub>   | operating ambient temperature                                      |      | +70                  | °C   |
| Tj                 | junction temperature                                               |      | +150                 | °C   |
| V <sub>ESD</sub>   | electrostatic handling for all pins; note 2                        | -500 | +500                 | V    |

#### Notes

1. Signal amplitude of 50 mA black-to-white is possible if the average current (including blanking times and signal variation against time) does not exceed 50 mA. The maximum power dissipation of 1200 mW has to be considered.

2. Equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  series resistor.

#### 9 THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 65    | K/W  |

### TDA4882

#### **10 CHARACTERISTICS**

V<sub>P</sub> = 8.0 V; T<sub>amb</sub> = 25 °C; all voltages measured to GND (pin 4); note 1; see Fig.4; unless otherwise specified.

| SYMBOL                  | PARAMETER                                                                                                                                                                                                                     | CONDITIONS                                                                                                                                                                   | MIN.  | TYP.  | MAX.               | UNIT |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------|------|
| V <sub>P</sub>          | supply voltage                                                                                                                                                                                                                |                                                                                                                                                                              | 7.2   | 8.0   | 8.8                | V    |
| lp                      | supply current                                                                                                                                                                                                                |                                                                                                                                                                              | 36    | 48    | 60                 | mA   |
| Video signal            | inputs (channels 1, 2 and 3)                                                                                                                                                                                                  | •                                                                                                                                                                            |       |       | •                  |      |
| V <sub>i(b-w)</sub>     | input voltage, black-to-white                                                                                                                                                                                                 |                                                                                                                                                                              | -     | 0.7   | 1.0                | V    |
| V <sub>I(clamp)</sub>   | DC voltage during input clamping (artificial black + V <sub>BE</sub> )                                                                                                                                                        |                                                                                                                                                                              | 2.8   | 3.1   | 3.4                | V    |
| lı                      | DC input current                                                                                                                                                                                                              | no clamping; $V_i = V_{l(clamp)}$ ;<br>$T_{amb} = -20$ to +70 °C                                                                                                             | -0.05 | +0.05 | +0.25<br>0         | μA   |
|                         |                                                                                                                                                                                                                               | during clamping;<br>V <sub>i</sub> = V <sub>I(clamp)</sub> + 0.7 V                                                                                                           | 50    | 75    | 120                | μA   |
|                         |                                                                                                                                                                                                                               | during clamping;<br>$V_i = V_{I(clamp)} - 0.7 V$                                                                                                                             | -120  | -75   | -50                | μA   |
| Brightness of           | control; note 2; Fig.5                                                                                                                                                                                                        |                                                                                                                                                                              |       |       |                    |      |
| V <sub>i(BC)</sub>      | input voltage                                                                                                                                                                                                                 |                                                                                                                                                                              | 1.0   | -     | 6.0                | V    |
| R <sub>i(BC)</sub>      | input resistance                                                                                                                                                                                                              |                                                                                                                                                                              | 40    | 50    | 60                 | kΩ   |
| V <sub>i(BC)(nom)</sub> | input voltage for nominal brightness                                                                                                                                                                                          | pin 1 open-circuit                                                                                                                                                           | 2.0   | 2.25  | 2.5                | V    |
| $\Delta V_{bl}$         | black-level voltage change at                                                                                                                                                                                                 | V <sub>i(BC)</sub> = 1.0 V                                                                                                                                                   | -13   | -11   | -9.5               | %    |
|                         | voltage outputs referred to                                                                                                                                                                                                   | V <sub>i(BC)</sub> = 6.0 V                                                                                                                                                   | 30    | 34    | 37                 | %    |
|                         | reference black level during output<br>clamping ( $V_{i(HBL)} > 1.6$ V) related<br>to output signal amplitude with<br>nominal 0.7 V (p-p) input signal and<br>nominal contrast ( $V_{i(CC)} = 4.3$ V) for<br>any gain setting | pin 1 open-circuit                                                                                                                                                           | _     | -     | 0.8                | %    |
| $\Delta V_{BT}$         | difference of $\Delta V_{bl}$ between any two channels                                                                                                                                                                        |                                                                                                                                                                              | -1.2  | 0     | +1.2               | %    |
| Contrast con            | ntrol; note 3; Fig.6                                                                                                                                                                                                          |                                                                                                                                                                              |       |       |                    |      |
| V <sub>i(CC)</sub>      | input voltage                                                                                                                                                                                                                 |                                                                                                                                                                              | 1.0   | -     | 6.0                | V    |
| V <sub>i(CC)(max)</sub> | maximum input voltage                                                                                                                                                                                                         |                                                                                                                                                                              | _     | -     | V <sub>P</sub> – 1 | V    |
| V <sub>i(CC)(nom)</sub> | input voltage for nominal contrast                                                                                                                                                                                            | note 4                                                                                                                                                                       | -     | 4.3   | -                  | V    |
| I <sub>i(CC)</sub>      | input current                                                                                                                                                                                                                 | V <sub>i(CC)</sub> = 4.3 V                                                                                                                                                   | -5    | -1    | -0.1               | μA   |
| C/C <sub>nom</sub>      | contrast relative to nominal contrast                                                                                                                                                                                         |                                                                                                                                                                              | 2.4   | 3.4   | -                  | dB   |
|                         |                                                                                                                                                                                                                               | V <sub>i(CC)</sub> = 1.0 V;<br>pins 3 and 11 open-circuit                                                                                                                    | -26   | -22   | -19                | dB   |
| V <sub>i(CC)(min)</sub> | input voltage for minimum contrast                                                                                                                                                                                            | pins 3 and 11 open-circuit                                                                                                                                                   | _     | 0.7   | _                  | V    |
| ΔG <sub>track</sub>     | tracking of output signals of channels 1, 2 and 3                                                                                                                                                                             | 1 V < V <sub>i(CC)</sub> < 6 V; note 5                                                                                                                                       | -     | 0     | 0.5                | dB   |
| t <sub>df(C)</sub>      | delay between leading (falling)<br>edges of contrast voltage and<br>voltage output waveforms                                                                                                                                  | $\label{eq:Vi(CC)} \begin{array}{l} V_{i(CC)} = 4.3 \ V \ \text{to} \ 0.7 \ V; \\ \text{input fall time at pin 6:} \\ t_{f(CC)} = 2 \ \text{ns; note 6; Fig.10} \end{array}$ | -     | 7     | 20                 | ns   |

### TDA4882

| SYMBOL                    | PARAMETER                                                                                    | CONDITIONS                                                                                                                                                                   | MIN. | TYP. | MAX. | UNIT |
|---------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>dr(C)</sub>        | delay between trailing edges<br>(rising) of contrast voltage and<br>voltage output waveforms | $\label{eq:Vi(CC)} \begin{array}{l} V_{i(CC)} = 0.7 \ V \ \text{to} \ 4.3 \ V; \\ \text{input rise time at pin 6:} \\ t_{r(CC)} = 2 \ \text{ns; note 6; Fig.10} \end{array}$ | -    | 15   | 25   | ns   |
| t <sub>f(C)</sub>         | fall time of voltage output waveform                                                         | 90% to 10% amplitude; input fall time at pin 6: $t_{f(CC)} = 2 \text{ ns}$ ; note 6; Fig.10                                                                                  | _    | 6    | 15   | ns   |
| t <sub>r(C)</sub>         | rise time of voltage output<br>waveform                                                      | 10% to 90% amplitude; input<br>rise time at pin 6:<br>$t_{r(CC)} = 2$ ns; note 6; Fig.10                                                                                     | -    | 6    | 15   | ns   |
| Gain control              | (channel 1 and channel 3); note 7; F                                                         | ïg.7                                                                                                                                                                         |      |      |      |      |
| V <sub>i(GC)</sub>        | input voltage                                                                                |                                                                                                                                                                              | 1.0  | -    | 6.0  | V    |
| V <sub>i(GC)(nom)</sub>   | input voltage for nominal gain                                                               | pins 3 and 11 open-circuit                                                                                                                                                   | 3.6  | 3.75 | 3.95 | V    |
| R <sub>i(GC)</sub>        | input resistance                                                                             |                                                                                                                                                                              | 44   | 55   | 66   | kΩ   |
| ΔG                        | gain control difference relative to                                                          | $V_{i(CC)} = 4.3 \text{ V}; V_{i(GC)} = 6 \text{ V}$                                                                                                                         | 2    | 2.6  | 3.3  | dB   |
|                           | nominal gain<br>(channels 1 and 3 only)                                                      | $V_{i(CC)} = 4.3 \text{ V}; V_{i(GC)} = 1 \text{ V}$                                                                                                                         | -5.5 | -5   | -4.5 | dB   |
| Feedback in               | put (channels 1, 2 and 3); note 8; Fig                                                       | .8                                                                                                                                                                           |      |      |      |      |
| V <sub>ref(int)</sub>     | internal reference voltage                                                                   |                                                                                                                                                                              | 5.6  | 5.8  | 6.1  | V    |
| I <sub>o(FB)(max)</sub>   | maximum output current                                                                       | during output clamping;<br>V <sub>i(FB)</sub> = 3 V                                                                                                                          | -500 | -100 | -60  | nA   |
| $\Delta V_{bl(CRT)}$      | black-level variation at CRT                                                                 | note 9                                                                                                                                                                       | 0    | 40   | 200  | mV   |
| $\Delta V_{ref(T)}$       | variation of V <sub>ref(int)</sub> in the temperature range                                  | $T_{amb} = -20$ to +70 °C                                                                                                                                                    | 0    | 20   | 50   | mV   |
| $\Delta V_{ref(int)(VP)}$ | variation of V <sub>ref(int)</sub> with supply voltage                                       | $7.2 \text{ V} \le \text{V}_{\text{P}} \le 8.8 \text{ V}$                                                                                                                    | 0    | 60   | 100  | mV   |
| Voltage outp              | outs (channels 1, 2 and 3)                                                                   |                                                                                                                                                                              |      |      |      |      |
| V <sub>o(b-w)(nom)</sub>  | nominal signal output voltage<br>(black-to-white value)                                      | pins 3 and 11 open-circuit;<br>$V_{i(CC)} = 4.3 \text{ V}; V_{i(b-w)} = 0.7 \text{ V}$                                                                                       | 0.69 | 0.79 | 0.89 | V    |
| V <sub>blx(max)</sub>     | maximum adjustable black-level voltage                                                       | during output clamping;<br>T <sub>amb</sub> = -20 to +70 °C                                                                                                                  | 1    | 1.2  | 1.4  | V    |
| V <sub>bl(SO)</sub>       | black-level voltage during<br>switch-off, equal to minimum<br>adjustable black-level voltage | $V_{i(HBL)} = V_P$ ; $R_O = 33 \Omega$ ;<br>$T_{amb} = -20$ to +70 °C                                                                                                        | 30   | 45   | 100  | mV   |
| V <sub>bI(TST)</sub>      | black-level voltage during test mode                                                         | $V_{i(HBL)} = V_P; V_{i(CL)} = V_P; pin 1$<br>open-circuit; $V_i = V_{l(clamp)};$<br>note 10                                                                                 | 0.3  | 0.7  | 1.2  | V    |
| S/N                       | signal-to-noise ratio                                                                        | note 11                                                                                                                                                                      | -    | 50   | 44   | dB   |
| d <sub>O(th)</sub>        | output thermal distortion                                                                    | I <sub>o(b-w)</sub> = 50 mA; note 12                                                                                                                                         | -    | 0.6  | 1    | %    |
| $\Delta V_{bl(fl)}$       | black-level variation between<br>clamping pulses                                             | line frequency 30 kHz                                                                                                                                                        | -    | 0.5  | 4.5  | mV   |
| V <sub>offset(max)</sub>  | maximum offset during sync clipping                                                          | V <sub>I</sub> < V <sub>I(clamp)</sub> ;<br>note 13; Fig.9                                                                                                                   | 0    | 7    | 15   | mV   |

### TDA4882

| SYMBOL                                    | PARAMETER                                                                                | CONDITIONS                                                                                                                   | MIN.               | TYP. | MAX.           | UNIT |
|-------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------|------|
| $\Delta V_{o(b-w)(T)}$                    | variation of nominal output signal<br>(black-to-white value) with<br>temperature         |                                                                                                                              |                    | 2.5  | 10             | %    |
| Current outp                              | uts (channels 1, 2 and 3); note 14                                                       |                                                                                                                              |                    |      |                |      |
| I <sub>o(b-w)</sub>                       | output current                                                                           |                                                                                                                              | _                  | 50   | -              | mA   |
|                                           | (black-to-white value)                                                                   | with peaking                                                                                                                 | -                  | -    | 100            | mA   |
| V <sub>20-19</sub> ; V <sub>17-16</sub> ; | start of HF-saturation voltage of                                                        | l <sub>o</sub> = 50 mA                                                                                                       | _                  | -    | 2.0            | V    |
| V <sub>14-13</sub>                        | output transistors                                                                       | $I_0 = 100 \text{ mA}$                                                                                                       | -                  | -    | 2.2            | V    |
| I <sub>bl(SO)</sub>                       | output current during switch-off                                                         | $V_{i(HBL)} = V_P; R_O = 33 \Omega$                                                                                          | 0                  | 20   | 900            | μA   |
| Frequency re                              | sponse at voltage outputs; note 15                                                       | ; Figs 11, 12 and 13                                                                                                         |                    |      |                |      |
| $\Delta G_{(f)}$                          | gain decrease by frequency 70 MHz; single channel response                               |                                                                                                                              | _                  | 1.3  | 3              | dB   |
| t <sub>r(O)</sub>                         | rise time at voltage output                                                              | 10% to 90% amplitude; input rise time = 1 ns                                                                                 | -                  | 4.1  | 5.0            | ns   |
| dV <sub>O</sub>                           | overshoot of output signal pulse<br>related to actual output pulse<br>amplitude          | single channel;<br>input rise time = 2.5 ns;<br>$V_{i(b-w)} = 0.7 V$ ;<br>pins 3 and 11 open-circuit;<br>$V_{i(CC)} = 4.3 V$ | _                  | 4    | 8              | %    |
| Crosstalk at v                            | voltage outputs with speed up circ                                                       | uit; note 16; Figs 14, 15 and 16                                                                                             |                    |      |                |      |
| $\alpha_{ct(tr)}$                         | transient crosstalk                                                                      |                                                                                                                              | _                  | -    | -20            | dB   |
| Threshold vo                              | Itages for clamping, blanking and                                                        | switch-off; note 17                                                                                                          | •                  |      |                | •    |
| V <sub>i(HBL)</sub>                       | threshold for horizontal blanking (blanking, output clamping)                            |                                                                                                                              | 1.2                | 1.4  | 1.6            | V    |
|                                           | threshold for switch-off (blanking,<br>minimum black-level, no output<br>clamping)       |                                                                                                                              | 5.8                | 6.5  | 6.8            | V    |
| R <sub>i(HBL)</sub>                       | input resistance                                                                         | against ground                                                                                                               | 50                 | 80   | 110            | kΩ   |
| t <sub>d(Hblank)</sub>                    | delay between horizontal blanking input and output signal blanking                       | input rise time at<br>pin 9 > 100 ns;<br>note 18; Fig.18                                                                     | _                  | 40   | 60             | ns   |
| V <sub>i(CL)</sub>                        | threshold for vertical blanking<br>(blanking, no input clamping)                         | note 19; Fig.17                                                                                                              | 1.2                | 1.4  | 1.6            | V    |
|                                           | threshold for clamping<br>(input clamping, no blanking)                                  | note 19; Fig.17                                                                                                              | 2.6                | 3.0  | 3.5            | V    |
|                                           | threshold for test mode<br>(no clamping, no blanking, see<br>V <sub>bl(TST)</sub> above) | for test mode also<br>V <sub>i(HBL)</sub> > 6.8 V (switch-off)                                                               | V <sub>P</sub> – 1 | _    | V <sub>P</sub> | V    |
| I <sub>i(CL)</sub>                        | current                                                                                  | $V_{i(CL)} < V_P - 1 V$                                                                                                      | -3                 | -1   | -              | μA   |
|                                           |                                                                                          | $V_{i(CL)} \ge V_P - 1 V$                                                                                                    | _                  | 100  | _              | μA   |

### TDA4882

| SYMBOL                                  | PARAMETER                                                   | CONDITIONS      | MIN. | TYP. | MAX. | UNIT |
|-----------------------------------------|-------------------------------------------------------------|-----------------|------|------|------|------|
| t <sub>r(CL)</sub> , t <sub>f(CL)</sub> | rise and fall time for clamping pulse                       | note 19; Fig.17 | —    | —    | 75   | ns/V |
| t <sub>w(clamp)</sub>                   | width of clamping pulse                                     |                 | 0.6  | -    | -    | μs   |
| t <sub>d(Vblank)</sub>                  | delay between vertical blanking input and internal blanking | note 19; Fig.17 | 260  | 320  | 380  | ns   |

#### Notes to the characteristics

- 1. Definition of levels:
  - a) Artificial black level: internal signal level behind input emitter follower during input clamping and signal clipping. This level is inserted instead of the input signal during blanking.
  - b) **Reference black level**: DC voltage during output clamping at voltage outputs, not influenced by brightness, contrast or gain setting, adjustable by cut-off stabilization.
  - c) Cut-off level: corresponding DC voltage at CRT cathode in closed feedback loop.
  - d) **Black level**: actual signal black level at either the voltage outputs or cathode, it can be adjusted by (brightness × gain), it refers to reference black level or cut-off level.
  - e) Ultra-black level, switch-off level: lowest adjustable reference black level, lowest signal level at voltage outputs.
  - f) The minimum guaranteed control range for reference black level is 0.1 to 1 V. The ultra-black level is dependent on the external resistor R<sub>O</sub> at pins 13, 16 and 19 (voltage outputs) to ground.

g) 
$$V_{bl(SO)} \approx \frac{R_o}{3.5 \text{ k}\Omega + R_o} \times 4.65 \text{ V}$$

- 2. Linear control range is 1 to 6 V for  $V_{i(BC)}$ , independent of supply voltage.
- Linear control range is 1 to 6 V for V<sub>i(CC)</sub>, independent of supply voltage. Open pin 6 leads to maximum contrast setting. It is recommended not to exceed V<sub>i(CC)</sub> = V<sub>P</sub> 1 V to avoid saturation of internal circuitry. For V<sub>i(CC)</sub> < V<sub>i(CC)(min)</sub> ≈ 0.7 V a small negative signal (≈ -40 dB) will appear. For frequency dependency of contrast control see note 15.
- Definition for nominal output signals: input V<sub>i(b-w)</sub> = 0.7 V, gain pins 3 and 11 open-circuit, contrast control V<sub>i(CC)</sub> = V<sub>i(CC)(nom)</sub>.

5. 
$$\Delta G_{\text{track}} = 20 \times \text{maximum of } \left\{ \left| \log \left( \frac{A_1}{A_{10}} \times \frac{A_{20}}{A_2} \right) \right| : \left| \log \left( \frac{A_1}{A_{10}} \times \frac{A_{30}}{A_3} \right) \right| : \left| \log \left( \frac{A_2}{A_{20}} \times \frac{A_{30}}{A_3} \right) \right| \right\} dB$$

 $A_x$ : signal output amplitude in channel x at any contrast setting between 1 and 6 V.  $A_{x0}$ : signal output amplitude in channel x at nominal contrast and same gain setting.

- 6. Typical step in contrast voltage and response at signal outputs for nominal input signal  $V_{i(b-w)} = 0.7 V$  (OSD fast blanking input/output).
- 7. Linear control range is 1 to 6 V for  $V_{i(GC)}$ , independent of supply voltage.
- The internal reference voltage can be measured at pins 18, 15 and 12 (channel feedback inputs) during output clamping (V<sub>i(HBL)</sub> = 2 V) in closed feedback loop.
- Slow variations of video supply voltage V<sub>CRT</sub> (Fig.1) will be suppressed at CRT cathode by cut-off stabilization. Change of V<sub>CRT</sub> by 5 V leads to specified change of cut-off voltage.
- 10. The test mode allows testing without input and output clamping pulses. The signal inputs have to be biased via resistors to the previously measured clamp voltages of approximately 3 V (artificial black level + V<sub>BE</sub>). Signal and brightness blanking is not possible during test mode. The current outputs should be adjusted by resistors >> R<sub>0</sub> from voltage outputs to a positive voltage (e.g. V<sub>P</sub>).

### TDA4882

11. The signal-to-noise ratio is calculated by the formula (frequency range 1 to 70 MHz):

 $\frac{S}{N} = 20 \times log \frac{peak-to-peak \ value \ of \ the \ nominal \ signal \ output \ voltage}{RMS \ value \ of \ the \ noise \ output \ voltage} \ dB$ 

- 12. Large output swing e.g.  $I_{o(b-w)} = 50$  mA leads to signal-dependent power dissipation in output transistors. Thermal V<sub>BE</sub> variation is compensated.
- 13. Composite signals will not disturb normal operation because an internal clipping circuit cuts all signal parts below black level.
- 14. The output current approximately follows the equation  $I_o = V_o \left(\frac{1}{R_o} + \frac{1}{2.2 \text{ k}\Omega}\right) 500 \text{ }\mu\text{A}$  for  $V_o > V_{bl(SO)}$  and with

 $R_{O}$  = external resistor at voltage output to ground. The external RC combination (Fig.1) at pins 19, 16 and 13 (voltage outputs) enables peak currents during transients.

- 15. Frequency response, crosstalk and pulse response have been measured at voltage outputs on a special printed-circuit board with 50  $\Omega$  line in/out connections and without peaking, see Chapter 11.
- 16. Crosstalk between any two voltage outputs (e.g. channels 1 and 2).
  - a) **Input conditions**: one channel (channel 1) with nominal input signal and minimum rise time. The inputs of the other channels capacitively coupled to ground (channels 2 and 3). Gain pins 3 and 11 open-circuit.
  - b) **Output conditions**: output signal of channel 1 is set by contrast control voltage, to  $V_{o(b-w)} = V_{o(VOUT1)} = 0.7 \text{ V}$ , the rise time should be 5 ns. Output signal of channel 2 then is  $V_{o(b-w)} = V_{o(VOUT2)}$ .

c) Transient crosstalk: 
$$\alpha_{ct(tr)} = 20 \times log \frac{V_{o(VOUT2)}}{V_{o(VOUT1)}} dB$$

- d) Crosstalk as a function of frequency has been measured without peaking circuit, with nominal input signal and nominal settings.
- 17. The internal threshold voltages are derived from a stabilized voltage. The internal pulses are generated while the input pulses are higher than the thresholds. Voltages less than -0.1 V at pins 9 and 10 can influence black-level control and should be avoided.
- 18. The delay between HBL input pulse (horizontal blanking) and output signal blanking pulse and also brightness blanking (ΔV<sub>bl</sub>), at the voltage outputs, depends on the input rise time of the HBL pulse. The specified values for t<sub>d(Hblank)</sub> are valid for HBL rise times greater than 100 ns only.
- 19. For 75 ns/V <  $t_{r(CL)}$ ,  $t_{f(CL)}$  < 240 ns/V, generation of internal input clamping and blanking pulse is not defined. Pulses not exceeding the threshold of input clamping (typical 3 V) will be detected as blanking pulses.





Fig.4 Signal processing.













Fig.8 Typical variation of  $V_{\text{ref(int)}}$  with temperature and supply voltage.

### Advanced monitor video controller for OSD





### MHA825 800 input pulse (mV) 90% 600 400 t<sub>r</sub> ≈ 2.5 ns t<sub>f</sub> ≈ 2.5 ns 200 10% 0 1000 output pulse (mV) 800 - 90% 600 400 t<sub>r</sub> ≈ 4.4 ns t<sub>f</sub> ≈ 4.8 ns 200 10% 0 -200 20 40 60 80 100 0 t (ns) Solid line: single channel. Dotted line: white pattern. Fig.11 Typical pulse response: VIN1, VIN2 and VIN3 $\rightarrow$ VOUT1, VOUT2 and VOUT3.

### Advanced monitor video controller for OSD

10

3

**Philips Semiconductors** 







TDA4882

MHA824

MHA826

**Philips Semiconductors** 





Advanced monitor video controller for OSD



TDA4882

MHA827





no

clamping

- td(Vblank)

|**⊣** <sup>t</sup>f(CL)

->

3 V

1.4 V

internal pulses

input

clamping

blanking

-► <sup>t</sup>r(CL)

V<sub>i(CL)</sub>

MHA829

t

t

t

no

clamping

MHA831

≈ 1/2 t<sub>d</sub>(Vblank)

### Advanced monitor video controller for OSD



#### **11 APPLICATION AND TEST INFORMATION**

For high frequency measurements and special application, a printed-circuit board with only a few external components is built. Figure 19 shows the application circuit and Fig.20 the layout of the double sided printed board. All components on the underside and R13, R14 and R15 on the top are SMD types. Short HF loops and minimum crosstalk between the channels as well as input and output are achieved by properly shaped ground areas star connected to the IC ground pin.

The HF input signal can be fed to the subclick connectors P1, P2 and P3 by a 50  $\Omega$  line. The line is then terminated by a 51  $\Omega$  resistor on the board. With choice of jumper connections (J1, J2 and J3) it is possible to connect channel inputs to its input connector, to connect all channels to one input connector (white pattern) and to ground each input via the coupling capacitor.

For operation without input clamping, e.g. test mode, the DC bias can be provided by VIDC (connector P21) if a short-circuit at J4, J5 and J6 is made (solder short or low-value SMD resistor).

The output signal can be monitored via 50  $\Omega$  terminated lines at the voltage outputs (subclick connectors P4, P5 and P6). With 100  $\Omega$  in parallel to the 50  $\Omega$ terminated line the effective load resistance at the voltage outputs is 33  $\Omega$ . The mismatch seen from the line towards the IC has no significant effect if the line is match terminated. A peaking circuit, C15, R16 for channel 1 (C16, R17 for channel 2 and C17, R18 for channel 3), can be added for realistic loading of the voltage outputs.

Black-level adjustment is made by VIOS, VFBX (external voltages at connector P21) and resistors R19, R22 and R25 for channel 1 (channel 2: R20, R23 and R26; channel 3: R21, R24 and R27). If R19 is equal to the effective load resistor at the voltage output the reference black level ( $V_{ref(bl)}$ ) is approximately:

$$V_{ref(bl)} = VIOS - V_{ref(int)} - (V_{ref(int)} - VFBX) \times \frac{R22}{R25}$$

 $V_{ref(int)}$  is the internal reference voltage at the feedback input (typical 5.8 V). By this it is possible to adjust the reference black level and the voltage at the current outputs independently. DC control for brightness, contrast and gain is provided at connectors P21 and P22. Contrast control can also be set by the potentiometer R28 (jumper J11). The series resistor R11 is necessary if fast OSD switching is activated via 50  $\Omega$  line (P10), a line termination can be provided at the connector P9. Clamping and blanking pulses are fed to the IC via connectors P7 and P8. Connector P23 is used for power supply. The capacitors C7 and C8 should be located as near as possible to the IC pins.

# 11.1 Recommendations for building the application board

- General
  - Double-sided board
  - Short HF loops by large ground plane on the rear.
- · Voltage outputs
  - Capacitive loads as small as possible
  - Short interconnection via resistor to ground.
- Supply voltage
  - Capacitors as near as possible to the pins
  - Use of high-frequency capacitors (low self inductance, e.g. SMD).
- Resonance suppression. The external interconnection inductance to the current outputs can build a resonance together with the internal substrate capacitance.
  A damping resistor of 10 to 30 Ω near to the IC pin can suppress such oscillations.

**TDA4882** 

### Advanced monitor video controller for OSD



### Advanced monitor video controller for OSD



### Advanced monitor video controller for OSD

#### 12 INTERNAL PIN CONFIGURATION



#### 13 PACKAGE OUTLINE





#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN ISSUE DATE |            |                                 |  |
|----------|-----|-------|---------------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ                | PROJECTION | ISSUE DATE                      |  |
| SOT146-1 |     |       | SC603               |            | <del>92-11-17</del><br>95-05-24 |  |

TDA4882

#### SOT146-1

### TDA4882

#### 14 SOLDERING

#### 14.1 Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### 14.2 Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\,max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### 14.3 Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### **15 DEFINITIONS**

| Data sheet status                                               |                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                         | This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                |  |  |  |
| Preliminary specification                                       | This data sheet contains preliminary data; supplementary data may be published later.                                                                                                                                                                                                                                                          |  |  |  |
| Product specification                                           | Product specification This data sheet contains final product specifications.                                                                                                                                                                                                                                                                   |  |  |  |
| Limiting values                                                 |                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| more of the limiting values m<br>of the device at these or at a | accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or<br>hay cause permanent damage to the device. These are stress ratings only and operation<br>any other conditions above those given in the Characteristics sections of the specification<br>miting values for extended periods may affect device reliability. |  |  |  |
| Application information                                         |                                                                                                                                                                                                                                                                                                                                                |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### 16 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### Advanced monitor video controller for OSD

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161. Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italv Russia: Philips Russia, Ul. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849 Spain: Balmes 22, 08007 BARCELONA Tel. +34 3 301 6312, Fax. +34 3 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 481 7730 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381 Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1997

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

547047/1200/02/pp28

Date of release: 1997 Sep 04

Document order number: 9397 750 02268

SCA55

Let's make things better.

**Philips** 



