



Integrated Device Technology, Inc.

## 9-BIT BUS EXCHANGE SWITCH

IDT74FST163209  
ADVANCE INFORMATION

### FEATURES:

- Bus switches provide zero delay paths
- Extended commercial range of  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$
- Low switch on-resistance:  
FST163xxx –  $4\Omega$
- TTL-compatible input and output levels
- ESD > 2000V per MIL-STD-883, Method 3015;  
> 200V using machine model (C = 200pF, R = 0)
- Available in SSOP, TSSOP and TVSOP

### DESCRIPTION:

The FST163209 belongs to IDT's family of Bus switches. Bus switch devices perform the function of connecting or isolating two ports without providing any inherent current sink

or source capability. Thus they generate little or no noise of their own while providing a low resistance path for an external driver. These devices connect input and output ports through an n-channel FET. When the gate-to-source junction of this FET is adequately forward-biased the device conducts and the resistance between input and output ports is small. Without adequate bias on the gate-to-source junction of the FET, the FET is turned off, therefore with no Vcc applied, the device has hot insertion capability.

The low on-resistance and simplicity of the connection between input and output ports reduces the delay in this path to close to zero.

The FST163209 provides four 9-bit TTL-compatible ports that support 2 way bus exchange. The S0-2 pins control the bus exchange and switch enable functions.

### FUNCTIONAL BLOCK DIAGRAM



### PIN DESCRIPTION

| Pin Names        | I/O | Description                                      |
|------------------|-----|--------------------------------------------------|
| A1, A2<br>B1, B2 | I/O | Buses A1, A2, B1, B2                             |
| S0-2             | I   | Control Pins for Mux and Switch Enable Functions |

3510 tbl 01

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

COMMERCIAL TEMPERATURE RANGE

SEPTEMBER 1996

## PIN CONFIGURATION



SSOP/  
TSSOP/TVSOP  
TOP VIEW

3510 drw 02

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol               | Description                          | Max.         | Unit |
|----------------------|--------------------------------------|--------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | V    |
| TSTG                 | Storage Temperature                  | -65 to +150  | °C   |
| IOUT                 | Maximum Continuous Channel Current   | 128          | mA   |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Vcc, Control and Switch terminals.

3510 tbl 02

## CAPACITANCE<sup>(1)</sup>

| Symbol           | Parameter                       | Conditions <sup>(2)</sup> | Typ. | Unit |
|------------------|---------------------------------|---------------------------|------|------|
| C <sub>IN</sub>  | Control Input Capacitance       |                           | 4    | pF   |
| C <sub>I/O</sub> | Switch Input/Output Capacitance | Switch Off                |      | pF   |

3510 tbl 03

NOTES:

1. Capacitance is characterized but not tested
2. TA = 25°C, f = 1MHz, V<sub>IN</sub> = 0V, V<sub>OUT</sub> = 0V

## FUNCTION TABLE

| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | Function                                                            |
|----------------|----------------|----------------|----------------|----------------|---------------------------------------------------------------------|
| L              | L              | L              | Z              | Z              | Disconnect                                                          |
| L              | L              | H              | B <sub>1</sub> | Z              | A <sub>1</sub> to B <sub>1</sub>                                    |
| L              | H              | L              | B <sub>2</sub> | Z              | A <sub>1</sub> to B <sub>2</sub>                                    |
| L              | H              | H              | Z              | B <sub>1</sub> | A <sub>2</sub> to B <sub>1</sub>                                    |
| H              | L              | L              | Z              | B <sub>2</sub> | A <sub>2</sub> to B <sub>2</sub>                                    |
| H              | L              | H              | Z              | Z              | Disconnect                                                          |
| H              | H              | L              | B <sub>1</sub> | B <sub>2</sub> | A <sub>1</sub> to B <sub>1</sub> , A <sub>2</sub> to B <sub>2</sub> |
| H              | H              | H              | B <sub>2</sub> | B <sub>1</sub> | A <sub>1</sub> to B <sub>2</sub> , A <sub>2</sub> to B <sub>1</sub> |

3510 tbl 04

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Commercial:  $T_A = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ ,  $V_{CC} = 5.0\text{V} \pm 10\%$

| Symbol    | Parameter                                              | Test Conditions <sup>(1)</sup>                                          | Min.               | Typ. <sup>(2)</sup> | Max.    | Unit          |
|-----------|--------------------------------------------------------|-------------------------------------------------------------------------|--------------------|---------------------|---------|---------------|
| $V_{IH}$  | Input HIGH Voltage                                     | Guaranteed Logic HIGH for Control Inputs                                | 2.0                | —                   | —       | V             |
| $V_{IL}$  | Input LOW Voltage                                      | Guaranteed Logic LOW for Control Inputs                                 | —                  | —                   | 0.8     | V             |
| $I_{IH}$  | Input HIGH Current                                     | V <sub>CC</sub> = Max.                                                  | $V_I = V_{CC}$     | —                   | —       | $\mu\text{A}$ |
| $I_{IL}$  | Input LOW Voltage                                      |                                                                         | $V_I = \text{GND}$ | —                   | —       | $\mu\text{A}$ |
| $I_{OZH}$ | High Impedance Output Current<br>(3-State Output pins) | V <sub>CC</sub> = Max.                                                  | $V_O = V_{CC}$     | —                   | —       | $\mu\text{A}$ |
| $I_{OZL}$ |                                                        |                                                                         | $V_O = \text{GND}$ | —                   | —       | $\mu\text{A}$ |
| $I_{OS}$  | Short Circuit Current                                  | V <sub>CC</sub> = Max., $V_O = \text{GND}$ <sup>(3)</sup>               | —                  | 300                 | —       | mA            |
| $V_{IK}$  | Clamp Diode Voltage                                    | V <sub>CC</sub> = Min., $I_{IN} = -18\text{mA}$                         | —                  | -0.7                | -1.2    | V             |
| $R_{ON}$  | Switch On Resistance <sup>(4)</sup>                    | V <sub>CC</sub> = Min. $V_{IN} = 0.0\text{V}$<br>$I_{ON} = 64\text{mA}$ | —                  | 4                   | 7       | $\Omega$      |
|           |                                                        | V <sub>CC</sub> = Min. $V_{IN} = 0.0\text{V}$<br>$I_{ON} = 30\text{mA}$ | —                  | 4                   | 7       | $\Omega$      |
|           |                                                        | V <sub>CC</sub> = Min. $V_{IN} = 2.4\text{V}$<br>$I_{ON} = 15\text{mA}$ | —                  | 6                   | 15      | $\Omega$      |
| $I_{OFF}$ | Input/Output Power Off Leakage                         | V <sub>CC</sub> = 0V, $V_{IN}$ or $V_O \leq 4.5\text{V}$                | —                  | —                   | $\pm 1$ | $\mu\text{A}$ |
| $I_{CC}$  | Quiescent Power Supply Current                         | V <sub>CC</sub> = Max., $V_{IN} = \text{GND}$ or $V_{CC}$               | —                  | 0.1                 | 3       | $\mu\text{A}$ |

**NOTES:**

1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at  $V_{CC} = 5.0\text{V}$ ,  $+25^\circ\text{C}$  ambient.
3. Not more than one output should be tested at one time. Duration of the test should not exceed one second.
4. Measured by voltage drop between ports at indicated current through the switch.

3510 tbl 05

## POWER SUPPLY CHARACTERISTICS

| Symbol          | Parameter                                         | Test Conditions <sup>(1)</sup>                                                                                                      |  | Min.                                       | Typ. <sup>(2)</sup> | Max. | Unit                                      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--------------------------------------------|---------------------|------|-------------------------------------------|
| $\Delta I_{CC}$ | Quiescent Power Supply Current<br>TTL Inputs HIGH | $V_{CC} = \text{Max.}$<br>$V_{IN} = 3.4V^{(3)}$                                                                                     |  | —                                          | 0.5                 | 1.5  | mA                                        |
| $I_{CCD}$       | Dynamic Power Supply<br>Current <sup>(4)</sup>    | $V_{CC} = \text{Max.}$<br>Outputs Open<br>Enable Pin Toggling<br>50% Duty Cycle                                                     |  | —                                          | 30                  | 40   | $\mu\text{A}/$<br>$\text{MHz}/$<br>Switch |
| $I_C$           | Total Power Supply Current <sup>(6)</sup>         | $V_{CC} = \text{Max.}$<br>Outputs Open<br>3 Select Pins Toggling<br>(9 Switches Toggling)<br>$f_i = 10\text{MHz}$<br>50% Duty Cycle |  | $V_{IN} = V_{CC}$<br>$V_{IN} = \text{GND}$ | —                   | 2.7  | 3.6                                       |
|                 |                                                   |                                                                                                                                     |  | $V_{IN} = 3.4$<br>$V_{IN} = \text{GND}$    | —                   | 3.5  | 5.9                                       |

**NOTES:**

1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.
2. Typical values are at  $V_{CC} = 5.0V$ ,  $+25^\circ\text{C}$  ambient.

3. Per TTL driven input ( $V_{IN} = 3.4V$ ). All other inputs at  $V_{CC}$  or GND.

4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations.

5. Values for these conditions are examples of the  $I_{CC}$  formula. These limits are guaranteed but not tested.

6.  $I_C = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$

$$I_C = I_{CC} + \Delta I_{CC} D_{HNT} + I_{CCD} (f_i N)$$

$I_{CC}$  = Quiescent Current

$\Delta I_{CC}$  = Power Supply Current for a TTL High Input ( $V_{IN} = 3.4V$ )

$D_H$  = Duty Cycle for TTL Inputs High

$N_T$  = Number of TTL Inputs at  $D_H$

$I_{CCD}$  = Dynamic Current Caused by an Input Transition Pair (HLH or LHL)

$f_i$  = Input Frequency

$N$  = Number of Switches Toggling at  $f_i$

All currents are in millamps and all frequencies are in megahertz.

3510 tbl 06

## SWITCHING CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Commercial:  $TA = -40^\circ\text{C}$  to  $+85^\circ\text{C}$ ,  $V_{CC} = 5.0V \pm 10\%$

| Symbol      | Description                                               | Condition <sup>(1)</sup>               | Min. <sup>(2)</sup> | Typ. | Max. | Unit        |
|-------------|-----------------------------------------------------------|----------------------------------------|---------------------|------|------|-------------|
| $t_{PLH}$   | Data Propagation Delay<br>A to B, B to A <sup>(3,4)</sup> | $CL = 50\text{pF}$<br>$RL = 500\Omega$ | —                   | —    | 0.25 | ns          |
| $t_{PHL}$   |                                                           |                                        | 1.5                 | —    | 6.5  | ns          |
| $t_{BX}$    |                                                           |                                        | 1.5                 | —    | 6.5  | ns          |
| $t_{PZH}$   |                                                           |                                        | 1.5                 | —    | 7    | ns          |
| $t_{PZL}$   |                                                           |                                        | —                   | 1.5  | —    | $\text{pC}$ |
| $t_{PHZ}$   |                                                           |                                        | —                   | 0.5  | —    |             |
| $t_{PLZ}$   | S to A, B                                                 |                                        |                     |      |      |             |
| $ Q_{CI} $  | Charge Injection, Typical <sup>(5,7)</sup>                |                                        |                     |      |      |             |
| $ Q_{DCI} $ | Charge Injection, Typical <sup>(6,7)</sup>                |                                        |                     |      |      |             |

3510 tbl 07

**NOTES:**

1. See test circuit and waveforms.
2. Minimum limits guaranteed but not tested.
3. This parameter is guaranteed by design but not tested.
4. The bus switch contributes no propagation delay other than the RC delay of the on resistance of the switch and the load capacitance. The time constant for the switch alone is of the order of 2.5ns for 50pF load. Since this time is constant and much smaller than the rise/fall times of typical driving signals, it adds very little propagation delay to the system. Propagation delay on the bus switch when used in a system is determined by the driving circuit on the driving side of the switch and its interaction with the load on the driven side.
5. Measured at switch turn off, load = 50 pF in parallel with 10 MΩ scope probe,  $V_{IN} = 0.0$  volts.
6. Measured at switch turn off through bus multiplexer, (e.g.- A<sub>1</sub> to B<sub>1</sub> => A<sub>1</sub> to B<sub>2</sub>), load = 50 pF in parallel with 10 MΩ scope probe,  $V_{IN}$  at A = 0.0 volts. Charge injection is reduced because the injection from the turn off of the A to C switch is compensated by the turn on of the B to C switch.
7. Characterized parameter. Not 100% tested.

## TEST CIRCUITS AND WAVEFORMS

### TEST CIRCUITS FOR ALL OUTPUTS



### SWITCH POSITION

| Test            | Switch |
|-----------------|--------|
| Open Drain      | Closed |
| Disable Low     |        |
| Enable Low      |        |
| All Other Tests | Open   |

3510 Ink 08

### DEFINITIONS:

$C_L$  = Load capacitance: includes jig and probe capacitance.

$R_T$  = Termination resistance: should be equal to  $Z_{out}$  of the Pulse Generator.

### SET-UP, HOLD AND RELEASE TIMES



3510 Ink 04

### PULSE WIDTH



3510 Ink 05

### PROPAGATION DELAY



3510 Ink 06

### ENABLE AND DISABLE TIMES



3510 Ink 07

### NOTES:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH
2. Pulse Generator for All Pulses: Rate  $\leq 1.0\text{MHz}$ ;  $t_f \leq 2.5\text{ns}$ ;  $t_r \leq 2.5\text{ns}$

## ORDERING INFORMATION



3510 drw 08

Integrated Device Technology, Inc. reserves the right to make changes to the specifications in this data sheet in order to improve design or performance and to supply the best possible product.

**Integrated Device Technology, Inc.**

2975 Stender Way, Santa Clara, CA 95054-3090

Telephone: (408) 727-6116

FAX 408-492-8674

Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from :

[www.AllDataSheet.com](http://www.AllDataSheet.com)

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

[www.AllDataSheet.com](http://www.AllDataSheet.com)