#### 查询SN54HCT652FK供应商

## 捷多邦,专业PCB打样SN5440T652出SN74HCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS

SCLS179B - MARCH 1984 - REVISED MAY 1997

- Inputs Are TTL-Voltage Compatible
- Independent Registers and Enables for A and B Buses
- Multiplexed Real-Time and Stored Data
- True Data Paths
- High-Current 3-State Outputs Can Drive up to 15 LSTTL Loads
- **Package Options Include Plastic** Small-Outline (DW) and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

#### description

The 'HCT652 consist of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Output-enable (OEAB and OEBA) inputs are provided to control the transceiver functions. Select-control (SAB and SBA) inputs are provided to select real-time or stored data transfer. A low input level selects real-time data; a high input level selects stored data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'HCT652.

Data on the A or B data bus, or both, can be stored in the internal D-type flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) terminals regardless of the select- or output-control terminals. When SAB and SBA are in the real-time transfer mode, it is possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last state.



NC - No internal connection

The SN54HCT652 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74HCT652 is characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SCLS179B - MARCH 1984 - REVISED MAY 1997









SCLS179B - MARCH 1984 - REVISED MAY 1997

|      | FUNCTION TABLE |            |            |     |     |                          |                          |                                                   |  |  |  |  |  |  |
|------|----------------|------------|------------|-----|-----|--------------------------|--------------------------|---------------------------------------------------|--|--|--|--|--|--|
|      |                | INPU       | гs         |     |     | DATA                     | A I/O†                   |                                                   |  |  |  |  |  |  |
| OEAB | OEBA           | CLKAB      | CLKBA      | SAB | SBA | A1-A8                    | B1-B8                    | OPERATION OR FUNCTION                             |  |  |  |  |  |  |
| L    | Н              | H or L     | H or L     | X   | Х   | Input                    | Input                    | Isolation                                         |  |  |  |  |  |  |
| L    | Н              | $\uparrow$ | $\uparrow$ | Х   | Х   | Input                    | Input                    | Store A and B data                                |  |  |  |  |  |  |
| Х    | Н              | $\uparrow$ | H or L     | Х   | Х   | Input                    | Unspecified <sup>‡</sup> | Store A, hold B                                   |  |  |  |  |  |  |
| н    | Н              | $\uparrow$ | $\uparrow$ | x‡  | Х   | Input                    | Output                   | Store A in both registers                         |  |  |  |  |  |  |
| L    | Х              | H or L     | $\uparrow$ | Х   | Х   | Unspecified <sup>‡</sup> | Input                    | Hold A, store B                                   |  |  |  |  |  |  |
| L    | L              | $\uparrow$ | $\uparrow$ | Х   | Х‡  | Output                   | Input                    | Store B in both registers                         |  |  |  |  |  |  |
| L    | L              | Х          | Х          | Х   | L   | Output                   | Input                    | Real-time B data to A bus                         |  |  |  |  |  |  |
| L    | L              | Х          | H or L     | Х   | Н   | Output                   | Input                    | Stored B data to A bus                            |  |  |  |  |  |  |
| н    | Н              | Х          | Х          | L   | Х   | Input                    | Output                   | Real-time A data to B bus                         |  |  |  |  |  |  |
| н    | Н              | H or L     | Х          | Н   | Х   | Input                    | Output                   | Stored A data to B bus                            |  |  |  |  |  |  |
| н    | L              | H or L     | H or L     | Н   | Н   | Output                   | Output                   | Stored A data to B bus and stored B data to A bus |  |  |  |  |  |  |

<sup>†</sup> The data-output functions can be enabled or disabled by a variety of level combinations at OEAB or OEBA. Data-input functions are always enabled; i.e., data at the bus terminals is stored on every low-to-high transition on the clock inputs.

<sup>‡</sup>Select control = L; clocks can occur simultaneously.

Select control = H; clocks must be staggered to load both registers.

### logic symbol§



 $\$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers are for the DW, JT, NT, and W packages.



#### SN54HCT652, SN74HCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCLS179B – MARCH 1984 – REVISED MAY 1997

#### logic diagram (positive logic)



Pin numbers are for the DW, JT, NT, and W packages.

#### absolute maximum ratings over operating free-air temperature range<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                        | –0.5 V to 7 V  |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1)                                   | ±20 mA         |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA         |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                                | ±35 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                            | ±70 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): DW package                                            | 81°C/W         |
| NT package                                                                                                   | 67°C/W         |
| Storage temperature range, T <sub>stg</sub>                                                                  | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.



SCLS179B - MARCH 1984 - REVISED MAY 1997

#### recommended operating conditions

|     |                                       |                                            |     | 54HCT6 | 52     | SN  | UNIT |     |      |
|-----|---------------------------------------|--------------------------------------------|-----|--------|--------|-----|------|-----|------|
|     |                                       |                                            | MIN | NOM    | MAX    | MIN | NOM  | MAX | UNIT |
| Vcc | Supply voltage                        |                                            | 4.5 | 5      | \$ 5.5 | 4.5 | 5    | 5.5 | V    |
| VIH | High-level input voltage              | $V_{CC} = 4.5 V \text{ to } 5.5 V$         | 2   |        | 5      | 2   |      |     | V    |
| VIL | Low-level input voltage               | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 0   | RE     | 0.8    | 0   |      | 0.8 | V    |
| VI  | Input voltage                         |                                            | 0   | 7      | VCC    | 0   |      | VCC | V    |
| Vo  | Output voltage                        |                                            | 0   | 5      | VCC    | 0   |      | VCC | V    |
| tt  | Input transition (rise and fall) time |                                            | 0   | 2      | 500    | 0   |      | 500 | ns   |
| TA  | Operating free-air temperature        |                                            | -55 |        | 125    | -40 |      | 85  | °C   |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | DAMETED        | TEST CO                                                          | NDITIONS                            | Vaa               | Т    | A = 25°C | ;    | SN54H | CT652 | SN74H | CT652 | LINUT |  |
|-----------------|----------------|------------------------------------------------------------------|-------------------------------------|-------------------|------|----------|------|-------|-------|-------|-------|-------|--|
|                 | RAMETER        | TEST CO                                                          | NDITION5                            | VCC               | MIN  | TYP      | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT  |  |
| Vou             |                | $\lambda = \lambda = 0$                                          | I <sub>OH</sub> = -20 μA            | 451/              | 4.4  | 4.499    |      | 4.4   |       | 4.4   |       | V     |  |
| VOH             |                |                                                                  | I <sub>OH</sub> = -6 mA             | 4.5 V             | 3.98 | 4.3      |      | 3.7   |       | 3.84  |       | v     |  |
| Vei             |                | $V_{1} = V_{11} + or V_{12}$                                     | I <sub>OL</sub> = 20 μA             | 45.1              |      | 0.001    | 0.1  |       | 0.1   |       | 0.1   | V     |  |
| VOL             | -              | VI = VIH OI VIL                                                  | $I_{OL} = 6 \text{ mA}$             | 4.5 V             |      | 0.17     | 0.26 |       | 0.4   |       | 0.33  | v     |  |
| Ц               | Control inputs | $V_{I} = V_{CC} \text{ or } 0$                                   |                                     | 5.5 V             |      | ±0.1     | ±100 |       | ±1000 |       | ±1000 | nA    |  |
| I <sub>OZ</sub> | A or B         | $V_{O} = V_{CC} \text{ or } 0,$<br>Data = $V_{CC} \text{ or } 0$ | VI = VIH or VIL,                    | 5.5 V             |      | ±0.01    | ±0.5 | UCX   | ±10   |       | ±5    | μΑ    |  |
| ICC             |                | $V_I = V_{CC} \text{ or } 0,$                                    | IO = 0                              | 5.5 V             |      |          | 8    | 20    | 160   |       | 80    | μΑ    |  |
| ∆Icc†           | -              | One input at 0.5<br>Other inputs at 0                            | V or 2.4 V,<br>) or V <sub>CC</sub> | 5.5 V             |      | 1.4      | 2.4  | Ya    | 3     |       | 2.9   | mA    |  |
| Ci              | Control inputs |                                                                  |                                     | 4.5 V<br>to 5.5 V |      | 3        | 10   |       | 10    |       | 10    | pF    |  |

<sup>†</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

## timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                                                                                             | Vee   | T <sub>A</sub> = 2 | 25°C | SN54H | CT652 | SN74H | CT652 |       |
|-----------------|-------------------------------------------------------------------------------------------------------------|-------|--------------------|------|-------|-------|-------|-------|-------|
|                 |                                                                                                             | VCC   | MIN                | MAX  | MIN   | MAX   | MIN   | MAX   | UNIT  |
| fclock          |                                                                                                             |       | 0                  | 25   | 0     | 17    | 0     | 20    |       |
|                 | Clock frequency                                                                                             | 5.5 V | 0                  | 28   | 0     | 19    | 0     | 22    | IVITZ |
|                 | Dulas duration, CLKDA at CLKAD bish at low                                                                  |       | 20                 |      | 30    | FL    | 25    |       |       |
| ١W              | Pulse duration, CERBA of CERAB high of low                                                                  | 5.5 V | 18                 |      | 27    | 4     | 23    |       | ns    |
|                 | Setup time, A before CLKAB $\uparrow$ or B before CLKBA $\uparrow$                                          |       | 15                 |      | 23    |       | 19    |       | ns    |
| <sup>t</sup> su |                                                                                                             |       | 14                 |      | 21    |       | 17    |       |       |
| th              | Lodd time. A often CLKAP <sup><math>\uparrow</math></sup> or P often CLKPA <sup><math>\uparrow</math></sup> | 4.5 V | 5                  |      | \$ 5  |       | 5     |       |       |
|                 | Hold liftle, A after CLKAB   of B after CLKBA                                                               |       | 5                  |      | 5     |       | 5     |       | ns    |



#### SN54HCT652, SN74HCT652 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCLS179B – MARCH 1984 – REVISED MAY 1997

switching characteristics over recommended operating free-air temperature range,  $C_L = 50 \text{ pF}$  (unless otherwise noted) (see Figure 2)

| DADAMETED        | FROM           | то       | Vee   | Т   | <sub>Δ</sub> = 25°C | ;   | SN54H | CT652 | SN74H | CT652 | LINUT  |
|------------------|----------------|----------|-------|-----|---------------------|-----|-------|-------|-------|-------|--------|
| PARAMETER        | (INPUT)        | (OUTPUT) | VCC   | MIN | TYP                 | MAX | MIN   | MAX   | MIN   | MAX   | UNIT   |
| fmau             |                |          | 4.5 V | 25  | 35                  |     | 17    |       | 20    |       |        |
| Imax             |                |          | 5.5 V | 28  | 40                  |     | 19    |       | 22    |       | IVITIZ |
|                  |                | AcrP     | 4.5 V |     | 18                  | 36  |       | 54    |       | 45    |        |
|                  | CLKBA OF CLKAB | AUIB     | 5.5 V |     | 16                  | 32  |       | 49    |       | 41    |        |
| <b>•</b> .       | A or B         | P.or A   | 4.5 V |     | 14                  | 27  |       | 41    |       | 34    | -      |
| ۲pd              |                | BUIA     | 5.5 V |     | 12                  | 24  |       | 37    |       | 31    | 115    |
|                  | SBA or SAB†    | A or D   | 4.5 V |     | 20                  | 38  | 6     | 57    |       | 48    |        |
|                  |                | AUB      | 5.5 V |     | 17                  | 34  | 20    | 51    |       | 43    |        |
|                  |                | A or P   | 4.5 V |     | 25                  | 49  | 00    | 74    |       | 61    |        |
| len              | OEBA or OEAB   | AULP     | 5.5 V |     | 22                  | 44  | Q     | 67    |       | 55    | ns     |
| <b>*</b>         |                | A or P   | 4.5 V |     | 25                  | 49  |       | 74    |       | 61    | 20     |
| <sup>t</sup> dis | OEBA or OEAB   | AUIB     | 5.5 V |     | 22                  | 44  |       | 67    |       | 55    | 115    |
| <b>.</b>         |                | Apy (    | 4.5 V |     | 9                   | 12  |       | 18    |       | 15    | 20     |
| ч <sup>ч</sup>   |                | Ally     | 5.5 V |     | 7                   | 11  |       | 16    |       | 14    | 115    |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

# switching characteristics over recommended operating free-air temperature range, $C_L = 150 \text{ pF}$ (unless otherwise noted) (see Figure 2)

| DADAMETED      | FROM                              | то               | Vaa   | T <sub>A</sub> = 25°C |     |     | SN54H | CT652 | SN74HCT652 |     | LINUT |
|----------------|-----------------------------------|------------------|-------|-----------------------|-----|-----|-------|-------|------------|-----|-------|
| PARAMETER      | (INPUT)                           | (OUTPUT)         | VCC   | MIN                   | TYP | MAX | MIN   | MAX   | MIN        | MAX | UNIT  |
|                |                                   | A or P           | 4.5 V |                       | 24  | 53  |       | 80    |            | 66  |       |
|                | CLKBA UI CLKAB                    | AUB              | 5.5 V |                       | 22  | 47  |       | 72    |            | 60  |       |
| · .            | A or B<br>SBA or SAB <sup>†</sup> | B or A<br>A or B | 4.5 V |                       | 22  | 44  |       | 70    |            | 55  |       |
| чрd            |                                   |                  | 5.5 V |                       | 20  | 39  |       | 60    |            | 50  | 115   |
|                |                                   |                  | 4.5 V |                       | 26  | 55  | k     | 83    |            | 69  |       |
|                |                                   |                  | 5.5 V |                       | 24  | 49  | NG    | 74    |            | 62  |       |
|                |                                   | A or B           | 4.5 V |                       | 33  | 66  | 202   | 100   |            | 82  |       |
| ten            | OEBA or OEAB                      |                  | 5.5 V |                       | 30  | 59  | 9     | 90    |            | 74  | ns    |
|                |                                   | A. 1914          | 4.5 V |                       | 17  | 42  |       | 63    |            | 53  |       |
| <sup>u</sup> t |                                   | Any              | 5.5 V |                       | 14  | 38  |       | 57    |            | 48  | ns    |

<sup>†</sup> These parameters are measured with the internal output state of the storage register opposite that of the bus input.

### operating characteristics, $T_A = 25^{\circ}C$

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 50  | pF   |



SCLS179B - MARCH 1984 - REVISED MAY 1997



#### PARAMETER MEASUREMENT INFORMATION

- Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following
- characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- D. For clock inputs, fmax is measured when the input duty cycle is 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpl 7 and tpH7 are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tpLH and tpHL are the same as tpd.

#### Figure 1. Load Circuit and Voltage Waveforms



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated