

## Connection Diagrams

## Pin Assignment for DIP and Flatpak



## Functional Description

The 'AC/'ACT161 count in modulo-16 binary sequence. From state 15 (HHHH) they increment to state 0 (LLLL). The clock inputs of all flip-flops are driven in parallel through a clock buffer. Thus all changes of the Q outputs (except due to Master Reset of the '161) occur as a result of, and synchronous with, the LOW-to-HIGH transition of the CP input signal. The circuits have four fundamental modes of operation, in order of precedence: asynchronous reset, parallel load, count-up and hold. Five control inputs - Master Reset, Parallel Enable (PE), Count Enable Parallel (CEP) and Count Enable Trickle (CET) - determine the mode of operation, as shown in the Mode Select Table. A LOW signal on $\overline{\mathrm{MR}}$ overrides all other inputs and asynchronously forces all outputs LOW. A LOW signal on PE overrides counting and allows information on the Parallel Data ( $\mathrm{P}_{\mathrm{n}}$ ) inputs to be loaded into the flip-flops on the next rising edge of CP. With $\overline{\mathrm{PE}}$ and $\overline{\mathrm{MR}}$ HIGH, CEP and CET permit counting when both are HIGH. Conversely, a LOW signal on either CEP or CET inhibits counting.
The 'AC/'ACT161 use D-type edge-triggered flip-flops and changing the $\overline{\mathrm{PE}}, \mathrm{CEP}$ and CET inputs when the CP is in either state does not cause errors, provided that the recommended setup and hold times, with respect to the rising edge of CP, are observed.

The Terminal Count (TC) output is HIGH when CET is HIGH and counter is in state 15. To implement synchronous multistage counters, the TC outputs can be used with the CEP and CET inputs in two different ways.
Figure 1 shows the connections for simple ripple carry, in which the clock period must be longer than the CP to TC delay of the first stage, plus the cumulative $\overline{\mathrm{CET}}$ to $\overline{\mathrm{TC}}$ delays of the intermediate stages, plus the $\overline{\mathrm{CET}}$ to CP setup time of the last stage. This total delay plus setup time sets the upper limit on clock frequency. For faster clock rates, the carry lookahead connections shown in Figure 2 are recommended. In this scheme the ripple delay through the intermediate stages commences with the same clock that causes the first stage to tick over from max to min in the Up mode, or min to max in the Down mode, to start its final cycle. Since this fina cycle requires 16 clocks to complete, there is plenty of time for the ripple to progress through the intermediate stages The critical timing that limits the clock period is the CP to TC delay of the first stage plus the $\overline{\mathrm{CEP}}$ to CP setup time of the last stage. The TC output is subject to decoding spikes due to internal race conditions and is therefore not recommended for use as a clock or asynchronous reset for flip-flops, registers or counters.
Logic Equations: Count Enable = CEP • CET • $\overline{\mathrm{PE}}$
$T C=Q_{0} \cdot Q_{1} \cdot Q_{2} \cdot Q_{3} \cdot C E T$
Mode Select Table

| $\overline{\text { PE }}$ | CET | CEP | Action on the Rising <br> Clock Edge ( - ) |
| :--- | :--- | :--- | :--- |
| X | X | X | Reset (Clear) |
| L | X | X | Load $\left(P_{n} \rightarrow Q_{n}\right)$ |
| H | H | H | Count (Increment) |
| H | L | X | No Change (Hold) |
| H | X | L | No Change (Hold) |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
L = LOW Voltage Level
X = Immaterial
State Diagram


## State Diagram (Continued)



FIGURE 2. Multistage Counter with Lookahead Carry

$\left.\begin{array}{|ccl}\hline \text { Absolute Maximum Ratings (Note 1) } & \text { Recommended Operating } \\ \text { If Military/Aerospace specified devices are required, }\end{array}\right)$

DC Characteristics for 'AC Family Devices

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) | 54AC | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
|  |  |  | Guaranteed Limits |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | $\begin{aligned} & \hline 3.0 \\ & 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 2.1 \\ 3.15 \\ 3.85 \end{gathered}$ | V | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=0.1 \mathrm{~V} \\ & \text { or } \mathrm{V}_{\mathrm{CC}}-0.1 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | $\begin{aligned} & 3.0 \\ & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{gathered} \hline 0.9 \\ 1.35 \\ 1.65 \\ \hline \end{gathered}$ | V | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.1 \mathrm{~V} \\ & \text { or } \mathrm{V}_{\mathrm{CC}}-0.1 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \hline 3.0 \\ & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \hline 2.9 \\ & 4.4 \\ & 5.4 \end{aligned}$ | V | $\mathrm{I}_{\text {OUT }}=-50 \mu \mathrm{~A}$ |
|  |  | $\begin{array}{r} 3.0 \\ 4.5 \\ 5.5 \\ \hline \end{array}$ | $\begin{aligned} & 2.4 \\ & 3.7 \\ & 4.7 \\ & \hline \end{aligned}$ | V | (Note 2) $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \hline 3.0 \\ & 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | V | $\mathrm{I}_{\text {OUT }}=50 \mu \mathrm{~A}$ |
|  |  | $\begin{aligned} & 3.0 \\ & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.5 \\ & 0.5 \end{aligned}$ | V | (Note 2) $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\text {IN }}$ | Maximum Input Leakage Current | 5.5 | $\pm 1.0$ | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{cc}}, \mathrm{GND}$ |
| l OLD | Minimum Dynamic Output Current (Note 3) | 5.5 | 50 | mA | $\mathrm{V}_{\text {OLD }}=1.65 \mathrm{~V}$ Max |
| $\mathrm{I}_{\text {OHD }}$ |  | 5.5 | -50 | mA | $\mathrm{V}_{\text {OHD }}=3.85 \mathrm{~V}$ Min |
| $\mathrm{I}_{\mathrm{CC}}$ | Maximum Quiescent | 5.5 | 160 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ |

## DC Characteristics for 'AC Family Devices (Continued)

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) | 54AC | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}= \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
|  |  |  | Guaranteed Limits |  |  |
|  | Supply Current |  |  |  | or GND |

Note 2: All outputs loaded; thresholds on input associated with output under test.
Note 3: Maximum test duration 2.0 ms , one output loaded at a time.
Note 4: $\mathrm{I}_{\mathrm{IN}}$ and $\mathrm{I}_{\mathrm{CC}} @ 3.0 \mathrm{~V}$ are guaranteed to be less than or equal to the respective limit $@ 5.5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ $I_{C C}$ for $54 \mathrm{AC} @ 25^{\circ} \mathrm{C}$ is identical to $74 \mathrm{AC} @ 25^{\circ} \mathrm{C}$.

DC Characteristics for 'ACT Family Devices

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) | 54ACT | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} T_{A}= \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ |  |  |
|  |  |  | Guaranteed Limits |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage (Note 7) | $\begin{array}{r} \hline 4.5 \\ 5.5 \\ \hline \end{array}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | V | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0.1 \mathrm{~V} \\ & \text { or } \mathrm{V}_{\mathrm{CC}}-0.1 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | $\begin{aligned} & \hline 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | V | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=0.1 \mathrm{~V} \\ & \text { or } \mathrm{V}_{\mathrm{CC}}-0.1 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \hline 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.4 \\ & 5.4 \\ & \hline \end{aligned}$ | V | $\mathrm{I}_{\text {OUT }}=-50 \mu \mathrm{~A}$ |
|  |  | $\begin{aligned} & 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.70 \\ & 4.70 \end{aligned}$ | V | (Note 5) $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } 3.0 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | V | $\mathrm{l}_{\text {OUT }}=50 \mu \mathrm{~A}$ |
|  |  | $\begin{array}{r} 4.5 \\ 5.5 \\ \hline \end{array}$ | $\begin{aligned} & 0.50 \\ & 0.50 \\ & \hline \end{aligned}$ | V | (Note 5) $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\text {IN }}$ | Maximum Input Leakage Current | 5.5 | $\pm 1.0$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}$, GND |
| $\mathrm{I}_{\text {CCT }}$ | Maximum <br> $I_{\mathrm{CC}} /$ Input | 5.5 | 1.6 | mA | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}-2.1 \mathrm{~V}$ |
| $\mathrm{l}_{\text {OLD }}$ | Minimum Dynamic Output Current (Note 6) | 5.5 | 50 | mA | $\mathrm{V}_{\text {OLD }}=1.65 \mathrm{~V}$ Max |
| $\mathrm{I}_{\mathrm{OHD}}$ |  | 5.5 | -50 | mA | $\mathrm{V}_{\text {OHD }}=3.85 \mathrm{~V}$ Min |
| $\mathrm{I}_{\mathrm{cc}}$ | Maximum Quiescent Supply Current | 5.5 | 160 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ <br> or GND |

Note 5: All outputs loaded; thresholds on input associated with output under test.
Note 6: Maximum test duration 2.0 ms , one output loaded at a time
Note 7: For dynamic operation, a $\mathrm{V}_{\mathrm{IH}}$ level between 2.0 and 3.0 V may be recognized by this device as a high logic level input. For static operation, a $\mathrm{V}_{\mathrm{IH}} \geq 2.0 \mathrm{~V}$ will be recognized by this device as a high logic level input. Users are cautioned to verify that this will not affect their system.

## AC Electrical Characteristics

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) <br> (Note 8) | $\begin{gathered} 54 \mathrm{AC} \\ \hline \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \\ \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
|  |  |  | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Count Frequency | $\begin{aligned} & 3.3 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 55 \\ & 80 \end{aligned}$ |  | MHz |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay CP to $\mathrm{Q}_{\mathrm{n}}$ ( $\overline{\text { PE }}$ Input HIGH or LOW) | $\begin{aligned} & 3.3 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 10.0 \end{aligned}$ | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay CP to $Q_{n}$ ( $\overline{\text { PE }}$ Input HIGH or LOW) | $\begin{aligned} & 3.3 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 14.0 \\ & 10.0 \end{aligned}$ | ns |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay CP to TC | $\begin{aligned} & \hline 3.3 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 18.0 \\ & 13.0 \end{aligned}$ | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay CP to TC | $\begin{aligned} & \hline 3.3 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 17.5 \\ & 13.0 \end{aligned}$ | ns |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay CET to TC | $\begin{aligned} & \hline 3.3 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 13.0 \\ 8.5 \end{gathered}$ | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay CET to TC | $\begin{aligned} & 3.3 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 13.5 \\ & 10.5 \end{aligned}$ | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay $\overline{\mathrm{MR}}$ to $\mathrm{Q}_{\mathrm{n}}$ | $\begin{aligned} & 3.3 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 14.5 \\ & 10.5 \\ & \hline \end{aligned}$ | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay <br> $\overline{\mathrm{MR}}$ to TC | $\begin{aligned} & 3.3 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 18.5 \\ & 14.0 \\ & \hline \end{aligned}$ | ns |  |

Note 8: Voltage Range 3.3 is $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$
Range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$

## AC Operating Requirements

|  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Symbol |  |  |  |

AC Operating Requirements (Continued)

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) <br> (Note 9) | 54AC | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \\ \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Guaranteed Minimum |  |  |
| $\mathrm{t}_{\text {rec }}$ | Recovery Time $\overline{\mathrm{MR}}$ to CP |  | $\begin{aligned} & 1.5 \\ & 2.0 \end{aligned}$ | ns |  |

Note 9: Voltage Range 3.3 is $3.3 \mathrm{~V} \pm 0.3 \mathrm{~V}$
Voltage Range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$

## AC Electrical Characteristics

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) <br> (Note 10) |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \\ \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  |  |
|  |  |  | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Count Frequency | 5.0 | 85 |  | MHz |  |
| $t_{\text {PLH }}$ | Propagation Delay CP to $Q_{n}$ ( $\overline{\mathrm{PE}}$ Input HIGH or LOW) | 5.0 | 1.0 | 10.5 | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay CP to $Q_{n}$ <br> ( $\overline{\text { PE }}$ Input HIGH or LOW) | 5.0 | 1.0 | 10.5 | ns |  |
| $\mathrm{t}_{\text {PLH }}$ | Propagation Delay CP to TC | 5.0 | 1.0 | 14.0 | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay CP to TC | 5.0 | 1.0 | 12.5 | ns |  |
| $t_{\text {PLH }}$ | Propagation Delay CET to TC | 5.0 | 1.0 | 9.5 | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay CET to TC | 5.0 | 1.0 | 9.5 | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay $\overline{M R}$ to $Q_{n}$ | 5.0 | 1.0 | 10.0 | ns |  |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay $\overline{\mathrm{MR}}$ to TC | 5.0 | 1.0 | 11.5 | ns |  |

Note 10: Voltage Range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$
AC Operating Requirements

| Symbol | Parameter | $\mathrm{V}_{\mathrm{cc}}$ <br> (V) <br> (Note <br> 11) | 54ACT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \\ & \text { to }+125^{\circ} \mathrm{C} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  |  |
|  |  |  | Guaranteed Minimum |  |  |
| $\mathrm{t}_{\text {s }}$ | Setup Time, HIGH or LOW $P_{n} \text { to } C P$ | 5.0 | 13.0 | ns |  |
| $t_{\text {n }}$ | Hold Time, HIGH or LOW $P_{n}$ to CP | 5.0 | 0 | ns |  |
| $\mathrm{t}_{\text {s }}$ | Setup Time, HIGH or LOW $\overline{\text { PE to } C P ~}$ | 5.0 | 11.0 | ns |  |

## AC Operating Requirements (Continued)

| Symbol | Parameter | $\begin{gathered} \mathrm{V}_{\mathrm{cc}} \\ (\mathrm{~V}) \\ (\text { Note } \\ \text { 11) } \end{gathered}$ | 54ACT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \\ \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  |  | Guaranteed Minimum |  |  |
| $t_{\text {h }}$ | Hold Time, HIGH or LOW $\overline{\text { PE to } C P ~}$ | 5.0 | 0 | ns |  |
| $\mathrm{t}_{\text {s }}$ | Setup Time, HIGH or LOW CEP or CET to CP | 5.0 | 7.0 | ns |  |
| $t_{\text {h }}$ | Hold Time, HIGH or LOW CEP or CET to CP | 5.0 | 0.5 | ns |  |
| $t_{w}$ | Clock Pulse Width, (Load) HIGH or LOW | 5.0 | 5.0 | ns |  |
| $t_{\text {w }}$ | Clock Pulse Width, (Count) HIGH or LOW | 5.0 | 5.0 | ns |  |
| $\mathrm{t}_{\mathrm{w}}$ | $\overline{\mathrm{MR}}$ Pulse Width, LOW | 5.0 | 6.5 | ns |  |
| $\mathrm{t}_{\text {rec }}$ | Recovery Time $\overline{\mathrm{MR}}$ to CP | 5.0 | 0.5 | ns |  |

Note 11: Voltage Range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :--- |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 4.5 | pF | $\mathrm{V}_{\mathrm{CC}}=$ OPEN |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance | 45.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |



Physical Dimensions inches (millimeters) unless otherwise noted


20 Terminal Ceramic Leadless Chip Carrier (L) NS Package Number E20A


16 Lead Ceramic Dual-In-Line Package (D) NS Package Number J16A

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.


National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

