# TOSHIBA ## TC55V8200FT-10,-12,-15 #### TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS #### 2,097,152-WORD BY 8-BIT CMOS STATIC RAM #### **DESCRIPTION** The TC55V8200FT is a 16,777,216-bit high-speed static random access memory (SRAM) organized as 2,097,152 words by 8 bits. Fabricated using CMOS technology and advanced circuit techniques to provide high speed, it operates from a single 3.3 V power supply. Chip enable (CE) can be used to place the device in a lowpower mode, and output enable $(\overline{OE})$ provides fast memory access. This device is well suited to cache memory applications where high-speed access and high-speed storage are required. All inputs and outputs are directly LVTTL compatible. The TC55V8200FT is available in plastic 54-pin TSOP with 400mil width for high density surface assembly. #### **FEATURES** • Fast access time (the following are maximum values) TC55V8200FT-10: 10 ns TC55V8200FT-12: 12 ns TC55V8200FT-15: 15 ns Low-power dissipation | Cycle Time | 10 | 12 | 15 | ns | |-----------------|-----|-----|-----|----| | Operation (max) | 430 | 400 | 370 | mA | Standby: 4mA (max) - Single power supply: $3.3V \pm 5\%$ (-10) $: 3.3V \pm 0.3V (-12, -15)$ - Fully static operation - All inputs and outputs are LVTTL compatible - Output buffer control using OE - Package: TSOP II 54-P-400-0.80B(FT) (Weight: 0.55g typ) ### PIN ASSIGNMENT f.dzsc.com | NU2 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>7<br>8<br>9<br>10<br>11<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>25<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>27 | (TOP VIEW) | 54<br>53<br>52<br>51<br>50<br>48<br>47<br>46<br>45<br>44<br>43<br>42<br>41<br>40<br>39<br>38<br>37<br>36<br>35<br>34<br>33<br>32<br>31<br>30<br>29<br>28 | NU2 GND NU2 I/06 VDD I/05 A5 A6 A7 A8 A9 NC OE GND NU1 A11 A12 A13 A14 I/04 GND I/03 NU2 NU2 | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| ### PIN NAMES | A0 to A20 | Address Inputs | |-----------------|-----------------------| | I/O1 to I/O8 | Data Inputs / Outputs | | CE | Chip Enable Input | | WE | Write Enable Input | | ŌĒ | Output Enable Input | | V <sub>DD</sub> | Power ( + 3.3V) | | GND | Ground | | NC | No Connection | | NU1, NU2 | Not Usable | | | | 1/8 TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products described in this document shall be made at the customer's own risk. The products described in this document shall be made at the customer's own risk. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of TOSHIBA CORPORATION or others. #### **BLOCK DIAGRAM** ### **MAXIMUM RATINGS** | SYMBOL | RATING | VALUE | UNIT | |---------------------|-------------------------------|-----------------------------------|------| | $V_{DD}$ | Power Supply Voltage | - 0.5 to 4.6 | V | | V <sub>IN</sub> | Input Terminal Voltage | - 0.5* to 4.6 | V | | V <sub>I/O</sub> | Input/Output Terminal Voltage | - 0.5* to V <sub>DD</sub> + 0.5** | V | | P <sub>D</sub> | Power Dissipation | 1.8 | w | | T <sub>solder</sub> | Soldering Temperature (10 s) | 260 | °C | | T <sub>strg</sub> | Storage Temperature | - 65 to 150 | °C | | T <sub>opr</sub> | Operating Temperature | - 10 to 85 | °C | \*: -1.5V with a pulse width of $20\% \cdot {}^{t}RC$ min (4ns max) \*\*: $V_{DD}+1.5V$ with a pulse width of $20\% \cdot {}^{t}RC$ min (4ns max) # DC RECOMMENDED OPERATING CONDITIONS (Ta = 0° to 70°C) | SYMBOL | PARAMETER | | MIN | TYP | MAX | UNIT | | |-----------------|--------------------------------------|----------|--------|-----|-------------------------|------|--| | V | Davier Cumply Voltage | | 3.135 | 3.3 | 3.465 | V | | | V <sub>DD</sub> | V <sub>DD</sub> Power Supply Voltage | -12, -15 | 3.0 | 3.3 | 3.6 | ' | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | - | V <sub>DD</sub> + 0.3** | V | | | V <sub>IL</sub> | Input Low Voltage | | - 0.3* | - | 0.8 | V | | \*: -1.0V with a pulse width of 20%·tRC min (4ns max) \*\*: VDD+1.0V with a pulse width of 20%·tRC min (4ns max) # DC CHARACTERISTICS (Ta = $0^{\circ}$ to $70^{\circ}$ C, $V_{DD} = 3.3V \pm 5\% : -10$ , $V_{DD} = 3.3V \pm 0.3V : -12,-15$ ) | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | | |----------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|-----|------|----| | I <sub>IL</sub> | Input Leakage Current<br>(Except NU1 pin) | V <sub>IN</sub> = 0 to V <sub>DD</sub> | | <b>–</b> 1 | ı | 1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $\overline{CE} = V_{IH}$ or $\overline{WE} = V_{IL}$ or $\overline{OE} = V_{IH}$<br>$V_{OUT} = 0$ to $V_{DD}$ | | <b>–</b> 1 | ı | 1 | μΑ | | | Input Current | V <sub>IN</sub> = 0 to 0.8V | | <b>–</b> 1 | ı | 20 | | | I <sub>1</sub> (NU1) | (NU1 pin) | V <sub>IN</sub> = 0 to 0.2V | <b>–</b> 1 | ı | 1 | μΑ | | | ., | | I <sub>OH</sub> = -2mA | | 2.4 | ı | _ | | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -100 \mu A$ | V <sub>DD</sub> – 0.2 | - | _ | ,, | | | ., | | I <sub>OL</sub> = 2mA | | - | - | 0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | - | ı | 0.2 | | | | | $\overline{CE} = V_{IL}$ , lout = 0mA | tcycle = 10ns | - | _ | 430 | | | I <sub>DDO</sub> | Operating Current | $\overline{OE} = V_{IH}$ tcycle = 12ns | | - | - | 400 | mA | | | | Other Inputs = $V_{DD} - 0.2V$ or $0.2V$ tcycle = 15ns | | _ | _ | 370 | | | I <sub>DDS 1</sub> | | $\overline{CE} = V_{IH}$ , Other Inputs = $V_{IH}$ or $V_{IL}$ | | - | - | 105 | | | I <sub>DDS 2</sub> | Standby Current | $\overline{\text{CE}} = \text{V}_{\text{DD}} - 0.2\text{V}$<br>Other Inputs = $\text{V}_{\text{DD}} - 0.2\text{V}$ or 0.2V | - | _ | - | 4 | mA | ### <u>CAPACITANCE</u> (Ta = $25^{\circ}$ C, f = 1.0 MHz) | SYMBOL | PARAMETER | TEST CONDITION | MAX | UNIT | |------------------|--------------------------|------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = GND | 6 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | V <sub>I/O</sub> = GND | 8 | pF | Note: This parameter is periodically sampled and is not 100% tested. ### **OPERATING MODE** | MODE | CE | ŌĒ | WE | I/O1 to I/O8 | POWER | |-----------------|----|----|----|----------------|------------------| | Read | L | L | Н | Output | I <sub>DDO</sub> | | Write | L | Х | L | Input | I <sub>DDO</sub> | | Outputs Disable | L | Н | Н | High Impedance | I <sub>DDO</sub> | | Standby | Н | Х | Х | High Impedance | I <sub>DDS</sub> | x : Don't care Note: The NU1 and NU2 pins must be left unconnected or tied to GND or a voltage level of less than 0.8 V. You must not apply a voltage of more than 0.8 V to the NU1 and NU2. # <u>AC CHARACTERISTICS</u> (Ta = $0^{\circ}$ to $70^{\circ}$ C<sup>(Note 1)</sup>, $V_{DD}$ = 3.3V ± 5%:-10, $V_{DD}$ = 3.3V ± 0.3V:-12,-15) <u>READ CYCLE</u> | SYMBOL | | | 200FT-10 | TC55V82 | 200FT-12 | TC55V82 | 200FT-15 | UNIT | |------------------|-------------------------------------------|-----|----------|---------|----------|---------|----------|------| | 3 T IVIBOL | FARANIETER | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | t <sub>RC</sub> | Read Cycle Time | 10 | _ | 12 | _ | 15 | _ | | | t <sub>ACC</sub> | Address Access Time | - | 10 | _ | 12 | _ | 15 | | | t <sub>co</sub> | Chip Enable Access Time | _ | 10 | _ | 12 | _ | 15 | | | t <sub>OE</sub> | Output Enable Access Time | _ | 5 | _ | 6 | _ | 8 | | | t <sub>OH</sub> | Output Data Hold Time from Address Change | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>COE</sub> | Output Enable Time from Chip Enable | 3 | _ | 3 | _ | 3 | - | | | t <sub>OEE</sub> | Output Enable Time from Output Enable | 1 | _ | 1 | _ | 1 | - | | | t <sub>COD</sub> | Output Disable Time from Chip Enable | _ | 6 | _ | 7 | _ | 8 | | | t <sub>ODO</sub> | Output Disable Time from Output Enable | _ | 6 | _ | 7 | _ | 8 | | ### **WRITE CYCLE** | CYMPOL | PARAMETER | | 200FT-10 | TC55V82 | 200FT-12 | TC55V82 | 200FT-15 | UNIT | |------------------|---------------------------------------|-----|----------|---------|----------|---------|----------|------| | SYMBOL | PARAIVIETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>WC</sub> | Write Cycle Time | 10 | _ | 12 | _ | 15 | _ | | | t <sub>WP</sub> | Write Pulse Width | 7 | _ | 8 | _ | 10 | _ | | | t <sub>CW</sub> | Chip Enable to End of Write | 8.5 | _ | 9 | _ | 11 | _ | | | t <sub>AW</sub> | Address Valid to End of Write | 8.5 | _ | 9 | _ | 11 | - | | | t <sub>AS</sub> | Address Setup Time | 0 | _ | 0 | _ | 0 | _ | | | t <sub>WR</sub> | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>DS</sub> | Data Setup Time | 6 | _ | 7 | _ | 8 | - | | | t <sub>DH</sub> | Data Hold Time | 0 | _ | 0 | _ | 0 | _ | | | t <sub>OEW</sub> | Output Enable Time from Write Enable | 1 | _ | 1 | _ | 1 | _ | ] | | t <sub>ODW</sub> | Output Disable Time from Write Enable | _ | 6 | - | 7 | _ | 8 | | ### **AC TEST CONDITIONS** | Input Pulse Level | 3.0V/0.0V | |----------------------------------------------|-----------| | Input Pulse Rise and Fall Time | 2ns | | Input Timing Measurement<br>Reference Level | 1.5V | | Output Timing Measurement<br>Reference Level | 1.5V | | Output Load | Fig. 1 | # $\frac{\text{TIMING DIAGRAMS}}{\text{READ CYCLE (See Note 2)}}$ ### WRITE CYCLE 1 (WE CONTROLLED) (See Note 5) ### WRITE CYCLE 2 (CE CONTROLLED) (See Note 5) - Note: (1) Operating temperature (Ta) is guaranteed for transverse air flow exceeding 400 linear feet per minute. - (2) WE remains HIGH for the Read Cycle. - (3) If $\overline{\text{CE}}$ goes LOW coincident with or after $\overline{\text{WE}}$ goes LOW, the outputs will remain at high impedance. - (4) If $\overline{\text{CE}}$ goes HIGH coincident with or before $\overline{\text{WE}}$ goes HIGH, the outputs will remain at high impedance. - (5) If $\overline{OE}$ is HIGH during the write cycle, the outputs will remain at high impedance. - (6) The parameters specified below are measured using the load shown in Fig. 1. - (A) t<sub>COE</sub>, t<sub>OEE</sub>, t<sub>OEW</sub> ..... Output Enable Time - (B) $t_{COD}, t_{ODO}, t_{ODW}$ ..... Output Disable Time # **PACKAGE DIMENSIONS** Plastic TSOP (TSOP II 54-P-400-0.80B) Unit in mm Weight: 0.55g (Typ)