

## ₩₩.01.99 捷多邦,专业PCB打样工厂,24小时加急

**OKI** Semiconductor

出货 This version: Jan. 1998 Previous version: Nov. 1996

# MSM6926/6946

300 bps Single Chip FSK MODEM

#### **GENERAL DESCRIPTION**

The MSM6926 and the MSM6946 are OKI's 300 bps single chip modem series which transmit and receive serial, binary data over a switched telephone network using frequency shift keying (FSK). The MSM6926 is compatible with ITU-T V.21 series data sets, while the MSM6946 is compatible with Bell 103 series data sets.

W.DZSC.COM

These devices provide all the necessary modulation, demodulation, and filtering required to implement a serial, asynchronous communication link.

OKI's single chip modem series is designed for users who are not telecommunication experts and are easy to use cost effective alternative to standard discrete modem design.

CMOS LSI technology provides the advantages of small size, low power, and increased reliability.

The design of the integrated circuit assures compatibility with a broad base of installed low speed modems and acoustic couplers. Applications include interactive terminals, desk top computers, point of sale equipment, and credit verification systems.

#### FEATURES

- Compatible with ITU-T V.21 (MSM6926)
- Compatible with BELL 103 (MSM6946)
- CMOS silicon gate process
- Switched capacitor and advanced CMOS analog technology
- Data rate from 0 to 300 bps
- Full duplex (2-Wire)
- Originate and Answer modes
- Selectable built-in timers and external delay timers possible
- All filtering, modulation, demodulation, and DTE interface on chip
- TTL compatible digital interface
- Low power dissipation: 90 mW Typ.
- Package options: 28-pin plastic DIP (DIP28-P-600-2.54)

44-pin plastic QFP

(QFP44-P-910-0.80-K)

(QFP44-P-910-0.80-2K)

(Product name: MSM6926RS) (Product name: MSM6946RS) (Product name: MSM6926GS-K) (Product name: MSM6946GS-K) (Product name: MSM6926GS-2K) (Product name: MSM6946GS-2K)



#### **BLOCK DIAGRAM**



#### **PIN CONFIGURATION (TOP VIEW)**



Note: \*: Both No. 17 pin and No. 39 pin are set to be at V<sub>A</sub> level by setting No. 33 pin at V<sub>A</sub> level.
 NC: No connect pin

#### **PIN DESCRIPTIONS**

#### Power

| Nama | Pin | No.  | 1/0 | Description                                         |
|------|-----|------|-----|-----------------------------------------------------|
| Name | RS  | GS-K | I/O | Description                                         |
| DG   | 15  | 19   | _   | Ground reference of $V_D$ (digital ground)          |
| AG   | 19  | 23   | —   | Ground reference of V <sub>A</sub> (digital ground) |
| VA   | 24  | 33   | _   | Supply voltage (+12 V nominal)                      |
| VD   | 26  | 35   | —   | Supply voltage (+5 V nominal)                       |

#### Clocks

| Nama | Pin      | No. | 10  | Description                                                                                                                                                    |  |  |  |  |
|------|----------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Name | RS GS-K  |     | I/O | Description                                                                                                                                                    |  |  |  |  |
| X1   | 1        | 41  |     | Master clock timing is provided by either a series resonant crystal (3.579545 MHz ±0.01%) connected across X1 and X2, or by an external TTL/CMOS clock driving |  |  |  |  |
| X2   | 2 2 42 — |     |     | X2 with AC coupling. In this latter case, X1 is left unconnected.<br>See Fig. 10.                                                                              |  |  |  |  |
| CLK  | 3        | 43  | 0   | 873.9 Hz clock output. This clock is used to implement external delay circuits etc.                                                                            |  |  |  |  |

#### Control

|      | Pin | Pin No. |     | Descrimition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|------|-----|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Name | RS  | GS-K    | I/O | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| LT   | 4   | 44      | Ι   | Digital loop back test. During digital "High", any data sent on the $X_D$ pin will appear<br>on the RD pin, and any data sent on the $\overline{RS1}$ pin will immediately appear on the<br>$\overline{CS}$ pin. Any data demodulated from the received carrier on the $A_{IN}$ pin will be the<br>modulated data to implement the transmitted carrier. In this case, sending the<br>transmitted carrier to the phone line depends on the $\overline{CC}$ , but never on $\overline{RS1}$ . |  |  |  |  |  |
|      | 5   | 2       | Ι   | During digital loop back test, the data on this pin becomes a control signal for sending the transmitted carrier to the phone line in place of $\overline{\text{RS1}}$ .                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| RS2  | 8   | 8       | Ι   | When an external circuit gives the RS/CS delay time which is not within the devic as required, this pin should be connected to the external circuit output. See Fig. 11.                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| CD1  | 11  | 12      | 0   | The fast carrier detection output. This pin is internally connected to the input of the built-in carrier detect delay circuit. When an external delay circuit provides the delay time which is not within the device as required, the CD1 should be connected to the external circuit input. See Fig. 11.                                                                                                                                                                                   |  |  |  |  |  |
| CD2  | 12  | 13      | I/O | When an external circuit gives the carrier detect delay time which is not within<br>the device as required, this pin becomes the input pin for the external circuit<br>output signal. In other cases (when using the delay time within the device, the<br>data on the TS1 or TS2 is not digital "High"), this pin becomes the Carrier detect<br>signal output.                                                                                                                              |  |  |  |  |  |
| RD1  | 13  | 14      | 0   | The RD1 data is demodulated data from the received carrier and the RD2 is the input of the following logic circuits referred to in Fig. 12. Usually, the RD1 data is input directly to RD2. In some cases, as input data to RD2, the data that is                                                                                                                                                                                                                                           |  |  |  |  |  |
| RD2  | 14  | 16      | Ι   | controlled by NCU (Network control unit) etc. may be required in stead of the RD1 data.                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| CDR1 | 16  | 20      | 0   | These two pins are the output (CRD1) and inverting input (CDR2) of the buffer operational amplifier of which the noninverting input is connected to the built-in voltage reference, stabilized to variations in the supply voltage and temperature. See Fig. 13. An adequate carrier-detect level can be set by selecting the ratio of                                                                                                                                                      |  |  |  |  |  |
| CDR2 | 17  | 21      | I   | $R_8$ to $R_9$ . Therefore, the loss in the received carrier level by sheeting the ratio of $R_8$ to $R_9$ . Therefore, the loss in the received carrier level by phone-line transformer can be compensated by adjusting the ratio of $R_8$ to $R_9$ . $R_8 + R_9$ should be greater than 50 k $\Omega$ .                                                                                                                                                                                   |  |  |  |  |  |
| М    | 22  | 31      | Ι   | Answer/Originate mode select. During digital "High", the originate mode is selected. A low input selects the answer mode.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| FT   | 23  | 32      | Ι   | This pin may be used for device tests only. During digital "High", the A <sub>0</sub> pin will be connected to receiving filter output instead of transmitting filter output.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| TS1  | 27  | 36      | Ι   | RS/CS delay and carrier detect delay options referred to chapter about timing characteristics are selected by TS1 and TS2 inputs. Be careful that each delay can not be individually selected. If another delay time than the ones within the device are required as an option, input a digital "High" to the TS1 and TS2 pin                                                                                                                                                               |  |  |  |  |  |
| TS2  | 28  | 38      | Ι   | and implement the external delay circuits to obtain the desired delay<br>characteristics. In this case, the CD2 pin becomes not only the input for the<br>external circuit output signal, but also the Carrier detect output. See Fig. 11.                                                                                                                                                                                                                                                  |  |  |  |  |  |

#### Input/Output

| Pin No.         |         |         | 1/0 |                                                                                                                                                                                                                                                                                                                                                             |  |                                                                                                                                                          |  |  |  |
|-----------------|---------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Name            | RS GS-K |         |     | Description                                                                                                                                                                                                                                                                                                                                                 |  |                                                                                                                                                          |  |  |  |
| CS              | 6       | 3       | 0   | Clear to send signal output. The digital "High" level indicates the "OFF" state and digital "Low" indicates the "ON" state. This output goes "Low" at the end of a delay (RS/CS delay) initiated when $\overline{\text{RS1}}$ (Request to send) goes "Low".                                                                                                 |  |                                                                                                                                                          |  |  |  |
| RS1             | 7       | 4       | I   | Request to send signal input. The digital "High" level indicates the "OFF" state.<br>The digital "Low" level indicates the "ON" state and instructs the modem to enter<br>the transmit mode. This input must remain "Low" for the duration of data<br>transmission. "High" turns the transmitter off.                                                       |  |                                                                                                                                                          |  |  |  |
| XD              | 9       | 9       | I   | This is digital data to be modulated and transmitted via $A_0$ . Digital "High" will be transmitted as "Mark". Digital "Low" will be transmitted as "Space". No signal appears at $A_0$ unless $\overline{\text{RS1}}$ is "Low".                                                                                                                            |  |                                                                                                                                                          |  |  |  |
| RD              | 10      | 10      | 0   | <ul> <li>Digital data demodulated from A<sub>IN</sub> is serially available at this output. Digital "High" indicates "Mark" and digital "Low" indicates "Space". For example, under the following condition, this output is forced to be "Mark" state because the data may be invalid.</li> <li>When CD2 (Carrier detect) is in the "OFF" state.</li> </ul> |  |                                                                                                                                                          |  |  |  |
| SG2             | 18      | 22      | 0   | The SG1 and ST2 are built-in analog signal grounds. SG2 is used only for Carrier detect function. The DC voltage of SG1 is approximately 6 V, so the analog line interface must be implemented by AC coupling. See Fig. 9. To make                                                                                                                          |  |                                                                                                                                                          |  |  |  |
| SG1             | 20      | 20 24 0 |     | 20 24 0                                                                                                                                                                                                                                                                                                                                                     |  | impedance lower and ensure the device performance, it is necessary to put<br>bypass capacitors on SG1 and SG2 in close physical proximity to the device. |  |  |  |
| A <sub>IN</sub> | 21      | 26      | I   | This is the input for the analog signal from the phone line. The modem extracts the information in this modulated carrier and converts it into a serial data stream for presentation at RD output.                                                                                                                                                          |  |                                                                                                                                                          |  |  |  |
| A <sub>0</sub>  | 25      | 34      | 0   | This analog output is the modulated carrier to be conditioned and sent over the phone line.                                                                                                                                                                                                                                                                 |  |                                                                                                                                                          |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter             |    | Symbol                   | Condition                   | Rating                       | Unit |  |
|-----------------------|----|--------------------------|-----------------------------|------------------------------|------|--|
| Dower Supply Voltage  |    | VA                       |                             | –0.3 to 15                   |      |  |
| Power Supply Voltage  |    | V <sub>D</sub> Ta = 25°C |                             | -0.3 to 7                    | V    |  |
| Analog Input Voltage  | *1 | VIA                      | With respect<br>to AG or DG | -0.3 to V <sub>A</sub> + 0.3 | v    |  |
| Digital Input Voltage | *2 | V <sub>ID</sub>          |                             | -0.3 to V <sub>D</sub> + 0.3 |      |  |
| Operating Temperature |    | T <sub>op</sub>          | _                           | 0 to +70                     | 00   |  |
| Storage Temperature   |    | T <sub>STG</sub>         | _                           | –55 to 150                   |      |  |

\*1 CDR2,  $A_{IN}$ \*2 X1, LT, CC, RS1, RS2, XD, CD2, RD2, M, FT, T<sub>S1</sub>, T<sub>S2</sub>

\*3 CD2 is I/O terminal

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                       | Symbol          | Condition                            | Min. | Тур.     | Max. | Unit   |
|---------------------------------|-----------------|--------------------------------------|------|----------|------|--------|
|                                 | VA              | With respect to AG                   | 10.8 | 12.0     | 13.2 |        |
| Power Supply Voltage            | VD              | With respect to DG                   | 4.75 | 5.00     | 5.25 | V      |
|                                 | AG, DG          | —                                    | _    | 0        |      |        |
| Operating Temperature           | T <sub>op</sub> | —                                    | 0    | _        | 70   | °C     |
| CRYSTAL                         | —               | —                                    |      | 3.579545 | _    | MHz    |
| R <sub>1</sub>                  | _               | Transformer impedance = 600 $\Omega$ |      | 600      | _    | Ω      |
| R <sub>2</sub>                  | _               |                                      |      | 51       | _    |        |
| R <sub>3</sub>                  | —               |                                      |      | 51       | _    |        |
| R <sub>4</sub>                  | —               |                                      |      | 51       | _    | ]      |
| R <sub>5</sub>                  | —               |                                      |      | 51       | _    | kΩ     |
| R <sub>6</sub>                  | _               | —                                    | _    | 51       | _    | K52    |
| R <sub>7</sub>                  | _               |                                      |      | 51       | _    |        |
| R <sub>8</sub>                  | _               |                                      |      | 33       | _    |        |
| R <sub>9</sub>                  | _               |                                      |      | 51       | _    |        |
| C <sub>0</sub> , C <sub>1</sub> |                 |                                      |      | 0.047    | _    |        |
| C <sub>2</sub>                  | _               |                                      |      | 2.2      | _    |        |
| C <sub>3</sub>                  | _               |                                      | 22   | _        |      | ]<br>r |
| C4                              |                 | —                                    | 0.01 |          |      | μF     |
| C <sub>5</sub>                  | _               |                                      |      | 10       |      |        |
| C <sub>6</sub>                  | _               |                                      |      | 10       | _    |        |

Application circuits using above conditions are provided in Fig. 8.

### **ELECTRICAL CHARACTERISTICS**

#### **DC and Digital Interface Characteristics**

|                         |    |                 | (V <sub>A</sub> = 12     | 2 V ±10%, V     | ′ <sub>D</sub> = 5 V ±5 | %, Ta = 0 1 | to 70°C) |
|-------------------------|----|-----------------|--------------------------|-----------------|-------------------------|-------------|----------|
| Parameter               |    | Symbol          | Condition                | Min.            | Тур.                    | Max.        | Unit     |
| Dower Cupply Current    |    | IA              | Ordinary                 |                 | 7.5                     | 15.0        |          |
| Power Supply Current    |    | ID              | operation                |                 | 1.0                     | 2.0         | mA       |
| Januari Lankana Ouwanat | *1 | Ι <sub>ΙL</sub> | $V_{I} = 0 V$            | -10             |                         | 10          |          |
| Input Leakage Currnet   | Ϋ́ | IIH             | $V_I = V_D$              | -10             |                         | 10          | μA       |
|                         | *1 | VIL             | —                        | 0               |                         | 0.8         |          |
| Input Voltage           | I  | VIH             | —                        | 2.2             |                         | VD          | v        |
|                         | *0 | V <sub>OL</sub> | I <sub>OL</sub> = 1.6 mA | 0               |                         | 0.4         |          |
| Output Voltage          | *2 | V <sub>OH</sub> | I <sub>0H</sub> = 400 μA | $0.8 \times VD$ |                         | VD          |          |
|                         |    |                 |                          |                 |                         |             |          |

\*1 LT,  $\overline{\text{CC}}$ ,  $\overline{\text{RS1}}$ ,  $\overline{\text{RS2}}$ , XD,  $\overline{\text{CD2}}$ , RD2, M, FT, T<sub>S1</sub>, T<sub>S2</sub>

\*2 CLK,  $\overline{\text{CS}}$ , RD,  $\overline{\text{CD1}}$ ,  $\overline{\text{CD2}}$ , RD1

\*3  $\overline{\text{CD2}}$  is I/O terminal.

#### **Analog Interface Characteristics**

#### 1. MSM6926

Transmit carrier out  $(A_O)$ 

| Parameter                                         |            | Symbol           | Condition                           | Min.               | Тур.            | Max.                | Unit   |
|---------------------------------------------------|------------|------------------|-------------------------------------|--------------------|-----------------|---------------------|--------|
| ORIGINATE MODE                                    | Mark<br>1  | f <sub>OM</sub>  |                                     | 974                | 980             | 986                 |        |
| Carrier Frequency                                 | Space<br>0 | f <sub>OS</sub>  | f <sub>CRYSTAL</sub> = 3.579545 MHz | 1174               | 1180            | 1186                | 11-    |
| ANSWER MODE                                       | Mark<br>1  | f <sub>AM</sub>  | 1CRYSTAL = 0.073040 WHILE           | 1644               | 1650            | 1656                | Hz     |
| Carrier Frequency                                 | Space<br>0 | f <sub>AS</sub>  | -                                   | 1844               | 1850            | 1856                |        |
| Output Resistance                                 |            | R <sub>OXA</sub> | _                                   |                    |                 | 200                 | Ω      |
| Load Resistance                                   |            | R <sub>LXA</sub> | —                                   | 50                 |                 | —                   | kΩ     |
| Load Capacitance                                  |            | C <sub>LXA</sub> | —                                   |                    |                 | 100                 | pF     |
| Transmit Level                                    |            | V <sub>OXA</sub> | —                                   | 4                  | 6               | 8                   | *1 dBm |
| Output Offset Voltage                             |            | V <sub>OSX</sub> | _                                   | $\frac{V_A}{2}$ -1 | $\frac{V_A}{2}$ | $\frac{V_A}{2}$ + 1 | V      |
| Out-of-Band Energy<br>(Referred to Carrier Level) |            | E <sub>OX</sub>  | $C_1 = 0.047 \ \mu F$               | R                  | efer to Fig.    | 1                   | dB     |

#### Receive carrier input (A<sub>IN</sub>)

| Parameter                  |     | Symbol              | Condition                                | Min. | Тур. | Max. | Unit   |
|----------------------------|-----|---------------------|------------------------------------------|------|------|------|--------|
| Input Resistance           |     | R <sub>IRA</sub>    | —                                        | 100  |      | —    | kΩ     |
| Receive Signal Level Range |     | VIRA                | —                                        | -48  |      | -6   |        |
| Conviou Detect Louis       | ON  | V <sub>CD</sub> ON  | $R_8 = 33 \text{ k}\Omega \text{ *}2$    | _    |      | -43  | *1 dBm |
| Carrier Detect Level       | OFF | V <sub>CD</sub> OFF | R <sub>9</sub> = 51 kΩ                   | -48  |      |      |        |
| Carrier Detect Hysteresis  |     | H <sub>YS</sub>     | V <sub>CD</sub> ON – V <sub>CD</sub> OFF | 2    |      |      | dB     |

Receive filter

| Parameter                  | Symbol          |               | Condition                  | Min. | Тур. | Max. | Unit |
|----------------------------|-----------------|---------------|----------------------------|------|------|------|------|
| Crown Dolay Distortion     | Dat             | ORIG.<br>MODE | 1600 to 1900 Hz            | _    | 800  |      |      |
| Group Delay Distortion     | D <sub>DL</sub> | ANS.<br>MODE  | 930 to 1230 Hz             |      | 850  |      | μs   |
| Adjacent Channel Rejection | L <sub>AC</sub> |               | $V_{AIN} = -6 \text{ dBm}$ | 50   | _    |      | dB   |

Notes: \*1 0 dBm = 0.775 Vrms

\*2 The resistor values are typical



Figure 1 MSM6926 Out-of-Band Energy Referred to Carrier Level (C1 = 0.047  $\mu\text{F})$ 



Figure 2 MSM6926 Low Band Filter



Figure 3 MSM6926 High Band Filter

#### 2. MSM6946

Transmit carrier out  $(A_O)$ 

|                                                   |            |                  | (-A                                 |                    |                 | ,<br>               | ,<br>, |
|---------------------------------------------------|------------|------------------|-------------------------------------|--------------------|-----------------|---------------------|--------|
| Parameter                                         |            | Symbol           | Condition                           | Min.               | Тур.            | Max.                | Unit   |
| ORIGINATE MODE                                    | Mark<br>1  | f <sub>OM</sub>  |                                     | 1264               | 1270            | 1276                |        |
| Carrier Frequency                                 | Space<br>0 | f <sub>OS</sub>  | f                                   | 1064               | 1070            | 1076                |        |
| ANSWER MODE                                       | Mark<br>1  | f <sub>AM</sub>  | f <sub>CRYSTAL</sub> = 3.579545 MHz | 2219               | 2225            | 2231                | Hz     |
| Carrier Frequency                                 | Space<br>0 | f <sub>AS</sub>  |                                     | 2019               | 2025            | 2031                |        |
| Output Resistance                                 |            | R <sub>OXA</sub> | —                                   | —                  | —               | 200                 | Ω      |
| Load Resistance                                   |            | R <sub>LXA</sub> | —                                   | 50                 | —               | —                   | kΩ     |
| Load Capacitance                                  |            | C <sub>LXA</sub> | —                                   | —                  | —               | 100                 | pF     |
| Transmit Level                                    |            | V <sub>OXA</sub> | —                                   | 4                  | 6               | 8                   | *1 dBm |
| Output Offset Voltage                             |            | V <sub>OSX</sub> | _                                   | $\frac{V_A}{2}$ -1 | $\frac{V_A}{2}$ | $\frac{V_A}{2}$ + 1 | V      |
| Out-of-Band Energy<br>(Referred to Carrier Level) |            | E <sub>OX</sub>  | C <sub>1</sub> = 0.047 μF           | R                  | efer to Fig.    | 4                   | dB     |

#### $(V_A = 12 \text{ V} \pm 10\%, V_D = 5 \text{ V} \pm 5\%, \text{ Ta} = 0 \text{ to } 70^{\circ}\text{C})$

#### Receive carrier input (A<sub>IN</sub>)

| Parameter                  |     | Symbol              | Condition                             | Min. | Тур. | Max. | Unit   |
|----------------------------|-----|---------------------|---------------------------------------|------|------|------|--------|
| Input Resistance           |     | R <sub>IRA</sub>    |                                       | 100  |      |      | kΩ     |
| Receive Signal Level Range |     | V <sub>IRA</sub>    |                                       | -48  |      | -6   |        |
| Comien Detect Level        | ON  | V <sub>CD</sub> ON  | $R_8 = 33 \text{ k}\Omega \text{ *}2$ |      |      | -43  | *1 dBm |
| Carrier Detect Level       | OFF | V <sub>CD</sub> OFF | R <sub>9</sub> = 51 kΩ                | -48  |      |      | -      |
| Carrier Detect Hysteresis  |     | H <sub>YS</sub>     | $V_{CD} ON - V_{CD} OFF$              | 1.5  |      |      | dB     |

**Receive Filter** 

| Parameter                  | Symbol          |                           | Condition       | Min. | Тур. | Max. | Unit |
|----------------------------|-----------------|---------------------------|-----------------|------|------|------|------|
| Group Delay Distortion     | D <sub>DL</sub> | ORIG.<br>MODE             | 1975 to 2275 Hz | _    | 650  | _    |      |
| Group Delay Distortion     |                 | ANS.<br>MODE              | 1020 to 1320 Hz | _    | 750  |      | – μs |
| Adjacent Channel Rejection | L <sub>AC</sub> | V <sub>AIN</sub> = -6 dBm |                 | 50   |      |      | dB   |

Notes: \*1 0 dBm = 0.775 Vrms

\*2 The resistor values are typical



Figure 4 MSM6946 Out-of-Band Energy Referred to Carrier Level (C<sub>1</sub> = 0.047  $\mu$ F)



Figure 5 MSM6946 Low Band Filter



Figure 6 MSM6946 High Band Filter

#### **Demodulated Bit Characteristics**

| $(V_A = 12 V \pm 10\%, V_D = 5 V \pm 5\%, Ta = 0 \text{ to } 70^{\circ}\text{C})$ | (V <sub>A</sub> = | 12 V ±10% | $V_{\rm D} = 5 \text{ V} \pm 5\%$ | $a_{0}$ , Ta = 0 to 70°C) |
|-----------------------------------------------------------------------------------|-------------------|-----------|-----------------------------------|---------------------------|
|-----------------------------------------------------------------------------------|-------------------|-----------|-----------------------------------|---------------------------|

| Parameter                   | Symbol | Condition                                                                                                            | Min. | Тур.             | Max. | Unit |
|-----------------------------|--------|----------------------------------------------------------------------------------------------------------------------|------|------------------|------|------|
| Peak Intersymbol Distortion | ID     | Back-to-back over input<br>signal range –6 to –40 dBm.<br>511-bit test pattern.                                      | —    | 6                | _    | %    |
| Bit Error Rate              | BER    | Back-to-back with 0.3 to<br>3.4 kHz flat noise.<br>Receive signal level –25 dBm.<br>511-bit test pattern<br>S/N 5 dB | _    | 10 <sup>-5</sup> | _    |      |

#### **Timing Characteristics**

#### 1. MSM6926

#### $(V_A = 12 V \pm 10\%, V_D = 5 V \pm 5\%, Ta = 0 \text{ to } 70^{\circ}\text{C})$

|                    |                     |                                                                         | 1 1 1 | · · - | , - , - |                      | 70, Tu = 0 |      |  |
|--------------------|---------------------|-------------------------------------------------------------------------|-------|-------|---------|----------------------|------------|------|--|
| Parameter          | Symbol              | Condition                                                               | TS2   | TS1   | Min.    | Тур.                 | Max.       | Unit |  |
| RS/CS Delay Time   | T <sub>RC</sub> ON  |                                                                         | 0     | 0     | 395     | 400                  | 405        |      |  |
|                    |                     | <u>RS1</u> = "0"                                                        | 0     | 1     | 25      | 30                   | 35         |      |  |
|                    | IRC UN              | $\rightarrow \overline{\text{CS}} = "0"$                                | 1     | 0     | 345     | 350                  | 355        |      |  |
|                    |                     |                                                                         | 1     | 1     | Exte    | rnal delay t         | imer       | 1    |  |
|                    | T <sub>RC</sub> OFF | $\overline{\text{RS1}} = "1" \\ \rightarrow \overline{\text{CS}} = "1"$ | *     | *     | 0       |                      | 0.5        |      |  |
|                    | T <sub>CD</sub> ON  | _                                                                       | 0     | 0     | 300     | _                    | 320        | ]    |  |
|                    |                     |                                                                         | 0     | 1     | 5       | _                    | 20         | ms   |  |
| CD/ON Delay Time   |                     |                                                                         | 1     | 0     | 150     |                      | 170        |      |  |
|                    |                     |                                                                         | 1     | 1     | Exte    | External delay timer |            |      |  |
|                    |                     |                                                                         | 0     | 0     | 20      |                      | 70         |      |  |
| CD/OFF Delay Time  | T OF                |                                                                         | 0     | 1     | 20      |                      | 70         |      |  |
|                    | T <sub>CD</sub> OF  | _                                                                       | 1     | 0     | 10      |                      | 40         |      |  |
|                    |                     |                                                                         | 1     | 1     | Exte    | rnal delay t         | imer       | 1    |  |
| Soft Turn-OFF Time | T <sub>ST</sub>     | _                                                                       | *     | *     |         | 10                   |            | 1    |  |

Refer to Fig. 7 Notes: \*: Irrespective of I/O condition

#### **OKI** Semiconductor

#### 2. MSM6946

| Parameter          | Symbol              | Condition                                                               | TS2 | TS1 | Min. | Typ.                 | Max. | Unit |
|--------------------|---------------------|-------------------------------------------------------------------------|-----|-----|------|----------------------|------|------|
|                    |                     |                                                                         | 0   | 0   | 195  | 200                  | 205  |      |
|                    |                     | <del>RS1</del> = "0"                                                    | 0   | 1   |      | +                    | _    |      |
| RS/CS Delay Time   | T <sub>RC</sub> ON  | $\rightarrow \overline{\text{CS}} = "0"$                                | 1   | 0   | _    | +                    | _    |      |
| N3/03 Delay Tillie |                     |                                                                         | 1   | 1   | Exte | External delay timer |      |      |
|                    | T <sub>RC</sub> OFF | $\overline{\text{RS1}} = "1" \\ \rightarrow \overline{\text{CS}} = "1"$ | *   | *   | 0    |                      | 0.5  |      |
|                    |                     | _                                                                       | 0   | 0   | 100  | _                    | 120  |      |
|                    | T ON                |                                                                         | 0   | 1   | _    | +                    | _    | ms   |
| CD/ON Delay Time   | T <sub>CD</sub> ON  |                                                                         | 1   | 0   | —    | +                    | _    |      |
|                    |                     |                                                                         | 1   | 1   | Exte | External delay timer |      |      |
|                    |                     |                                                                         | 0   | 0   | 10   |                      | 50   |      |
| CD/OFF Delay Time  |                     |                                                                         | 0   | 1   | _    | +                    |      |      |
|                    | T <sub>CD</sub> OF  | _                                                                       | 1   | 0   | _    | +                    |      |      |
|                    |                     |                                                                         | 1   | 1   | Exte | rnal delay t         | imer |      |
| Soft Turn-OFF Time | T <sub>ST</sub>     | _                                                                       | *   | *   | _    | 10                   |      | 1    |

 $(V_A = 12 \text{ V} \pm 10\%, V_D = 5 \text{ V} \pm 5\%, \text{ Ta} = 0 \text{ to } 70^{\circ}\text{C})$ 

Refer to Fig. 8 Notes: \*: Irrespective of I/O condition +: Reserved

#### **TIMING DIAGRAM**



Figure 7 MSM6926/6946 Timing Diagram

#### **APPLICATION CIRCUIT**



- Notes: 1. The crystal should be wired in close physical proximity to the device.
  - 2. High level signals should not be routed next to low level signals.
  - 3. Bypass capacitors on V<sub>A</sub>, SG1, and SG2 should be as close to the device as possible.
  - 4. AG and DG should be connected as close to the system ground as possible.

#### Eiguro 9 Application Circuit Lloing MSM6026DS/MSM6046DS



Figure 9 MSM6926RS/MSM6946RS Application

| C <sub>0</sub> , C <sub>1</sub> | 0.047 μF | R <sub>2</sub> | 51 kΩ                                  | R <sub>6</sub> | (51 k $\Omega$ ) Receive signal level |
|---------------------------------|----------|----------------|----------------------------------------|----------------|---------------------------------------|
| C <sub>2</sub>                  | 2.2 μF   | R <sub>3</sub> | 51 kΩ                                  | R <sub>7</sub> | 51 kΩ                                 |
| C <sub>3</sub>                  | 1 μF     | R <sub>4</sub> | 51 kΩ                                  | R <sub>8</sub> | (33 k $\Omega$ ) Carrier detect level |
| R <sub>1</sub>                  | 600 Ω    | R <sub>5</sub> | (51 k $\Omega$ ) Transmit signal level | R <sub>9</sub> | 51 kΩ                                 |

Note: The signal level on the A<sub>IN</sub> pin should not exceed –6 dBm.



**External Oscillator Connection** 

Figure 10



(A) RS/CS delay, (B) CD/ON delay, (C) CD/OFF delay

Note: Supply voltage equals V<sub>D</sub> for all gates.

\*: The desired delay can be realized by selecting the appropriate bits from 4020's outputs. The number of the bits is not always 3. Each delay can be set differently from built-in delays.

#### Figure 11 External Delays Connection



Figure 12 Equivalent Logic Interface of the Integrated Modem



Figure 13 External Resistor Connection for the Setting of Carrier Detect Level

#### PACKAGE DIMENSIONS

(Unit : mm)







Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).





Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).