#### 查询SN74ALS166DBR供应商

## 捷多邦,专业PCB打样工厂,24小时加急出SN74ALS166 PARALLEL-LOAD 8-BIT SHIFT REGISTER

D, DB, OR N PACKAGE

SDAS156D - APRIL 1982 - REVISED AUGUST 2000

- Synchronous Load
- Direct Overriding Clear
- Parallel-to-Serial Conversion
- Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages and Standard Plastic (N) DIP

#### description

The SN74ALS166 parallel-load 8-bit shift register is compatible with most other TTL logic families. All inputs are buffered to lower the drive requirements. Input clamping diodes minimize switching transients and simplify system design.



These parallel-in or serial-in, serial-out registers have a complexity of 77 equivalent gates on the chip. They feature gated clocks (CLK and CLK INH) inputs and an overriding clear (CLR) input. The parallel-in or serial-in modes are established by the shift/load (SH/LD) input. When high, SH/LD enables the serial data (SER) input and couples the eight flip-flops for serial shifting with each clock pulse. When low, the parallel (broadside) data (A–H) inputs are enabled and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of the clock pulse through a two-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either of the clock inputs high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running and the register can be stopped on command with the clock input. CLK INH should be changed to the high level only when CLK is high. The buffered CLR overrides all other inputs, including CLK, and sets all flip-flops to zero.

The SN74ALS166 is characterized for operation from 0°C to 70°C.

| INPUTS |       |                    |            |          |    |                 | RNAL            |                          |
|--------|-------|--------------------|------------|----------|----|-----------------|-----------------|--------------------------|
| CLR    | SH/LD | CLK INH            | CLK        | PARALLEL |    | OUTI            | PUTS            | OUTPUT<br>Q <sub>H</sub> |
| CLK    | SH/LD | CLK INH CLK SER AH |            | ΑΗ       | QA | QB              |                 |                          |
| L      | Х     | Х                  | Х          | Х        | Х  | L               | L               | L                        |
| Н      | Х     | 075                | L          | Х        | X  | Q <sub>A0</sub> | $Q_{B0}$        | Q <sub>H0</sub>          |
| н      | L     | L                  | $\uparrow$ | Х        | ah | а               | b               | h                        |
| Н      | Н     | L                  | $\uparrow$ | Н        | X  | н               | Q <sub>An</sub> | Q <sub>Gn</sub>          |
| Н      | Н     | L                  | $\uparrow$ | L        | X  | L               | Q <sub>An</sub> | QGn                      |
| Н      | Х     | Н                  | $\uparrow$ | Х        | X  | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>H0</sub>          |

#### FUNCTION TABLE



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SDAS156D - APRIL 1982 - REVISED AUGUST 2000

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12.





SDAS156D - APRIL 1982 - REVISED AUGUST 2000



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                  |            | 0.5 V to 7 V    |
|--------------------------------------------------------|------------|-----------------|
| Input voltage range, V <sub>1</sub>                    |            | . –0.5 V to 7 V |
| Package thermal impedance, $\theta_{JA}$ (see Note 1): | D package  | 73°C/W          |
|                                                        | DB package | 82°C/W          |
|                                                        | N package  | 67°C/W          |
| Storage temperature range, Tstg                        |            | -65°C to 150°C  |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTE 1: The periods the real impedance is calculated in accordance with JESD 51.7.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|                |                                | MIN | NOM | MAX  | UNIT |
|----------------|--------------------------------|-----|-----|------|------|
| Vcc            | Supply voltage                 | 4.5 | 5   | 5.5  | V    |
| VIH            | High-level input voltage       | 2   |     |      | V    |
| VIL            | Low-level input voltage        |     |     | 0.8  | V    |
| ЮН             | High-level output current      |     |     | -0.4 | mA   |
| IOL            | Low-level output current       |     |     | 8    | mA   |
| Т <sub>А</sub> | Operating free-air temperature | 0   |     | 70   | °C   |



SDAS156D - APRIL 1982 - REVISED AUGUST 2000

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TES                        | TEST CONDITIONS           |                    |      |      | UNIT  |  |
|-----------------|----------------------------|---------------------------|--------------------|------|------|-------|--|
| VIK             | $V_{CC} = 4.5 V,$          | lı = –18 mA               |                    |      | -1.5 | V     |  |
| V <sub>OH</sub> | $V_{CC} = 4.5 V$ to 5.5 V, | I <sub>OH</sub> = -0.4 mA | V <sub>CC</sub> –2 |      |      | V     |  |
|                 | V <sub>CC</sub> = 4.5 V    | $I_{OL} = 4 \text{ mA}$   |                    | 0.25 | 0.4  | 0.4 V |  |
| V <sub>OL</sub> | VCC = 4.5 V                | I <sub>OL</sub> = 8 mA    |                    | 0.35 | 0.5  | v     |  |
| lj              | V <sub>CC</sub> = 5.5 V,   | $V_{I} = 7 V$             |                    |      | 0.1  | mA    |  |
| Iн              | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V    |                    |      | 20   | μA    |  |
| ۱ <sub>IL</sub> | V <sub>CC</sub> = 5.5 V,   | $V_I = 0.4 V$             |                    |      | -0.1 | mA    |  |
| I0‡             | $V_{CC} = 5.5 V,$          | V <sub>O</sub> = 2.25 V   | -30                |      | -112 | mA    |  |
| ICC             | V <sub>CC</sub> = 5.5 V,   | See Note 2                |                    | 14   | 24   | mA    |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 2: With 4.5 V applied to SER and all other inputs, except the clock, grounded, I<sub>CC</sub> is measured after a clock transition from 0 V to 4.5 V.

## timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                        |          | MIN | MAX | UNIT |  |
|-----------------|----------------------------------------|----------|-----|-----|------|--|
| fclock          | Clock frequency                        |          |     | 45  | MHz  |  |
|                 | CLR low                                |          | 9   |     |      |  |
| tw              | Pulse duration                         | CLK high | 10  |     | ns   |  |
|                 | CLK low                                |          |     |     |      |  |
|                 |                                        | SH/LD    | 16  |     |      |  |
| t <sub>su</sub> | Setup time before CLK↑                 | Data     | 7   |     | ns   |  |
|                 |                                        | 11       |     |     |      |  |
| t <sub>h</sub>  | Hold time, data after CLK <sup>↑</sup> |          | 3   |     | ns   |  |

# switching characteristics over recommended operating conditions (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр† | МАХ | UNIT |
|------------------|-----------------|----------------|-----|------|-----|------|
| fmax             |                 |                | 45  |      |     | MHz  |
| <sup>t</sup> PHL | CLR             | Q <sub>H</sub> | 4   | 9    | 14  | ns   |
| <sup>t</sup> PLH | CLK             | 0              | 2   | 7    | 12  |      |
| <sup>t</sup> PHL | ULK             | QH             | 2   | 9    | 13  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



SDAS156D - APRIL 1982 - REVISED AUGUST 2000



**VOLTAGE WAVEFORMS** 

NOTES: A.  $\ensuremath{\mathsf{C}}\xspace_L$  includes probe and jig capacitance.

B. Propagation delay times (t<sub>PLH</sub> and t<sub>PHL</sub>) are measured at  $t_{n+1}$ . Proper shifting of data is verified at  $t_{n+8}$  with a functional test.

- C. A clear pulse is applied prior to each test.
- D.  $t_n = bit time before clocking transition, t_{n+1} = bit time after one clocking transition, and t_{n+8} = bit time after eight clocking transitions.$

E. The clock pulse has the following characteristics:  $t_{W(clock)} \le 20$  ns and PRR = 1 MHz. The clear pulse has the following characteristics:  $t_{W(clear)} \le 20$  ns.

F. All pulse generators have the following characteristics:  $Z_0 \approx 50 \Omega$ ;  $t_f = t_f = 2 \text{ ns. Duty cycle} = 50\%$  when testing  $f_{max}$ .

#### Figure 1. Load Circuit and Voltage Waveforms





## PACKAGE OPTION ADDENDUM

30-Mar-2005

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------------------|
| SN74ALS166D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74ALS166DBR    | ACTIVE                | SSOP            | DB                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74ALS166DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| SN74ALS166N      | ACTIVE                | PDIP            | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| SN74ALS166NSR    | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

🖄 Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

The 20 pin end lead shoulder width is a vendor option, either half or full width.



## D (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012 variation AC.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

#### PLASTIC SMALL-OUTLINE





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

#### Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated