# ANALOG

# **DSP** Microcomputer

# ADSP-2171/ADSP-2172/ADSP-2173

FEATURES

30 ns Instruction Cycle Time (33 MIPS) from 16.67 MHz Crystal at 5.0 V

50 ns Instruction Cycle Time (20 MIPS) from 10 MHz Crvstal at 3.3 V

ADSP-2100 Family Code & Function Compatible with New Instruction Set Enhancements for Bit Manipulation Instructions, Multiplication Instructions, Biased Rounding, and Global Interrupt Masking **Bus Grant Hang Logic** 

2K Words of On-Chip Program Memory RAM

2K Words of On-Chip Data Memory RAM

8K Words of On-Chip Program Memory ROM (ADSP-2172)

8- or 16-Bit Parallel Host Interface Port 300 mW Typical Power Dissipation at 5.0 V at 30 ns 70 mW Typical Power Dissipation at 3.3 V at 50 ns Powerdown Mode Featuring Less than 0.55 mW (ADSP-

- 2171/ADSP-2172) or 0.36 mW (ADSP-2173) CMOS Standby Power Dissipation with 100 Cycle Recovery from Powerdown
- Dual Purpose Program Memory for Both Instruction and Data Storage
- Independent ALU, Multiplier/Accumulator, and Barrel **Shifter Computational Units**

Two Independent Data Address Generators **Powerful Program Sequencer Provides** 

Zero Overhead Looping

**Conditional Instruction Execution** 

Two Double-Buffered Serial Ports with Companding

- Hardware and Automatic Data Buffering Programmable 16-Bit Interval Timer with Prescaler **Programmable Wait State Generation**
- Automatic Booting of Internal Program Memory from Byte-Wide External Memory, e.g., EPROM, or

Through Host Interface Port

Stand-Alone ROM Execution (Optional) Single-Cycle Instruction Execution Single-Cycle Context Switch **Multifunction Instructions** Three Edge- or Level-Sensitive External Interrupts Low Power Dissipation in Standby Mode 128-Lead TQFP and 128-Lead PQFP

#### **GENERAL DESCRIPTION**

The ADSP-2171, ADSP-2172, and ADSP-2173 are single-chip microcomputers optimized for digital signal processing (DSP) and other high-speed numeric processing applications. The ADSP-2171 and ADSP-2172 are designed for 5.0 V applications. The ADSP-2173 is designed for 3.3 V applications. The ADSP-2172 also has 8K words (24-bit) of program ROM.

#### REV. A



### FUNCTIONAL BLOCK DIAGRAM



The ADSP-217x combines the ADSP-2100 base architecture (three computational units, data address generators, and a program sequencer) with two serial ports, a host interface port, a programmable timer, extensive interrupt capabilities, and onchip program and data memory.

In addition, the ADSP-217x supports new instructions, which include bit manipulations-bit set, bit clear, bit toggle, bit testnew ALU constants, new multiplication instruction (x squared), biased rounding, and global interrupt masking, for increased flexibility. The ADSP-217x also has a Bus Grant Hang Logic (BGH) feature.

The ADSP-217x provides 2K words (24-bit) of program RAM and 2K words (16-bit) of data memory. The ADSP-2172 provides an additional 8K words (24-bit) of program ROM. Powerdown circuitry is also provided to meet the low power needs of battery operated portable equipment. The ADSP-217x is available in 128-pin TQFP and 128-pin PQFP packages.

Fabricated in a high-speed, double metal, low power, CMOS process, the ADSP-217X operates with a 30 ns instruction cycle time. Every instruction can execute in a single processor cycle.

The ADSP-217x's flexible architecture and comprehensive instruction set allow the processor to perform multiple operations in parallel. In one processor cycle the ADSP-217x can:

- generate the next program address
- fetch the next instruction
- perform one or two data moves
- update one or two data address pointers
- perform a computational operation
- This takes place while the processor continues to:
- receive and transmit data through the two serial ports
- receive and/or transmit data through the host interface port
- decrement timer
- © Analog Devices, Inc., 1995

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or

#### **Development System**

The ADSP-2100 Family Development Software, a complete set of tools for software and hardware system development, supports the ADSP-217x. The System Builder provides a high-level method for defining the architecture of systems under development. The Assembler has an algebraic syntax that is easy to program and debug. The Linker combines object files into an executable file. The Simulator provides an interactive instruction-level simulation with a reconfigurable user interface to display different portions of the hardware environment. A PROM Splitter generates PROM programmer compatible files. The C Compiler, based on the Free Software Foundation's GNU C Compiler, generates ADSP-217x assembly source code. The Runtime Library includes over 100 ANSI-standard mathematical and DSP-specific functions.

EZ-Tools, low cost, easy-to-use hardware tools, also support the ADSP-217x.

The ADSP-217x EZ-ICE<sup>®</sup> Emulator aids in the hardware debugging of ADSP-217x systems. The emulator consists of hardware, host computer resident software, the emulator probe, and the pin adaptor. The emulator performs a full range of emulation functions including stand-alone operation or operation in the target, setting up to 20 breakpoints, single-step or full-speed operation in the target, examining and altering registers and memory values, and PC upload/download functions. If you plan to use the emulator, you should consider the emulator's restrictions (differences between emulator and processor operation).

The EZ-LAB<sup>®</sup> Evaluation Board is a PC plug-in card, but it can operate in stand-alone mode. The evaluation board/system development board executes EPROM-based or downloaded programs. Modular Analog Front End daughter cards with different codecs will be made available.

EZ-ICE and EZ-LAB are registered trademarks of Analog Devices, Inc.

#### **Additional Information**

This data sheet provides a general overview of ADSP-217x functionality. For additional information on the architecture and instruction set of the processor, refer to the *ADSP-2100 Family User's Manual*. For more information about the Development System and ADSP-217x programmer's reference information, refer to the *ADSP-2100 Family Assembler Tools & Simulator Manual*.

#### **ARCHITECTURE OVERVIEW**

Figure 1 is an overall block diagram of the ADSP-217x. The processor contains three independent computational units: the ALU, the multiplier/accumulator (MAC) and the shifter. The computational units process 16-bit data directly and have provisions to support multiprecision computations. The ALU performs a standard set of arithmetic and logic operations; division primitives are also supported. The MAC performs single-cycle multiply, multiply/add and multiply/subtract operations with 40 bits of accumulation. The shifter performs logical and arithmetic shifts, normalization, denormalization, and derive exponent operations. The shifter can be used to efficiently implement numeric format control including multiword and block floating-point representations.

The internal result (R) bus directly connects the computational units so that the output of any unit may be the input of any unit on the next cycle.

A powerful program sequencer and two dedicated data address generators ensure efficient delivery of operands to these computational units. The sequencer supports conditional jumps, subroutine calls and returns in a single cycle. With internal loop counters and loop stacks, the ADSP-217x executes looped code with zero overhead; no explicit jump instructions are required to maintain the loop.



Figure 1. ADSP-217x Block Diagram

Two data address generators (DAGs) provide addresses for simultaneous dual operand fetches (from data memory and program memory). Each DAG maintains and updates four address pointers. Whenever the pointer is used to access data (indirect addressing), it is post-modified by the value of one of four possible modify registers. A length value may be associated with each pointer to implement automatic modulo addressing for circular buffers.

Efficient data transfer is achieved with the use of five internal buses.

- Program Memory Address (PMA) Bus
- Program Memory Data (PMD) Bus
- Data Memory Address (DMA) Bus
- Data Memory Data (DMD) Bus
- Result (R) Bus

The two address buses (PMA and DMA) share a single external address bus, allowing memory to be expanded off-chip, and the two data buses (PMD and DMD) share a single external data bus.

Program memory can store both instructions and data, permitting the ADSP-217x to fetch two operands in a single cycle, one from program memory and one from data memory. The ADSP-217x can fetch an operand from on-chip program memory and the next instruction in the same cycle.

The memory interface supports slow memories and memorymapped peripherals with programmable wait state generation. External devices can gain control of external buses with bus request/grant signals ( $\overline{BR}$  and  $\overline{BG}$ ). One execution mode (Go Mode) allows the ADSP-217x to continue running from internal memory. Normal execution mode requires the processor to halt while buses are granted.

In addition to the address and data bus for external memory connection, the ADSP-217x has a configurable 8- or 16-bit Host Interface Port (HIP) for easy connection to a host processor. The HIP is made up of 16 data/address pins and 11 control pins. The HIP is extremely flexible and provides a simple interface to a variety of host processors. For example, the Motorola 68000 series, the Intel 80C51 series and the Analog Devices' ADSP-2101 can be easily connected to the HIP. The host processor can initialize the ASDP-217x's on-chip memory through the HIP.

The ADSP-217x can respond to eleven interrupts. There can be up to three external interrupts, configured as edge or level sensitive, and eight internal interrupts generated by the Timer, the Serial Ports ("SPORTs"), the HIP, the powerdown circuitry, and software. There is also a master RESET signal.

The two serial ports provide a complete synchronous serial interface with optional companding in hardware and a wide variety of framed or frameless data transmit and receive modes of operation. Each port can generate an internal programmable serial clock or accept an external serial clock.

Boot circuitry provides for loading on-chip program memory automatically from byte-wide external memory. After reset, seven wait states are automatically generated. This allows, for example, a 30 ns ADSP-217x to use an external 200 ns EPROM as boot memory. Multiple programs can be selected

# ADSP-2171/ADSP-2172/ADSP-2173

and loaded from the EPROM with no additional hardware. The on-chip program memory can also be initialized through the HIP.

The ADSP-217x features three general-purpose flag outputs whose states can be simultaneously changed through software. You can use these outputs to signal an event to an external device. In addition, the data input and output pins on SPORT1 can be alternatively configured as an input flag and an output flag.

A programmable interval timer generates periodic interrupts. A 16-bit count register (TCOUNT) is decremented every n processor cycles, where n-l is a scaling value stored in an 8-bit register (TSCALE). When the value of the count register reaches zero, an interrupt is generated and the count register is reloaded from a 16-bit period register (TPERIOD).

The ADSP-217x instruction set provides flexible data moves and multifunction (one or two data moves with a computation) instructions. Every instruction can be executed in a single processor cycle. The ADSP-217x assembly language uses an algebraic syntax for ease of coding and readability. A comprehensive set of development tools supports program development.

#### Serial Ports

The ADSP-217x incorporates two complete synchronous serial ports (SPORT0 and SPORT1) for serial communications and multiprocessor communication.

Here is a brief list of the capabilities of the ADSP-217x SPORTs. Refer to the *ADSP-2100 Family User's Manual* for further details.

- SPORTs are bidirectional and have a separate, doublebuffered transmit and receive section.
- SPORTs can use an external serial clock or generate their own serial clock internally.
- SPORTs have independent framing for the receive and transmit sections. Sections run in a frameless mode or with frame synchronization signals internally or externally generated. Frame sync signals are active high or inverted, with either of two pulse widths and timings.
- SPORTs support serial data word lengths from 3 to 16 bits and provide optional A-law and μ-law companding according to CCITT recommendation G.711.
- SPORT receive and transmit sections can generate unique interrupts on completing a data word transfer.
- SPORTs can receive and transmit an entire circular buffer of data with only one overhead cycle per data word. An interrupt is generated after a data buffer transfer.
- SPORT0 has a multichannel interface to selectively receive and transmit a 24 or 32 word, time-division multiplexed, serial bitstream.
- SPORT1 can be configured to have two external interrupts (IRQ0 and IRQ1) and the Flag In and Flag Out signals. The internally generated serial clock may still be used in this configuration.

#### **Pin Description**

The ADSP-217x is available in 128-lead TQFP and 128-lead PQFP packages. Table I contains the pin descriptions.

#### Table I. ADSP-217x Pin List

| Pin<br>Group             | #<br>of | Input/ | E                                                                      |
|--------------------------|---------|--------|------------------------------------------------------------------------|
| Name                     | Pins    | Output | Function                                                               |
| Address                  | 14      | 0      | Address output for program, data and boot memory spaces                |
| Data                     | 24      | I/O    | Data I/O pins for program and data memories. Input                     |
|                          |         |        | only for boot memory space,<br>with two MSBs used as boot              |
| RESET                    | 1       | I      | space addresses.<br>Processor reset input                              |
| $\overline{\text{IRQ2}}$ | 1       | I      | External interrupt request #2                                          |
| BR                       | 1       | Ī      | External bus request input                                             |
| $\frac{BR}{BG}$          | 1       | 0      | External bus grant output                                              |
| BGH                      | 1       | 0      | External bus grant hang output                                         |
| $\overline{PMS}$         | 1       | 0      | External program memory select                                         |
| DMS                      | 1       | 0      | External data memory select                                            |
| BMS                      | 1       | 0      | Boot memory select                                                     |
| $\overline{\text{RD}}$   | 1       | 0      | External memory read enable                                            |
| WR                       | 1       | 0      | External memory write enable                                           |
| MMAP                     | 1       | Ι      | Memory map select                                                      |
| CLKIN,<br>XTAL           | 2       | I      | External clock or quartz crystal                                       |
| ~                        |         |        | input                                                                  |
| CLKOUT                   | 1       | 0      | Processor clock output                                                 |
| HSEL                     | 1       | Ι      | HIP select input                                                       |
| HACK                     | 1       | 0      | HIP acknowledge output                                                 |
| HSIZE                    | 1       |        | 8/16 bit host select input $0 = 16$ -bit; $1 = 8$ -bit                 |
| BMODE                    | 1       | Ι      | Boot mode select input<br>0 = EPROM/data bus; $1 = HIP$                |
| HMD0                     | 1       | Ι      | Bus strobe select input $0 = RD$ , WR; $1 = RW$ , DS                   |
| HMD1                     | 1       | Ι      | HIP address/data mode select<br>input 0 = separate; 1 =<br>multiplexed |
| HRD/HRW                  | 1       | Ι      | HIP read strobe/read/write<br>select input                             |
| HWR/HDS                  | 1       | Ι      | HIP write strobe/host data<br>strobe select input                      |
| HD15-0/                  |         |        | *                                                                      |
| HAD15-0                  | 16      | I/O    | HIP data/data and address                                              |
| HA2/ALE                  | 1       | Ι      | Host address 2/Address latch enable input                              |
| HA1-0/                   |         |        |                                                                        |
| Unused                   | 2       | I      | Host addresses 1 and 0 inputs                                          |
| SPORT0                   | 5       | I/O    | Serial port 0 I/O pins (TFS0,<br>RFS0, DT0, DR0, SCLK0)                |

| SPORT1          | 5  | I/O | Serial port 1 I/O pins        |
|-----------------|----|-----|-------------------------------|
| or              |    |     |                               |
| IRQ1 (TFS1)     | 1  | Ι   | External interrupt request #1 |
| IRQ0 (RFS1)     | 1  | Ι   | External interrupt request #0 |
| SCLK1           | 1  | 0   | Programmable clock output     |
| FO (DT1)        | 1  | 0   | Flag Output pin               |
| FI (DR1)        | 1  | Ι   | Flag Input pin                |
| FL2-0           | 3  | 0   | General purpose flag output   |
|                 |    |     | pins                          |
| V <sub>DD</sub> | 6  |     | Power supply pins             |
| GND             | 11 |     | Ground pins                   |
| PWD             | 1  | Ι   | Powerdown pin                 |
| PWDACK          | 1  | 0   | Powerdown acknowledge pin     |

#### **Host Interface Port**

The ADSP-217x host interface port is a parallel I/O port that allows for an easy connection to a host processor. Through the HIP, the ADSP-217x can be used as a memory-mapped peripheral to a host computer. The HIP can be thought of as an area of dual-ported memory, or mailbox registers, that allow communication between the computational core of the ADSP-217x and the host computer.

The HIP is completely asynchronous. The host processor can write data into the HIP while the ADSP-217x is operating at full speed.

The HIP can be configured with the following pins:

- HSIZE configures HIP for 8-bit or 16-bit communication with the host processor.
- BMODE (when MMAP = 0) determines whether the ADSP-217x boots from the host processor (through the HIP) or external EPROM (through the data bus).
- HMD0 configures the bus strobes as separate read and write strobes, or a single read/write select and a host data strobe.
- HMD1 selects separate address (3-bit) and data (16-bit) buses, or a multiplexed, 16-bit address/data bus with address latch enable.

Tying these pins to appropriate values configures the ADSP-217x for straight-wire interface to a variety of industry-standard microprocessors and microcomputers.

In 8-bit reads, the ADSP-217x three-states the upper eight bits of the bus. When the host processor writes an 8-bit value to the HIP, the upper eight bits are all zeros. For additional information refer to the *ADSP-2100 Family User's Manual*.

#### **HIP Operation**

The HIP contains six data registers (HDR5–0) and two status registers (HSR7–6) with an associated HMASK register for masking interrupts from individual HIP data registers. All HIP data registers are memory-mapped into the internal data memory of the ADSP-217x. HIP transfers can be managed using either interrupts or a polling scheme. These registers are shown in the section "ADSP-217x Registers."

The HIP allows a software reset to be performed by the host processor. The internal software reset signal is asserted for five ADSP-217x processor cycles.

#### Interrupts

The interrupt controller allows the processor to respond to the eleven possible interrupts and reset with minimum overhead. The ADSP-217x provides up to three external interrupt input pins,  $\overline{IRQ0}$ ,  $\overline{IRQ1}$  and  $\overline{IRQ2}$ .  $\overline{IRQ2}$  is always available as a dedicated pin; SPORT1 may be reconfigured for  $\overline{IRQ0}$ ,  $\overline{IRQ1}$ , and the flags. The ADSP-217x also supports internal interrupts from the timer, the host interface port, the two serial ports, software, and the powerdown control circuit. The interrupt levels are internally prioritized and individually maskable (except powerdown and reset). The input pins can be programmed to be either level- or edge-sensitive. The priorities and vector addresses of all interrupts are shown in Table II, and the interrupt registers are shown in Figure 2.

Interrupts can be masked or unmasked with the IMASK register. Individual interrupt requests are logically ANDed with the bits in IMASK; the highest priority unmasked interrupt is then selected. The powerdown interrupt is nonmaskable.

The ADSP-217x masks all interrupts for one instruction cycle following the execution of an instruction that modifies the IMASK register. This does not affect autobuffering.

The interrupt control register, ICNTL, allows the external interrupts to be either edge- or level-sensitive. Interrupt routines can either be nested with higher priority interrupts taking precedence or processed sequentially.

The IFC register is a write-only register used to force and clear interrupts generated from software.

# ADSP-2171/ADSP-2172/ADSP-2173

**Table II. Interrupt Priority & Interrupt Vector Addresses** 

| Source of Interrupt                  | Interrupt Vector<br>Address (Hex) |  |  |  |
|--------------------------------------|-----------------------------------|--|--|--|
| Reset (or Power-Up with $PUCR = 1$ ) | 0000 (Highest Priority)           |  |  |  |
| Powerdown (Nonmaskable)              | 002C                              |  |  |  |
| IRQ2                                 | 0004                              |  |  |  |
| HIP Write                            | 0008                              |  |  |  |
| HIP Read                             | 000C                              |  |  |  |
| SPORT0 Transmit                      | 0010                              |  |  |  |
| SPORT0 Receive                       | 0014                              |  |  |  |
| Software Interrupt 1                 | 0018                              |  |  |  |
| Software Interrupt 0                 | 001C                              |  |  |  |
| SPORT1 Transmit or IRQ1              | 0020                              |  |  |  |
| SPORT1 Receive or IRQ0               | 0024                              |  |  |  |
| Timer                                | 0028 (Lowest Priority)            |  |  |  |

On-chip stacks preserve the processor status and are automatically maintained during interrupt handling.

The stacks are twelve levels deep to allow interrupt nesting.

The following instructions allow global enable or disable servicing of the interrupts (including powerdown), regardless of the state of IMASK. Disabling the interrupts does not affect autobuffering.

#### ENA INTS; DIS INTS;

When you reset the processor, the interrupt servicing is enabled.



Figure 2. Interrupt Registers

#### LOW POWER OPERATION

The ADSP-217x has three low power modes that significantly reduce the power dissipation when the device operates under standby conditions. These modes are:

- Powerdown
- Idle
- Slow Idle

The CLKOUT pin may also be disabled to reduce external power dissipation. The CLKOUT pin is controlled by Bit 14 of SPORT0 Autobuffer Control Register, DM[0x3FF3].

#### Powerdown

The ADSP-217x processor has a low power feature that lets the processor enter a very low power dormant state through hard-ware or software control. Here is a brief list of powerdown features. Refer to the *ADSP-2100 Family User's Manual*, Chapter 9 "System Interface" for detailed information about the powerdown feature.

- Powerdown mode holds the processor in CMOS standby with a maximum current of less than 100  $\mu A$  in some modes.
- Quick recovery from powerdown. The processor begins executing instructions in as few as 100 CLKIN cycles.
- Support for an externally generated TTL or CMOS processor clock. The external clock can continue running during powerdown without affecting the lowest power rating and 100 CLKIN cycle recovery.
- Support for crystal operation includes disabling the oscillator to save power (the processor automatically waits 4096 CLKIN cycles for the crystal oscillator to start and stabilize), and letting the oscillator run to allow 100 CLKIN cycle startup.
- Powerdown is initiated by either the powerdown pin (PWD) or the software powerdown force bit.
- Interrupt support allows an unlimited number of instructions to be executed before optionally powering down. The powerdown interrupt also can be used as a non-maskable, edge sensitive interrupt.
- Context clear/save control allows the processor to continue where it left off or start with a clean context when leaving the powerdown state.
- The RESET pin also can be used to terminate powerdown, and the host software reset feature can be used to terminate powerdown under certain conditions.
- Powerdown acknowledge pin indicates when the processor has entered powerdown.

#### Idle

When the ADSP-217x is in the Idle Mode, the processor waits indefinitely in a low power state until an interrupt occurs. When an unmasked interrupt occurs, it is serviced; execution then continues with the instruction following the *IDLE* instruction.

#### **Slow Idle**

The *IDLE* instruction is enhanced on the ADSP-217x to let the processor's internal clock signal be slowed during *IDLE*, further reducing power consumption. The reduced clock frequency, a

programmable fraction of the normal clock rate, is specified by a selectable divisor given in the IDLE instruction. The format of the instruction is

#### IDLE (n);

where n = 16, 32, 64, or 128. This instruction keeps the processor fully functional, but operating at the slower clock rate. While it is in this state, the processor's other internal clock signals, such as SCLK, CLKOUT, and timer clock, are reduced by the same ratio. The default form of the instruction, when no clock divisor is given, is the standard *IDLE* instruction.

When the *IDLE* (*n*) instruction is used, it effectively slows down the processor's internal clock and thus its response time to incoming interrupts—the 1-cycle response time of the standard idle state is increased by *n*, the clock divisor. When an enabled interrupt is received, the ADSP-217x will remain in the idle state for up to a maximum of *n* processor cycles (n = 16, 32, 64, or 128) before resuming normal operation.

When the *IDLE* (*n*) instruction is used in systems that have an externally generated serial clock (SCLK), the serial clock rate may be faster than the processor's reduced internal clock rate. Under these conditions, interrupts must not be generated at a faster rate than can be serviced, due to the additional time the processor takes to come out of the idle state (a maximum of *n* processor cycles).

#### SYSTEM INTERFACE

Figure 3 shows a basic system configuration with the ADSP-217x, two serial devices, a host processor, a boot EPROM, and optional external program and data memories. Up to 14K words of data memory and 16K words of program memory can be supported. Programmable wait state generation allows the processor to interface easily to slow memories. The ADSP-217x also provides one external interrupt and two serial ports or three external interrupts and one serial port.

#### **Clock Signals**

The ADSP-217x can be clocked by either a crystal or by a TTL-compatible clock signal.

The CLKIN input cannot be halted, changed during operation, or operated below the specified frequency during normal operation. The only exception is while the processor is in the Powerdown State. For additional information, refer to Chapter 9, *ADSP-2100 Family User's Manual* for detailed information on this powerdown feature.

If an external clock is used, it should be a TTL-compatible signal running at half the instruction rate. The signal is connected to the processor's CLKIN input. When an external clock is used, the XTAL input *must* be left unconnected.

The ADSP-217x uses an input clock with a frequency equal to half the instruction rate; a 16.67 MHz input clock yields a 30 ns processor cycle (which is equivalent to 33 MHz). Normally, instructions are executed in a single processor cycle. All device timing is relative to the internal instruction clock rate, which is indicated by the CLKOUT signal when enabled.



Figure 3. ADSP-217x Basic System Configuration

Because the ADSP-217x includes an on-chip oscillator circuit, an external crystal may be used. The crystal should be connected across the CLKIN and XTAL pins, with two capacitors connected as shown in Figure 4. A parallel-resonant, fundamental frequency, microprocessor-grade crystal should be used.



#### Figure 4. External Crystal Connections

A clock output (CLKOUT) signal is generated by the processor at the processor's cycle rate. This can be enabled and disabled by the CLKODIS bit in the SPORT0 Autobuffer Control Register, DM[0x3FF3].

#### Reset

The **RESET** signal initiates a master reset of the ADSP-217x. The **RESET** signal must be asserted during the power-up sequence to assure proper initialization. **RESET** during initial power-up must be held long enough to allow the internal clock to stabilize. If **RESET** is activated any time after power-up, the clock continues to run and does not require stabilization time.

The power-up sequence is defined as the total time required for the crystal oscillator circuit to stabilize after a valid  $V_{DD}$  is applied to the processor, and for the internal phase-locked loop (PLL) to lock onto the specific crystal frequency. A minimum of 2000 CLKIN cycles ensures that the PLL has locked but does not include the crystal oscillator start-up time. During this power-up sequence the RESET signal should be held low. On any subsequent resets, the RESET signal must meet the minimum pulse width specification,  $t_{RSP}$ .

The  $\overline{\text{RESET}}$  input contains some hysteresis; however, if you use an RC circuit to generate your  $\overline{\text{RESET}}$  signal, the use of an external Schmidt trigger is recommended.

The master reset sets all internal stack pointers to the empty stack condition, masks all interrupts and clears the MSTAT register. When  $\overline{\text{RESET}}$  is released, if there is no pending bus request and the chip is configured for booting (MMAP = 0), the boot-loading sequence is performed. Then the first instruction is fetched from internal program memory location 0x0000.

#### **Program Memory Interface**

The on-chip program memory address bus (PMA) and the onchip program memory data bus (PMD) are multiplexed with on-chip DMA and DMD buses, creating a single external data bus and a single external address bus. The 14-bit address bus directly addresses up to 16K words. 10K words of memory for ADSP-217x with optional 8K ROM and 2K words of memory for the non-ROM version are on-chip. The data bus is bidirectional and 24 bits wide to external program memory. Program memory may contain code and data.

The program memory data lines are bidirectional. The program memory select ( $\overline{PMS}$ ) signal indicates access to the program memory and can be used as a chip select signal. The write ( $\overline{WR}$ ) signal indicates a write operation and is used as a write strobe.

The read  $(\overline{RD})$  signal indicates a read operation and is used as a read strobe or output enable signal.

The ADSP-217x writes data from its 16-bit registers to the 24bit program memory using the PX register to provide the lower eight bits. When it reads data (not instructions) from 24-bit program memory to a 16-bit data register, the lower eight bits are placed in the PX register.

### Program Memory Maps

#### ADSP-217x

Program memory can be mapped in two ways, depending on the state of the MMAP pin. Figure 5 shows the different configurations. When MMAP = 0, internal RAM occupies 2K words beginning at address 0x0000. In this configuration, the boot loading sequence (described in "Boot Memory Interface") is automatically initiated when  $\overrightarrow{\text{RESET}}$  is released.



#### Figure 5. ADSP-217x Memory Maps

When MMAP = 1, words of external program memory begin at address 0x0000 and internal RAM is located in the upper 2K words, beginning at address 0x3800. In this configuration, program memory is not loaded although it can be written to and read from under program control.

The optional ROM always resides at locations PM[0x0800] through PM[0x27FF] regardless of the state of the MMAP pin. The ROM is enabled by setting the ROMENABLE bit in the Data Memory Wait State control register, DM[0x3FFE]. When the ROMENABLE bit is set to 1, addressing program memory in this range will access the on-chip ROM. When set to zero, addressing program memory in this range will access external program memory. The ROMENABLE bit is set to 0 on chip reset unless MMAP and BMODE = 1.

The program memory interface can generate 0 to 7 wait states for external memory devices; default is to 7 wait states after RESET.

#### **Boot Memory Interface**

The ADSP-217x can load on-chip memory from external boot memory space. The boot memory space consists of 64K by 8-bit space, divided into eight separate 8K by 8-bit pages. Three bits in the system control register select which page is loaded by the boot memory interface. Another bit in the system control register allows the user to force a boot loading sequence under software control. Boot loading from page 0 after RESET is initiated automatically if MMAP = 0.

The boot memory interface can generate 0 to 7 wait states; it defaults to 7 wait states after  $\overrightarrow{\text{RESET}}$ . This allows the ADSP-217x to boot from a single low cost EPROM such as a 27C256. Program memory is booted one byte at a time and converted to 24-bit program memory words.

The  $\overline{BMS}$  and  $\overline{RD}$  signals are used to select and to strobe the boot memory interface. Only 8-bit data is read over the data bus, on pins D8–D15. To accommodate addressing up to eight pages of boot memory, the two MSBs of the data bus are used in the boot memory interface as the two MSBs of the boot space address.

The ADSP-2100 Family Assembler and Linker support the creation of programs and data structures requiring multiple boot pages during execution.

 $\overline{\text{RD}}$  and  $\overline{\text{WR}}$  must always be qualified by  $\overline{\text{PMS}}$ ,  $\overline{\text{DMS}}$ , or  $\overline{\text{BMS}}$  to ensure the correct program, data, or boot memory accessing.

#### HIP Booting

The ADSP-217x can also boot programs through its Host Interface Port. If BMODE = 1 and MMAP = 0, the ADSP-217x boots from the HIP. If BMODE = 0, the ADSP-217x boots through the data bus (in the same way as the ADSP-2101), as described above in "Boot Memory Interface." For additional information about HIP booting, refer to the *ADSP-2100 Family User's Manual*, Chapter 7, "Host Interface Port."

The ADSP-2100 Family Development Software includes a utility program called the HIP Splitter. This utility allows the creation of programs that can be booted via the ADSP-217x's HIP, in a similar fashion as EPROM-bootable programs generated by the PROM Splitter utility.

#### **Stand-Alone ROM Execution**

When the MMAP and BMODE pins both are set to 1, the ROM is automatically enabled and execution commences from program memory location 0x0800 at the start of ROM. This feature lets an embedded design operate without external memory components. To operate in this mode, the ROM coded program must copy an interrupt vector table to the appropriate locations in program memory RAM. In this mode, the ROM enable bit defaults to 1 during reset.

| Table III. | Boot | Summary | Table |
|------------|------|---------|-------|
|------------|------|---------|-------|

|          | BMODE = 0                                                                       | BMODE = 1                                                                     |  |
|----------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| MMAP = 0 | Boot from EPROM,<br>then execution starts<br>at internal RAM<br>location 0x0000 | Boot from HIP, then<br>execution starts at<br>internal RAM location<br>0x0000 |  |
| MMAP = 1 | No booting, execution<br>starts at external memory<br>location 0x0000           | Stand-Alone Mode,<br>execution starts at<br>internal ROM location<br>0x0800   |  |

#### **Ordering Procedure for ADSP-2172 Processors**

To place an order for a custom ROM-coded ADSP-2172 processor, you must:

1. Complete the following forms contained in the *ADSP ROM Ordering Package*, available from your Analog Devices sales representative:

ADSP-2172 ROM Specification Form ROM Release Agreement ROM NRE Agreement & Minimum Quantity Order (MQO) Acceptance Agreement for Pre-production ROM Products.

- 2. Return the forms to Analog Devices along with two copies of the Memory Image File (.EXE file) of your ROM code. The files must be supplied on two 3.5" or 5.25" floppy disks for IBM PC (DOS 2.01 or higher).
- 3. Place a purchase order with Analog Devices for nonrecurring engineering charges (NRE) associated with ROM product development.

After this information is received, it is entered into Analog Devices' ROM Manager System which assigns a custom ROM model number to the product. This model number will be branded on all prototype and production units manufactured to these specifications.

To minimize the risk of code being altered during this process, Analog Devices verifies that the .EXE files on both floppy disks are identical, and recalculates the checksums for the .EXE file entered into the ROM Manager System. The checksum data, in the form of a ROM memory map, a hard copy of the .EXE file, and a ROM Data Verification Form are returned to you for inspection.

A signed ROM Verification Form and a purchase order for production units are required prior to any product being manufactured. Prototype units may be applied toward the minimum order quantity.

# ADSP-2171/ADSP-2172/ADSP-2173

Upon completion of the prototype manufacture, Analog Devices will ship prototype units and a delivery schedule update for production units. An invoice against your purchase order for the NRE charges is issued at this time.

There is a charge for each ROM mask generated and a minimum order quantity. Consult your sales representative for details. A separate order must be placed for parts of a specific package type, temperature range, and speed grade.

#### **Data Memory Interface**

The data memory address (DMA) bus is 14 bits wide. The bidirectional external data bus is 24 bits wide, with the upper 16 bits (D8–D23) used for data memory data (DMD) transfers.

The data memory select  $(\overline{DMS})$  signal indicates access to the data memory and can be used as a chip select signal. The write  $(\overline{WR})$  signal indicates a write operation and can be used as a write strobe. The read  $(\overline{RD})$  signal indicates a read operation and can be used as a read strobe or output enable signal.

The ADSP-217x supports memory-mapped I/O, with the peripherals memory mapped into the data or program memory address spaces and accessed by the processor in the same manner.

#### **Data Memory Map**

The on-chip data memory RAM resides in the 2K words of data memory beginning at address 0x3000, as shown in Figure 6. In addition, data memory locations from 0x3800 to the end of data memory at 0x3FFF are reserved. Control registers for the system, timer, wait state configuration, host interface port, and serial port operations are located in this region of memory.



#### Figure 6. ADSP-217x Data Memory Map

The remaining 12K of data memory is external. External data memory is divided into three zones, each associated with its own wait state generator. By mapping peripherals into different zones, you can accommodate peripherals with different wait state requirements. All zones default to 7 wait states after RESET. For compatibility with other ADSP-2100 Family processors, bit definitions for DWAIT 3 and DWAIT4 are shown in the Data Memory Wait State Control Register, but they are not used by the ADSP-217x.

#### **Bus Request & Bus Grant**

The ADSP-217x can relinquish control of the data and address buses to an external device. When the external device requires access to memory, it asserts the bus request  $(\overline{BR})$  signal. If the ADSP-217x is not performing an external memory access, then it responds to the active  $\overline{BR}$  input in the following processor cycle by:

- three-stating the data and address buses and the PMS, DMS, BMS, RD, WR output drivers,
- asserting the bus grant  $(\overline{BG})$  signal, and
- halting program execution.

If the Go Mode is enabled, the ADSP-217x will not halt program execution until it encounters an instruction that requires an external memory access.

If the ADSP-217x is performing an external memory access when the external device asserts the  $\overline{BR}$  signal, then it will not three-state the memory interfaces or assert the  $\overline{BG}$  signal until the processor cycle after the access completes, which can be up to eight cycles later depending on the number of wait states. The instruction does not need to be completed when the bus is granted. If a single instruction requires two external memory accesses, the bus will be granted between the two accesses.

When the  $\overline{BR}$  signal is released, the processor releases the  $\overline{BG}$  signal, reenables the output drivers and continues program execution from the point where it stopped.

The bus request feature operates at all times, including when the processor is booting and when RESET is active.

The new Bus Grant Hang logic and associated  $\overline{BGH}$  pin allow the ADSP-217x to operate in a multiprocessor environment with a minimal number of "wasted" processor cycles. The bus grant hang pin is asserted when the ADSP-217x desires a cycle, but cannot execute it because the bus is granted to some other processor. With the  $\overline{BGH}$  signal, the other processor(s) in the system can be alerted that the ADSP-217x is hung and release the bus by deasserting bus request. Once the bus is released the ADSP-217x executes the external access and deasserts  $\overline{BGH}$ . This is a signal to the other processors that external memory is now available.

#### **ADSP-217X REGISTERS**

Figure 7 summarizes all the registers in the ADSP-217x. Some registers store values. For example, AX0 stores an ALU operand; I4 stores a DAG2 pointer. Other registers consist of control bits and fields, or status flags. For example, ASTAT contains status flags from arithmetic operations, and fields in DWAIT control the numbers of wait states for different zones of data memory.

A secondary set of registers in all computational units allows a single-cycle context switch.

The bit and field definitions for control and status registers are given in the rest of this section, except for IMASK, ICNTL and IFC, which are defined earlier in this data sheet. The system control register, DWAIT register, timer registers, HIP control registers, HIP data registers, and SPORT control registers are all mapped into data memory; that is, registers are accessed by reading and writing data memory locations rather than register names. The particular data memory address is shown with each memory-mapped register.

Register bit values shown on the following pages are the default bit values after reset. If no values are shown, the bits are indeterminate at reset. Reserved bits are shown in gray; these bits should always be written with zeros.



Figure 7. ADSP-217x Registers Control Register



#### Control Registers

0 0 0 0 0 0 0

0

TSCALE Scaling Register

0x3FFB

#### **ROM Enable/Data Memory Wait State Control Register** 0x3FFE 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 DWAIT4 DWAIT3 DWAIT2 DWAIT1 DWAIT0 **ROM enable** 1 = enable 0 = disable

SPORT0 Multichannel Receive Word Enable Registers

1 = Channel Enabled 0 = Channel Ignored

SPORT0 Multichannel Transmit Word Enable Registers

1 = Channel Enabled 0 = Channel Ignored

0x3FF8





#### **Control Registers**



**Control Registers** 



#### **Control Registers**







#### **Biased Rounding**

A new mode allows biased rounding in addition to the normal unbiased rounding. When the BIASRND bit is set to 0, the normal unbiased rounding operations occur. When the BIASRND bit is set to 1, biased rounding occurs instead of the normal unbiased rounding. When operating in biased rounding mode all rounding operations with MR0 set to 0x8000 will round up, rather than only rounding odd MR1 values up. For example:

This mode only has an effect when the MR0 register contains 0x8000, all other rounding operation work normally. This mode was added to allow more efficient implementation of bit specified algorithms which specify biased rounding such as the GSM speech compression routines. Unbiased rounding is preferred for most algorithms.

**Note:** BIASRND bit is Bit 12 of the SPORT0 Autobuffer Control register.

#### INSTRUCTION SET DESCRIPTION

The ADSP-217x assembly language instruction set has an algebraic syntax that was designed for ease of coding and readability. The assembly language, which takes full advantage of the processor's unique architecture, offers the following benefits:

- The algebraic syntax eliminates the need to remember cryptic assembler mnemonics. For example, a typical arithmetic add instruction, such as AR = AX0 + AY0, resembles a simple equation.
- Every instruction assembles into a single, 24-bit word that can execute in a single instruction cycle.
- The syntax is a superset ADSP-2100 Family assembly language and is completely source and object code compatible with other family members. Programs may need to be relocated to utilize internal memory and conform to the ADSP-217x's interrupt vector and reset vector map.
- Sixteen condition codes are available. For conditional jump, call, return, or arithmetic instructions, the condition can be checked and the operation executed in the same instruction cycle.
- Multifunction instructions allow parallel execution of an arithmetic instruction with up to two fetches or one write to processor memory space during a single instruction cycle.

Consult the *ADSP-2100 Family User's Manual* for a complete description of the syntax and an instruction set reference.

#### **Example Code**

The following example is a code fragment that performs the filter tap update for an adaptive (least-mean-squared algorithm) filter. Notice that the computations in the instructions are written like algebraic equations.

MF=MX0\*MY1 (RND), MX0=DM (I2,M1); /\* MF=error\*beta \*/ MR=MX0\*MF (RND), AY0=PM (I6,MS);

DO adapt UNTIL CE;

AR=MR1 + AY0, MX0=DM (I2,M1), AY0=PM (I6,M7); adapt: PM(I6,M6) =AR, MR=MX0\*MF (RND);

MODIFY (I2, M3); MODIFY (I6, M7);

/\* Point to oldest data \*/ /\* Point to start of data \*/

#### **Interrupt Enable**

The ADSP-217x supports an interrupt enable instruction. Interrupts are enabled by default at reset. The instruction source code is specified as follows:

**Syntax:** ENA INTS;

**Description:** Executing the ENA INTS instruction allows all unmasked interrupts to be serviced again.

#### **Interrupt Disable**

The ADSP-217x supports an interrupt disable instruction. The instruction source code is specified as follows:

Syntax: DIS INTS;

**Description:** Reset enables interrupt servicing. Executing the DIS INTS instruction causes all interrupts to be masked without changing the contents of the IMASK register. Disabling interrupts does not affect the autobuffer circuitry, which will operate normally whether or not interrupts are enabled. The disable interrupt instruction masks all user interrupts including the powerdown interrupt.

# ADSP-2171/ADSP-2172-SPECIFICATIONS **RECOMMENDED OPERATING CONDITIONS**

|                    |                                                 | K Grade  |            | B Grade    |            |         |  |
|--------------------|-------------------------------------------------|----------|------------|------------|------------|---------|--|
| Parameter          |                                                 | Min      | Max        | Min        | Max        | Unit    |  |
| $V_{DD} \ T_{AMB}$ | Supply Voltage<br>Ambient Operating Temperature | 4.5<br>0 | 5.5<br>+70 | 4.5<br>-40 | 5.5<br>+85 | V<br>°C |  |

# **ELECTRICAL CHARACTERISTICS**

|                  |                                                |                                      | K/B Gra               | ades |      |
|------------------|------------------------------------------------|--------------------------------------|-----------------------|------|------|
| Parameter        |                                                | Test Conditions                      | Min                   | Max  | Unit |
| V <sub>IH</sub>  | Hi-Level Input Voltage <sup>1, 2</sup>         | $@V_{DD} = max$                      | 2.0                   |      | V    |
| V <sub>IH</sub>  | Hi-Level CLKIN Voltage                         | $@V_{DD} = max$                      | 2.2                   |      | V    |
| V <sub>IH</sub>  | Hi-Level RESET Voltage                         | $@V_{DD} = max$                      | 2.2                   |      | V    |
| V <sub>IL</sub>  | Lo-Level Input Voltage <sup>I, 3</sup>         | $@V_{DD} = min$                      |                       | 0.8  | V    |
| V <sub>OH</sub>  | Hi-Level Output Voltage <sup>1, 4, 5</sup>     | $@V_{DD} = min$                      |                       |      |      |
|                  |                                                | $I_{OH} = -0.5 \text{ mA}$           | 2.4                   |      | V    |
|                  |                                                | $@V_{DD} = min$                      |                       |      |      |
|                  |                                                | $I_{OH} = -100 \ \mu A^6$            | V <sub>DD</sub> - 0.3 |      | V    |
| V <sub>OL</sub>  | Lo-Level Output Voltage <sup>1, 4, 5</sup>     | $@V_{DD} = min$                      |                       |      |      |
|                  |                                                | $I_{OL} = 2 \text{ mA}$              |                       | 0.4  | V    |
| I <sub>IH</sub>  | Hi-Level Input Current <sup>3</sup>            | $@V_{DD} = max$                      |                       |      |      |
|                  | -                                              | $V_{IN} = V_{DD} \max$               |                       | 10   | μA   |
| I <sub>IL</sub>  | Lo-Level Input Current <sup>3</sup>            | $@V_{DD} = max$                      |                       |      |      |
|                  | _                                              | $V_{IN} = 0 V$                       |                       | 10   | μA   |
| I <sub>OZH</sub> | Tristate Leakage Current <sup>7</sup>          | @ V <sub>DD</sub> = max,             |                       |      |      |
|                  |                                                | $V_{\rm IN} = V_{\rm DD}  \rm max^8$ |                       | 10   | μA   |
| I <sub>OZL</sub> | Tristate Leakage Current <sup>7</sup>          | $@V_{DD} = max,$                     |                       |      |      |
|                  |                                                | $V_{IN} = 0 V^8$                     |                       | 10   | μA   |
| I <sub>DD</sub>  | Supply Current (Idle) <sup>9, 10</sup>         | $@V_{DD} = max$                      |                       | 18   | mA   |
| I <sub>DD</sub>  | Supply Current (Dynamic) <sup>10</sup>         | $@V_{DD} = max$                      |                       |      |      |
|                  |                                                | $t_{CK} = 30 \text{ ns}^{11}$        |                       | 75   | mA   |
| I <sub>DD</sub>  | Supply Current (Powerdown) <sup>10</sup>       | Lowest Power Mode <sup>12</sup>      |                       | 100  | μA   |
| CI               | Input Pin Capacitance <sup>3, 6, 13</sup>      | @ $V_{IN} = 2.5 V$ ,                 |                       |      |      |
|                  |                                                | $f_{IN} = 1.0$ MHz,                  |                       |      |      |
|                  |                                                | $T_{AMB} = 25^{\circ}C$              |                       | 8    | pF   |
| Co               | Output Pin Capacitance <sup>6, 7, 13, 14</sup> | @ $V_{IN} = 2.5 V$ ,                 |                       |      |      |
|                  |                                                | $f_{IN} = 1.0$ MHz,                  |                       |      |      |
|                  |                                                | $T_{AMB} = 25^{\circ}C$              |                       | 8    | pF   |

NOTES

<sup>1</sup>Bidirectional pins: D0-D23, RFS0, RFS1, SCLK0, SCLK1, TFS0, TFS1, HD0-HD15/HAD0-HAD15. <sup>2</sup>Input only pins: RESET, IRQ2, BR, MMAP, DR0, DR1, HSEL, HSIZE, BMODE, HMD0, HMD1, HRD/HWR, HWR/HDS, PWD, HA2/ALE, HA1-0. <sup>3</sup>Input only pins: CLKIN, RESET, IRQ2, BR, MMAP, DR0, DR1, HSEL, HSIZE, BMODE, HMD0, HMD1, HRD/HWR, HWR/HDS, PWD, HA2/ALE, HA1-0. <sup>4</sup>Output pins: BG, PMS, DMS, BMS, RD, WR, PWDACK, A0-A13, DT0, DT1, CLKOUT, HACK, FL2-0, BGH.

<sup>5</sup>Although specified for TTL outputs, all ADSP-2171/ADSP-2172 outputs are CMOS-compatible and will drive to V<sub>DD</sub> and GND, assuming no dc loads. <sup>6</sup>Guaranteed but not tested.

<sup>7</sup>Three-statable pins: A0-A13, D0-D23, PMS, DMS, BMS, RD, WR, DT0, DT1, SCLK0, SCLK1, TFS0, TFS1, RFS0, RSF1, HD0-HD15/HAD0-HAD15.  $^{80}$  V on  $\overline{\text{BR}}$ , CLKIN Active (to force three-state condition).

<sup>9</sup>Idle refers to ADSP-2171/ADSP-2172 state of operation during execution of IDLE instruction. Deasserted pins are driven to either V DD or GND. Current reflects device operation with CLKOUT disabled.

<sup>10</sup>Current reflects device operating with no output loads.

 $^{11}V_{IN} = 0.4$  V and 2.4 V. For typical figures for supply currents, refer to "Power Dissipation" section.  $^{12}$ See Chapter 9, of the *ADSP-2100 Family User's Manual* for details.

<sup>13</sup>Applies to TQFP and PQFP package types.

<sup>14</sup>Output pin capacitance is the capacitive load for any three-state output pin.

Specifications subject to change without notice.

### ADSP-2171/ADSP-2172

#### ABSOLUTE MAXIMUM RATINGS\*

| Supply Voltage0.3 V to +7 V                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Voltage                                                                                                                                                                                                                                     |
| Output Voltage Swing $\dots -0.3$ V to V <sub>DD</sub> + 0.3 V                                                                                                                                                                                    |
| Operating Temperature Range (Ambient)40°C to +85°C                                                                                                                                                                                                |
| Storage Temperature Range65°C to +150°C                                                                                                                                                                                                           |
| Lead Temperature (5 sec) TQFP +280°C                                                                                                                                                                                                              |
| Lead Temperature (5 sec) PQFP +280°C                                                                                                                                                                                                              |
| *Stresses above those listed under "Absolute Maximum Ratings" may cause<br>permanent damage to the device. These are stress ratings only, and functional<br>operation of the device at these or any other conditions above those indicated in the |

operation of the device at these of any other conditions above mose multicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ESD SENSITIVITY

The ADSP-217x is an ESD (electrostatic discharge) sensitive device. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur to devices subjected to high energy electrostatic discharges.

The ADSP-217x features proprietary ESD protection circuitry to dissipate high energy discharges (Human Body Model). Per method 3015 of MIL-STD-883, the ADSP-217x has been classified as a Class 1 device.

Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination before devices are removed.



# ADSP-2171/ADSP-2172 TIMING PARAMETERS

#### **GENERAL NOTES**

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add up parameters to derive longer times.

#### TIMING NOTES

Switching characteristics specify how the processor changes its signals. You have no control over this timing; it is dependent on the internal design. Timing requirements apply to signals that are controlled outside the processor, such as the data input for a read operation.

Timing requirements guarantee that the processor operates correctly with another device. Switching characteristics tell you what the device will do under a given circumstance. Also, use the switching characteristics to ensure any timing requirement of a device connected to the processor (such as memory) is satisfied.

### ADSP-2171/ADSP-2172

#### MEMORY REQUIREMENTS

This chart links common memory device specification names and ADSP-2171/ADSP-2172 timing parameters for your convenience.

| Parameter<br>Name | Function                                 | Common<br>Memory Device<br>Specification Name |
|-------------------|------------------------------------------|-----------------------------------------------|
| t <sub>ASW</sub>  | A0-A13, DMS, PMS                         | Address Setup to                              |
|                   | Setup before $\overline{WR}$ Low         | Write Start                                   |
| t <sub>AW</sub>   | A0-Â13, <u>DMS</u> , <u>PMS</u>          | Setup Address Setup                           |
|                   | before $\overline{WR}$ Deasserted        | to Write End                                  |
| t <sub>WRA</sub>  | A0-A13, DMS, PMS                         | Address Hold Time                             |
|                   | Hold after WR Deasserted                 |                                               |
| t <sub>DW</sub>   | Data Setup before $\overline{WR}$ High   | Data Setup Time                               |
| t <sub>DH</sub>   | Data Hold after WR High                  | Data Hold Time                                |
| t <sub>RDD</sub>  | $\overline{\text{RD}}$ Low to Data Valid | $\overline{OE}$ to Data Valid                 |
| t <sub>AA</sub>   | A0-A13, DMS, PMS,                        | Address Access Time                           |
|                   | BMS to Data Valid                        |                                               |

### ADSP-2171/ADSP-2172

| Paramete                                                          | er                                                                                                                                                                                                                                                                                                                                                                                                                            | Min                                                                        | Max | Unit           |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|----------------|
| input clock<br>clock (whi<br>16.67 MH<br>range of 0<br>timing par | gnals<br>ned as 0.5 $t_{CKI.}$ The ADSP-2171/ADSP-2172 uses an<br>k with a frequency equal to half the instruction rate; a<br>ich is equivalent to 60 ns) yields a 30 ns processor cycle<br>Iz input (equivalent to 33 MHz). $t_{CK}$ values within the<br>.5 $t_{CKI}$ period should be substituted for all relevant<br>rameters to obtain specification value.<br>$t_{CKH} = 0.5t_{CK} - 7$ ns = 0.5 (30 ns) - 7 ns = 8 ns. |                                                                            |     |                |
| Timing Re                                                         | equirement:                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                            |     |                |
| t <sub>CKI</sub><br>t <sub>CKIL</sub><br>t <sub>CKIH</sub>        | CLKIN Period<br>CLKIN Width Low<br>CLKIN Width High                                                                                                                                                                                                                                                                                                                                                                           | 60<br>20<br>20                                                             | 150 | ns<br>ns<br>ns |
| Switching                                                         | Characteristic:                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                            |     |                |
| t <sub>CKL</sub><br>t <sub>CKH</sub><br>t <sub>CKOH</sub>         | CLKOUT Width Low<br>CLKOUT Width High<br>CLKIN High to CLKOUT High                                                                                                                                                                                                                                                                                                                                                            | $\begin{array}{c} 0.5t_{\rm CK} - 7 \\ 0.5t_{\rm CK} - 7 \\ 0 \end{array}$ | 20  | ns<br>ns<br>ns |
| <b>Control S</b>                                                  | Signals                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                            |     |                |
| Timing Re                                                         | equirement:                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                            |     |                |
| t <sub>RSP</sub>                                                  | RESET Width Low                                                                                                                                                                                                                                                                                                                                                                                                               | $5t_{CK}^{1}$                                                              |     | ns             |

NOTE

<sup>1</sup>Applies after power-up sequence is complete. Internal phase lock loop requires no more than 2000 CLKIN cycles assuming stable CLKIN (not including crystal oscillator start-up time).



Figure 8. Clock Signals

### ADSP-2171/ADSP-2172

| Paramete                             | r                                                                                                             | Min                                                                    | Max             | Unit     |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|----------|
| Interrupts                           | s and Flags                                                                                                   |                                                                        |                 |          |
| Timing Re                            | quirement:                                                                                                    |                                                                        |                 |          |
| t <sub>IFS</sub><br>t <sub>IFH</sub> | IRQx or FI Setup before CLKOUT Low <sup>1, 2, 3</sup><br>IRQx or FI Hold after CLKOUT High <sup>1, 2, 3</sup> | $\begin{array}{c} 0.25 t_{\rm CK} + 15 \\ 0.25 t_{\rm CK} \end{array}$ |                 | ns<br>ns |
| Switching                            | Characteristic:                                                                                               |                                                                        |                 |          |
| t <sub>FOH</sub><br>t <sub>FOD</sub> | Flag Output Hold after CLKOUT Low <sup>4</sup><br>Flag Output Delay from CLKOUT Low <sup>4</sup>              | 0.5t <sub>CK</sub> – 7                                                 | $0.5t_{CK} + 5$ | ns<br>ns |

NOTES <sup>1</sup>If IRQx and FI inputs meet t<sub>IFS</sub> and t<sub>IFH</sub> setup/hold requirements, they will be recognized during the current clock cycle; otherwise the signals will be recognized on the following cycle. (Refer to "Interrupt Controller Operation" in the Program Control chapter of the User's Manual for further information on interrupt servicing.) <sup>2</sup>Edge-sensitive interrupts require pulse widths greater than 10 ns; level-sensitive interrupts must be held low until serviced. <sup>3</sup>IRQx = IRQ0, IRQ1, and IRQ2. <sup>4</sup>Flag Output = FL0, FL1, FL2, and FO.



Figure 9. Interrupts and Flags

### ADSP-2171/ADSP-2172

| Paramete                           | r                                                                                                                                                                                 | Min                                                                 | Max               | Unit     |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------|----------|
| Bus Requ                           | est/Grant                                                                                                                                                                         |                                                                     |                   |          |
| Timing Re                          | quirement:                                                                                                                                                                        |                                                                     |                   |          |
| t <sub>BH</sub><br>t <sub>BS</sub> | BR Hold after CLKOUT High <sup>1</sup><br>BR Setup before CLKOUT Low <sup>1</sup>                                                                                                 | $\begin{array}{c} 0.25t_{\rm CK}+2\\ 0.25t_{\rm CK}+17 \end{array}$ |                   | ns<br>ns |
| Switching                          | Characteristic:                                                                                                                                                                   |                                                                     |                   |          |
| t <sub>SD</sub>                    | CLKOUT High to $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ , $\overline{\text{BMS}}$ , $\overline{\text{RD}}$ , $\overline{\text{WR}}$ Disable                              |                                                                     | $0.25t_{CK} + 16$ | ns       |
| t <sub>SDB</sub>                   | DMS, PMS, BMS, RD, WR<br>Disable to BG Low                                                                                                                                        | 0                                                                   |                   | ns       |
| t <sub>SE</sub>                    | BG High to DMS, PMS, BMS,<br>RD, WR Enable                                                                                                                                        | 0                                                                   |                   | ns       |
| t <sub>SEC</sub>                   | DMS, PMS, BMS, RD, WR<br>Enable to CLKOUT High                                                                                                                                    | 0.25t <sub>CK</sub> - 7                                             |                   | ns       |
| t <sub>SDBH</sub>                  | DMS, PMS, BMS, RD, WR<br>Disable to BGH Low <sup>2</sup>                                                                                                                          | 0                                                                   |                   | ns       |
| t <sub>SEH</sub>                   | $\overline{\text{BGH}}$ High to $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ , $\overline{\text{BMS}}$ , $\overline{\text{RD}}$ , $\overline{\text{WR}}$ Enable <sup>2</sup> | 0                                                                   |                   | ns       |

NOTES

<sup>1</sup>BR is an asynchronous signal. If BR meets the setup/hold requirements, it will be recognized during the current clock cycle; otherwise the signal will be recognized on the following cycle. Refer to the *ADSP-2100 Family User's Manual* for BR/BG cycle relationships. <sup>2</sup>BGH is asserted when the bus is granted and the processor requires control of the bus to continue.



Figure 10. Bus Request-Bus Grant

### ADSP-2171/ADSP-2172

| Parameter                                                                                       | Parameter                                                                                                                                                         |                                                                                                         | Max                                                                         | Unit                       |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------|
| Memory Re                                                                                       | ad                                                                                                                                                                |                                                                                                         |                                                                             |                            |
| Timing Requ                                                                                     | irement:                                                                                                                                                          |                                                                                                         |                                                                             |                            |
| t <sub>RDD</sub><br>t <sub>AA</sub><br>t <sub>RDH</sub><br>Switching Ch                         | RD Low to Data Valid<br>A0–A13, PMS, DMS, BMS to Data Valid<br>Data Hold from RD High<br>naracteristic:                                                           | 0                                                                                                       | $\begin{array}{l} 0.5 t_{CK} - 9 + w \\ 0.75 t_{CK} - 10.5 + w \end{array}$ | ns<br>ns<br>ns             |
| t <sub>RP</sub><br>t <sub>CRD</sub><br>t <sub>ASR</sub><br>t <sub>RDA</sub><br>t <sub>RWR</sub> | RD Pulse Width<br>CLKOUT High to RD Low<br>A0-A13, PMS, DMS, BMS Setup before RD Low<br>A0-A13, PMS, DMS, BMS Hold after RD Deasserted<br>RD High to RD or WR Low | $\begin{array}{l} 0.5t_{CK}-5+w\\ 0.25t_{CK}-5\\ 0.25t_{CK}-6\\ 0.25t_{CK}-3\\ 0.5t_{CK}-5 \end{array}$ | 0.25t <sub>CK</sub> + 7                                                     | ns<br>ns<br>ns<br>ns<br>ns |

w = wait states x  $t_{CK}$ .



Figure 11. Memory Read

# ADSP-2171/ADSP-2172

| Parameter        |                                                                                                            | Min                     | Max               | Unit |
|------------------|------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|------|
| Memory           | Write                                                                                                      |                         |                   |      |
| Switching        | Characteristic:                                                                                            |                         |                   |      |
| t <sub>DW</sub>  | Data Setup before $\overline{WR}$ High                                                                     | $0.5 t_{CK} - 7 + w$    |                   | ns   |
| t <sub>DH</sub>  | Data Hold after WR High                                                                                    | 0.25t <sub>CK</sub> – 2 |                   | ns   |
| t <sub>WP</sub>  | WR Pulse Width                                                                                             | $0.5t_{CK} - 5 + w$     |                   | ns   |
| t <sub>WDE</sub> | WR Low to Data Enabled                                                                                     | 0                       |                   | ns   |
| t <sub>ASW</sub> | A0–A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ Setup before $\overline{\text{WR}}$ Low          | 0.25t <sub>CK</sub> – 6 |                   | ns   |
| t <sub>DDR</sub> | Data Disable before $\overline{WR}$ or $\overline{RD}$ Low                                                 | 0.25t <sub>CK</sub> – 7 |                   | ns   |
| t <sub>CWR</sub> | CLKOUT High to WR Low                                                                                      | 0.25t <sub>CK</sub> – 5 | $0.25 t_{CK} + 7$ | ns   |
| t <sub>AW</sub>  | A0–A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ , Setup before $\overline{\text{WR}}$ Deasserted | $0.75t_{CK} - 9 + w$    |                   | ns   |
| t <sub>WRA</sub> | A0–A13, DMS, PMS Hold after WR Deasserted                                                                  | 0.25t <sub>CK</sub> – 3 |                   | ns   |
| t <sub>WWR</sub> | $\overline{WR}$ High to $\overline{RD}$ or $\overline{WR}$ Low                                             | 0.5t <sub>CK</sub> – 5  |                   | ns   |

w = wait states x  $t_{CK}$ .



Figure 12. Memory Write

### ADSP-2171/ADSP-2172

| Parameter         |                                                  | Min          | Max               | Unit |
|-------------------|--------------------------------------------------|--------------|-------------------|------|
| Serial Por        | ts                                               |              |                   |      |
| Timing Red        | quirement:                                       |              |                   |      |
| t <sub>SCK</sub>  | SCLK Period                                      | 50           |                   | ns   |
| t <sub>SCS</sub>  | DR/TFS/RFS Setup before SCLK Low                 | 4            |                   | ns   |
| t <sub>SCH</sub>  | DR/TFS/RFS Hold after SCLK Low                   | 7            |                   | ns   |
| t <sub>SCP</sub>  | SCLK <sub>IN</sub> Width                         | 20           |                   | ns   |
| Switching (       | Characteristic:                                  |              |                   |      |
| t <sub>CC</sub>   | CLKOUT High to SCLK <sub>OUT</sub>               | $0.25t_{CK}$ | $0.25t_{CK} + 10$ | ns   |
| t <sub>SCDE</sub> | SCLK High to DT Enable                           | 0            |                   | ns   |
| t <sub>SCDV</sub> | SCLK High to DT Valid                            |              | 15                | ns   |
| t <sub>RH</sub>   | TFS/RFS <sub>OUT</sub> Hold after SCLK High      | 0            |                   | ns   |
| t <sub>RD</sub>   | TFS/RFS <sub>OUT</sub> Delay from SCLK High      |              | 15                | ns   |
| t <sub>SCDH</sub> | DT Hold after SCLK High                          | 0            |                   | ns   |
| t <sub>TDE</sub>  | TFS(Alt) to DT Enable                            | 0            |                   | ns   |
| t <sub>TDV</sub>  | TFS(Alt) to DT Valid                             |              | 15                | ns   |
| t <sub>SCDD</sub> | SCLK High to DT Disable                          |              | 15                | ns   |
| t <sub>RDV</sub>  | RFS (Multichannel, Frame Delay Zero) to DT Valid |              | 15                | ns   |



Figure 13. Serial Ports

### ADSP-2171/ADSP-2172

| Parameter                                                                                          |                                                                                                                                                                                                                                                           | Min                    | Max            | Unit                       |
|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|----------------------------|
| 1                                                                                                  | <b>face Port</b><br>ata and Address (HMD1 = 0)<br>e and Write Strobe (HMD0 = 0)                                                                                                                                                                           |                        |                |                            |
| Timing Red                                                                                         | quirement:                                                                                                                                                                                                                                                |                        |                |                            |
| t <sub>HSU</sub><br>t <sub>HDSU</sub><br>t <sub>HWDH</sub><br>t <sub>HH</sub><br>t <sub>HRWP</sub> | HA2–0 Setup before Start of Write or Read <sup>1, 2</sup><br>Data Setup before End of Write <sup>3</sup><br>Data Hold after End of Write <sup>3</sup><br>HA2–0 Hold after End of Write or Read <sup>3, 4</sup><br>Read or Write Pulse Width <sup>5</sup>  | 5<br>5<br>3<br>3<br>20 |                | ns<br>ns<br>ns<br>ns<br>ns |
| Switching C                                                                                        | Characteristic:                                                                                                                                                                                                                                           |                        |                |                            |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub><br>t <sub>HDD</sub><br>t <sub>HRDH</sub> | HACK Low after Start of Write or Read <sup>1, 2</sup><br>HACK Hold after End of Write or Read <sup>3, 4</sup><br>Data Enabled after Start of Read <sup>2</sup><br>Data Valid after Start of Read <sup>4</sup><br>Data Hold after End of Read <sup>4</sup> | 0<br>0<br>0            | 15<br>15<br>18 | ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>HRDD</sub>                                                                                  | Data Disabled after End of Read <sup>4</sup>                                                                                                                                                                                                              |                        | 7              | ns                         |

NOTES

<sup>1</sup>Start of Write =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.

<sup>2</sup>Start of Read =  $\overline{\text{HRD}}$  Low and  $\overline{\text{HSEL}}$  Low.

<sup>3</sup>End of Write =  $\overline{HWR}$  High or  $\overline{HSEL}$  High. <sup>4</sup>End of Read =  $\overline{HRD}$  High or  $\overline{HSEL}$  High. <sup>5</sup>Read Pulse Width =  $\overline{HRD}$  Low and  $\overline{HSEL}$  Low, Write Pulse Width =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.



Figure 14. Host Interface Port (HMD1 = 0, HMD0 = 0)

### ADSP-2171/ADSP-2172

| Parameter                                                                                          |                                                                                                                                                                                                                                                                                                     | Min                    | Max                 | Unit                       |
|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|----------------------------|
| Separate Da                                                                                        | Host Interface Port<br>Separate Data and Address (HMD1 = 0)<br>Read Strobe and Write Strobe (HMD0 = 1)                                                                                                                                                                                              |                        |                     |                            |
| Timing Req                                                                                         | uirement:                                                                                                                                                                                                                                                                                           |                        |                     |                            |
| t <sub>HSU</sub><br>t <sub>HDSU</sub><br>t <sub>HWDH</sub><br>t <sub>HH</sub><br>t <sub>HRWP</sub> | HA2–0, HRW Setup before Start of Write or Read <sup>1</sup><br>Data Setup before End of Write <sup>2</sup><br>Data Hold after End of Write <sup>2</sup><br>HA2–0, HRW Hold after End of Write or Read <sup>2</sup><br>Read or Write Pulse Width <sup>3</sup>                                        | 5<br>5<br>3<br>3<br>20 |                     | ns<br>ns<br>ns<br>ns       |
| Switching C                                                                                        | Characteristic:                                                                                                                                                                                                                                                                                     |                        |                     |                            |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub><br>t <sub>HDD</sub><br>t <sub>HRDH</sub> | HACK Low after Start of Write or Read <sup>1</sup><br>HACK Hold after End of Write or Read <sup>2</sup><br>Data Enabled after Start of Read <sup>1</sup><br>Data Valid after Start of Read <sup>1</sup><br>Data Hold after End of Read <sup>2</sup><br>Data Disabled after End of Read <sup>2</sup> | 0<br>0<br>0<br>0       | 15<br>15<br>18<br>7 | ns<br>ns<br>ns<br>ns<br>ns |

NOTES

<sup>1</sup>Start of Write or Read =  $\overline{\text{HDS}}$  Low and  $\overline{\text{HSEL}}$  Low. <sup>2</sup>End of Write or Read =  $\overline{\text{HDS}}$  High and  $\overline{\text{HSEL}}$  High. <sup>3</sup>Read or Write Pulse Width =  $\overline{\text{HDS}}$  Low and  $\overline{\text{HSEL}}$  Low.



Figure 15. Host Interface Port (HMD1 = 0, HMD0 = 1)

### ADSP-2171/ADSP-2172

| Parameter                                                                                                                                      |                                                                                                                                                                                                                                                                                                                              | Min                                | Max                 | Unit                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------|----------------------------------------|
| -                                                                                                                                              | face Port<br>  Data and Address (HMD1 = 1)<br>e and Write Strobe (HMD0 = 0)                                                                                                                                                                                                                                                  |                                    |                     |                                        |
| Timing Req                                                                                                                                     | uirement:                                                                                                                                                                                                                                                                                                                    |                                    |                     |                                        |
| t <sub>halp</sub><br>t <sub>hasu</sub><br>t <sub>hah</sub><br>t <sub>hals</sub><br>t <sub>hdsu</sub><br>t <sub>hwdh</sub><br>t <sub>hwdh</sub> | ALE Pulse Width<br>HAD15-0 Address Setup, before ALE Low<br>HAD15-0 Address Hold after ALE Low<br>Start of Write or Read after ALE Low <sup>1, 2</sup><br>HAD15-0 Data Setup before End of Write <sup>3</sup><br>HAD15-0 Data Hold after End of Write <sup>3</sup><br>Read or Write Pulse Width <sup>4</sup>                 | 10<br>5<br>2<br>10<br>5<br>3<br>20 |                     | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| Switching C                                                                                                                                    | Characteristic:                                                                                                                                                                                                                                                                                                              |                                    |                     |                                        |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub><br>t <sub>HDD</sub><br>t <sub>HRDH</sub><br>t <sub>HRDD</sub>                        | HACK Low after Start of Write or Read <sup>1, 2</sup><br>HACK Hold after End of Write or Read <sup>3, 5</sup><br>HAD15–0 Data Enabled after Start of Read <sup>2</sup><br>HAD15–0 Data Valid after Start of Read <sup>2</sup><br>HAD15–0 Data Hold after End of Read<br>HAD15–0 Data Disabled after End of Read <sup>5</sup> | 0<br>0<br>0                        | 15<br>15<br>18<br>7 | ns<br>ns<br>ns<br>ns<br>ns             |

#### NOTES

<sup>1</sup>Start of Write =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.

<sup>2</sup>Start of Read =  $\overline{\text{HRD}}$  Low and  $\overline{\text{HSEL}}$  Low.

<sup>3</sup>End of Write =  $\overline{HWR}$  High or  $\overline{HSEL}$  High. <sup>4</sup>Read Pulse Width =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low, Write Pulse Width =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.

<sup>5</sup>End of Read =  $\overline{\text{HRD}}$  High or  $\overline{\text{HSEL}}$  High.



Host Read Cycle

Figure 16. Host Interface Port (HMD1 = 1, HMD0 = 0)

### ADSP-2171/ADSP-2172

| Parameter                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                      | Min                                          | Max            | Unit                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|----------------------------------------------------------|
|                                                                                                                                                                                       | face Port<br>  Data and Address (HMD1 = 1)<br>e and Write Strobe (HMD0 = 1)                                                                                                                                                                                                                                                                                                                                          |                                              |                |                                                          |
| Timing Rec                                                                                                                                                                            | uirement:                                                                                                                                                                                                                                                                                                                                                                                                            |                                              |                |                                                          |
| t <sub>HALP</sub><br>t <sub>HASU</sub><br>t <sub>HAH</sub><br>t <sub>HALS</sub><br>t <sub>HSU</sub><br>t <sub>HDSU</sub><br>t <sub>HWDH</sub><br>t <sub>HH</sub><br>t <sub>HRWP</sub> | ALE Pulse Width<br>HAD15-0 Address Setup before ALE Low<br>HAD15-0 Address Hold after ALE Low<br>Start of Write or Read after ALE Low <sup>1</sup><br>HRW Setup before Start of Write or Read <sup>1</sup><br>HAD15-0 Data Setup before End of Write <sup>2</sup><br>HAD15-0 Data Hold after End of Write <sup>2</sup><br>HRW Hold after End of Write or Read <sup>2</sup><br>Read or Write Pulse Width <sup>3</sup> | 10<br>5<br>2<br>10<br>5<br>5<br>3<br>3<br>20 |                | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| Switching C                                                                                                                                                                           | Characteristic:                                                                                                                                                                                                                                                                                                                                                                                                      |                                              |                |                                                          |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub><br>t <sub>HDD</sub>                                                                                                         | HACK Low after Start of Write or Read <sup>1</sup><br>HACK Hold after End of Write or Read <sup>2</sup><br>HAD15–0 Data Enabled after Start of Read <sup>1</sup><br>HAD15–0 Data Valid after Start of Read <sup>1</sup>                                                                                                                                                                                              | 0<br>0<br>0                                  | 15<br>15<br>18 | ns<br>ns<br>ns<br>ns                                     |
| t <sub>HRDH</sub><br>t <sub>HRDD</sub>                                                                                                                                                | HAD15–0 Data Hold after End of Read <sup>2</sup><br>HAD15–0 Data Disabled after End of Read <sup>2</sup>                                                                                                                                                                                                                                                                                                             | 0                                            | 7              | ns<br>ns                                                 |

NOTES <sup>1</sup>Start of Write or Read =  $\overline{HDS}$  Low and  $\overline{HSEL}$  Low. <sup>2</sup>End of Write or Read =  $\overline{HDS}$  High and  $\overline{HSEL}$  High. <sup>3</sup>Read or Write Pulse Width =  $\overline{HDS}$  Low and  $\overline{HSEL}$  Low.



Host Write Cycle

Host Read Cycle

Figure 17. Host Interface Port (HMD1 = 1, HMD0 = 1)

#### ADSP-2171/ADSP-2172

#### **ENVIRONMENTAL CONDITIONS**

**Ambient Temperature Rating:** 

- $$\begin{split} T_{AMB} &= T_{CASE} (PD \times \theta_{CA}) \\ T_{CASE} &= Case \ Temperature \ in \ ^{\circ}C \end{split}$$

PD = Power Dissipation in W

- $\theta_{CA}$  = Thermal Resistance (Case-to-Ambient)
- $\theta_{JA}$  = Thermal Resistance (Junction-to-Ambient)
- $\theta_{JC}$  = Thermal Resistance (Junction-to-Case)

| Package | $\theta_{JA}$ | $\theta_{JC}$ | $\theta_{CA}$ |
|---------|---------------|---------------|---------------|
| TQFP    | 50°C/W        | 2°C/W         | 48°C/W        |
| PQFP    | 41°C/W        | 10°C/W        | 31°C/W        |

#### POWER DISSIPATION

To determine total power dissipation in a specific application, the following equation should be applied for each output:

 $C \times V_{DD}^2 \times f$ 

C =load capacitance, f =output switching frequency.

#### Example:

In an application where external data memory is used and no other outputs are active, power dissipation is calculated as follows:

Assumptions:

7

- External data memory is accessed every cycle with 50% of the address pins switching.
- External data memory writes occur every other cycle with 50% of the data pins switching.
- Each address and data pin has a 10 pF total load at the pin.
- The application operates at  $V_{\rm DD}$  = 5.0 V and  $t_{\rm CK}$  = 30 ns.

$$P_{INT} + (C \times V_{DD}^2 \times f)$$

 $P_{INT}$  = internal power dissipation from Power vs. Frequency graph (Figure 18).

 $(C \times V_{DD}^2 \times f)$  is calculated for each output:

|                 | # of |         |                      |                                              |
|-----------------|------|---------|----------------------|----------------------------------------------|
|                 | Pins | ×C      | $\times  V_{DD}{}^2$ | $\times \mathbf{f}$                          |
| Address, DMS    | 8    | × 10 pF | $	imes 5^2  { m V}$  | $\times$ 33.3 MHz = 66.6 mW                  |
| Data Output, WR | 9    | × 10 pF |                      | $\times 16.67 \text{ MHz} = 37.5 \text{ mW}$ |
| RD              | 1    | × 10 pF | $	imes 5^2  m V$     | $\times$ 16.67 MHz = 4.2 mW                  |
| CLKOUT          | 1    | × 10 pF | $	imes 5^2  { m V}$  | $\times$ 33.3 MHz = 8.3 mW                   |
|                 |      |         |                      | 116.6 mW                                     |

Total power dissipation for this example is  $P_{INT}$  + 116.6 mW.

# ADSP-2171/ADSP-2172/ADSP-2173







VALID FOR ALL TEMPERATURE GRADES.

<sup>1</sup> POWER REFLECTS DEVICE OPERATING WITH NO OUTPUT LOADS. <sup>2</sup> IDLE REFERS TO ADSP-2171 STATE OF OPERATION DURING EXECUTION OF IDLE INSTRUCTION. DEASSERTED PINS ARE DRIVEN TO EITHER  $V_{\text{DD}}$  OR GND. POWER REFLECTS DEVICE OPERATING WITH CLKOUT DISABLED.

<sup>3</sup> TYPICAL POWER DISSIPATION AT 5.0V V<sub>DD</sub> DURING EXECUTION OF IDLE N INSTRUCTION (CLOCK FREQUENCY REDUCTION). POWER REFLECTS DEVICE OPERATING WITH CLKOUT DISABLED.

Figure 18. Power vs. Frequency

#### ADSP-2171/ADSP-2172

#### **CAPACITIVE LOADING**

Figures 19 and 20 show the capacitive loading characteristics of the ADSP-2171/ADSP-2172.



Figure 19. Typical Output Rise Time vs. Load Capacitance,  $C_{L}$  (at Maximum Ambient Operating Temperature)



Figure 20. Typical Output Valid Delay or Hold vs. Load Capacitance,  $C_L$  (at Maximum Ambient Operating Temperature)

#### **TEST CONDITIONS Output Disable Time**

Output pins are considered to be disabled when they have stopped driving and started a transition from the measured output high or low voltage to a high impedance state. The output disable time ( $t_{DIS}$ ) is the difference of  $t_{MEASURED}$  and  $t_{DECAY}$ , as shown in the Output Enable/Disable diagram. The time is the interval from when a reference signal reaches a high or low voltage level to when the output voltages have changed by 0.5 V from the measured output high or low voltage. The decay time,

 $t_{DECAY}$ , is dependent on the capacitative load,  $C_L$ , and the current load,  $i_L$ , on the output pin. It can be approximated by the following equation:

$$t_{DECAY} = \frac{C_L \bullet 0.5 V}{i_L}$$

from which

$$t_{DIS} = t_{MEASURED} - t_{DECAY}$$

is calculated. If multiple pins (such as the data bus) are disabled, the measurement value is that of the last pin to stop driving.



Figure 21. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

#### **Output Enable Time**

Output pins are considered to be enabled when that have made a transition from a high-impedance state to when they start driving. The output enable time  $(t_{ENA})$  is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram. If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.



Figure 22. Output Enable/Disable



Figure 23. Equivalent Device Loading for AC Measurements (Including All Fixtures)

# **ADSP-2173–SPECIFICATIONS RECOMMENDED OPERATING CONDITIONS**

|                                     |                                                 | K Grade  |          | B Grade    |            |         |  |
|-------------------------------------|-------------------------------------------------|----------|----------|------------|------------|---------|--|
| Parameter                           |                                                 | Min      | Max      | Min        | Max        | Unit    |  |
| V <sub>DD</sub><br>T <sub>AMB</sub> | Supply Voltage<br>Ambient Operating Temperature | 3.0<br>0 | 3.6 + 70 | 3.0<br>-40 | 3.6<br>+85 | V<br>°C |  |

# **ELECTRICAL CHARACTERISTICS**

|                  |                                                |                                 | K/B Grades            |     |      |
|------------------|------------------------------------------------|---------------------------------|-----------------------|-----|------|
| Parameter        |                                                | Test Conditions                 | Min                   | Max | Unit |
| V <sub>IH</sub>  | Hi-Level Input Voltage <sup>1, 2</sup>         | @ V <sub>DD</sub> = max         | 2.0                   |     | V    |
| V <sub>IH</sub>  | Hi-Level CLKIN Voltage                         | $@V_{DD} = max$                 | 2.0                   |     | V    |
| V <sub>IH</sub>  | Hi-Level RESET Voltage                         | $@V_{DD} = max$                 | 2.2                   |     | V    |
| V <sub>IL</sub>  | Lo-Level Input Voltage <sup>I, 3</sup>         | $@V_{DD} = min$                 |                       | 0.4 | V    |
| V <sub>OH</sub>  | Hi-Level Output Voltage <sup>1, 4, 5</sup>     | $@V_{DD} = min$                 |                       |     |      |
| on               | 1 0                                            | $I_{OH} = -0.5 \text{ mA}$      | 2.4                   |     | V    |
|                  |                                                | $@V_{DD} = min$                 |                       |     |      |
|                  |                                                | $I_{OH} = -100 \text{ mA}^{6}$  | V <sub>DD</sub> - 0.3 |     | V    |
| V <sub>OL</sub>  | Lo-Level Output Voltage <sup>1, 4, 5</sup>     | $@V_{DD} = min$                 | 20                    |     |      |
|                  | 1 0                                            | $I_{OL} = 2 \text{ mA}$         |                       | 0.4 | V    |
| I <sub>IH</sub>  | Hi-Level Input Current <sup>3</sup>            | $@V_{DD} = max$                 |                       |     |      |
|                  | -                                              | $V_{IN} = V_{DD} max$           |                       | 10  | μA   |
| I <sub>IL</sub>  | Lo-Level Input Current <sup>3</sup>            | $@V_{DD} = max$                 |                       |     |      |
|                  | -                                              | $V_{IN} = 0 V$                  |                       | 10  | μA   |
| I <sub>OZH</sub> | Tristate Leakage Current <sup>7</sup>          | $@V_{DD} = max,$                |                       |     |      |
|                  | -                                              | $V_{IN} = V_{DD} \max^8$        |                       | 10  | μA   |
| I <sub>OZL</sub> | Tristate Leakage Current <sup>7</sup>          | $@V_{DD} = max,$                |                       |     |      |
|                  | -                                              | $V_{IN} = 0 V^8$                |                       | 10  | μA   |
| I <sub>DD</sub>  | Supply Current (Idle) <sup>9, 10</sup>         | $@V_{DD} = max$                 |                       | 7   | mA   |
| I <sub>DD</sub>  | Supply Current (Dynamic) <sup>10</sup>         | $@V_{DD} = max$                 |                       |     |      |
|                  |                                                | $t_{CK} = 50 \text{ ns}^{11}$   |                       | 27  | mA   |
| I <sub>DD</sub>  | Supply Current (Powerdown) <sup>10</sup>       | Lowest Power Mode <sup>12</sup> |                       | 100 | μA   |
| CI               | Input Pin Capacitance <sup>3, 6, 13</sup>      | @ $V_{IN} = 2.5 V$ ,            |                       |     |      |
|                  |                                                | $f_{IN} = 1.0$ MHz,             |                       |     |      |
|                  |                                                | $T_{AMB} = 25^{\circ}C$         |                       | 8   | pF   |
| Co               | Output Pin Capacitance <sup>6, 7, 13, 14</sup> | @ $V_{IN} = 2.5 V$ ,            |                       |     |      |
|                  |                                                | $f_{IN} = 1.0$ MHz,             |                       |     |      |
|                  |                                                | $T_{AMB} = 25^{\circ}C$         |                       | 8   | pF   |

NOTES

<sup>1</sup>Bidirectional pins: D0-D23, RFS0, RFS1, SCLK0, SCLK1, TFS0, TFS1, HD0-HD15/HAD0-HAD15. <sup>2</sup>Input only pins: RESET, IRQ2, BR, MMAP, DR0, DR1, HSEL, HSIZE, BMODE, HMD0, HMD1, HRD/HWR, HWR/HDS, PWD, HA2/ALE, HA1-0. <sup>3</sup>Input only pins: CLKIN, RESET, IRQ2, BR, MMAP, DR0, DR1, HSEL, HSIZE, BMODE, HMD0, HMD1, HRD/HWR, HWR/HDS, PWD, HA2/ALE, HA1-0. <sup>4</sup>Output pins: BG, PMS, DMS, BMS, RD, WR, PWDACK, A0-A13, DT0, DT1, CLKOUT, HACK, FL2-0, BGH.

<sup>5</sup>Although specified for TTL outputs, all ADSP-2173 outputs are CMOS-compatible and will drive to V<sub>DD</sub> and GND, assuming no dc loads.

<sup>6</sup>Guaranteed but not tested.

<sup>8</sup>0 V on BR, CLKIN Active (to force three-state condition). <sup>9</sup>Idle refers to ADSP-2173 state of operation during execution of IDLE instruction. Deasserted pins are driven to either V<sub>DD</sub> or GND. Current reflects device operation with CLKOUT disabled.

- <sup>12</sup>See Chapter 9, of the ADSP-2100 Family User's Manual for details.
- <sup>13</sup>Applies to TQFP and PQFP package types.

<sup>&</sup>lt;sup>7</sup>Three-statable pins: A0-A13, D0-D23, PMS, DMS, BMS, RD, WR, DT0, DT1, SCLK0, SCLK1, TFS0, TFS1, RFS0, RSF1, HD0-HD15/HAD0-HAD15.

<sup>&</sup>lt;sup>10</sup>Current reflects device operating with no output loads.

 $<sup>^{11}</sup>V_{IN} = 0.4$  V and 2.4 V. For typical figures for supply currents, refer to "Power Dissipation" section.

<sup>&</sup>lt;sup>14</sup>Output pin capacitance is the capacitve load for any three-state output pin.

Specifications subject to change without notice.

# **ADSP-2173 TIMING PARAMETERS**

#### GENERAL NOTES

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add up parameters to derive longer times.

#### TIMING NOTES

Switching characteristics specify how the processor changes its signals. You have no control over this timing; it is dependent on the internal design. Timing requirements apply to signals that are controlled outside the processor, such as the data input for a read operation.

Timing requirements guarantee that the processor operates correctly with another device. Switching characteristics tell you what the device will do under a given circumstance. Also, use the switching characteristics to ensure any timing requirement of a device connected to the processor (such as memory) is satisfied.

#### MEMORY REQUIREMENTS

This chart links common memory device specification names and ADSP-2173 timing parameters for your convenience.

| Parameter<br>Name | Function                                                    | Common<br>Memory Device<br>Specification Name |
|-------------------|-------------------------------------------------------------|-----------------------------------------------|
| t <sub>ASW</sub>  | A0-A13, DMS, PMS                                            | Address Setup to                              |
|                   | Setup before WR Low                                         | Write Start                                   |
| t <sub>AW</sub>   | A0-A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$   | Setup Address Setup                           |
|                   | before $\overline{WR}$ Deasserted                           | to Write End                                  |
| t <sub>WRA</sub>  | A0-A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$   | Address Hold Time                             |
|                   | Hold after WR Deasserted                                    |                                               |
| t <sub>DW</sub>   | Data Setup before $\overline{WR}$ High                      | Data Setup Time                               |
| t <sub>DH</sub>   | Data Hold after WR High                                     | Data Hold Time                                |
| t <sub>RDD</sub>  | RD Low to Data Valid                                        | OE to Data Valid                              |
| t <sub>AA</sub>   | A0-A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ , | Address Access Time                           |
|                   | BMS to Data Valid                                           |                                               |

# ADSP-2173

| Paramete                                                            | r                                                                                                                                                                                                                                                                                                                                                                                                                     | Min                                                                          | Max | Unit           |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|----------------|
| a frequenc<br>clock (whi<br>(equivalen<br>period sho<br>to obtain s | <b>nals</b><br>ned as 0.5 $t_{CKL}$ The ADSP-2173 uses an input clock with<br>y equal to half the instruction rate; a 10.0 MHz input<br>ch is equivalent to 100 ns) yields a 50 ns processor cycle<br>t to 20 MHz). $t_{CK}$ values within the range of 0.5 $t_{CKI}$<br>uld be substituted for all relevant timing parameters<br>pecification value.<br>$t_{CKH} = 0.5t_{CK} - 10$ ns = 0.5 (50 ns) - 10 ns = 15 ns. |                                                                              |     |                |
| Timing Re                                                           | equirement:                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                              |     |                |
| t <sub>CKI</sub><br>t <sub>CKIL</sub><br>t <sub>CKIH</sub>          | CLKIN Period<br>CLKIN Width Low<br>CLKIN Width High                                                                                                                                                                                                                                                                                                                                                                   | 100<br>20<br>20                                                              | 160 | ns<br>ns<br>ns |
| Switching                                                           | Characteristic:                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                              |     |                |
| t <sub>CKL</sub><br>t <sub>CKH</sub><br>t <sub>CKOH</sub>           | CLKOUT Width Low<br>CLKOUT Width High<br>CLKIN High to CLKOUT High                                                                                                                                                                                                                                                                                                                                                    | $\begin{array}{c} 0.5t_{\rm CK} - 10 \\ 0.5t_{\rm CK} - 10 \\ 0 \end{array}$ | 25  | ns<br>ns<br>ns |
| <b>Control S</b>                                                    | ignals                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                              |     |                |
| . 0                                                                 | equirement:<br>RESET Width Low                                                                                                                                                                                                                                                                                                                                                                                        | 5+1                                                                          |     | ns             |
| t <sub>RSP</sub>                                                    | RESE I WIUIII LOW                                                                                                                                                                                                                                                                                                                                                                                                     | $5t_{CK}^{1}$                                                                |     | ns             |

NOTE <sup>1</sup>Applies after power-up sequence is complete. Internal phase lock loop requires no more than 2000 CLKIN cycles assuming stable CLKIN (not including crystal oscillator start-up time).



Figure 24. Clock Signals

### ADSP-2173

| Parameter                            |                                                                                                               | Min                                                            | Max             | Unit     |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------|----------|
| Interrupts                           | s and Flags                                                                                                   |                                                                |                 |          |
| Timing Re                            | quirement:                                                                                                    |                                                                |                 |          |
| t <sub>IFS</sub><br>t <sub>IFH</sub> | IRQx or FI Setup before CLKOUT Low <sup>1, 2, 3</sup><br>IRQx or FI Hold after CLKOUT High <sup>1, 2, 3</sup> | $\begin{array}{c} 0.25 t_{CK} + 23 \\ 0.25 t_{CK} \end{array}$ |                 | ns<br>ns |
| Switching                            | Characteristic:                                                                                               |                                                                |                 |          |
| t <sub>FOH</sub><br>t <sub>FOD</sub> | Flag Output Hold after CLKOUT Low <sup>4</sup><br>Flag Output Delay from CLKOUT Low <sup>4</sup>              | 0.5t <sub>CK</sub> - 10                                        | $0.5t_{CK} + 5$ | ns<br>ns |

NOTES <sup>1</sup>If  $\overline{IRQx}$  and FI inputs meet t<sub>IFS</sub> and t<sub>IFH</sub> setup/hold requirements, they will be recognized during the current clock cycle; otherwise the signals will be recognized on the following cycle. (Refer to "Interrupt Controller Operation" in the Program Control chapter of the User's Manual for further information on interrupt servicing.) <sup>2</sup>Edge-sensitive interrupts require pulse widths greater than 10 ns; level-sensitive interrupts must be held low until serviced. <sup>3</sup> $\overline{IRQx} = \overline{IRQ0}$ ,  $\overline{IRQ1}$ , and  $\overline{IRQ2}$ . <sup>4</sup>Flag Output = FL0, FL1, FL2, and FO.



Figure 25. Interrupts and Flags

### ADSP-2173

| Parameter                          |                                                                                                                                                      | Min                                                                 | Max               | Unit     |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------|----------|
| Bus Requ                           | est/Grant                                                                                                                                            |                                                                     |                   |          |
| Timing Ree                         | quirement:                                                                                                                                           |                                                                     |                   |          |
| t <sub>BH</sub><br>t <sub>BS</sub> | BR Hold after CLKOUT High <sup>1</sup><br>BR Setup before CLKOUT Low <sup>1</sup>                                                                    | $\begin{array}{c} 0.25t_{\rm CK}+2\\ 0.25t_{\rm CK}+22 \end{array}$ |                   | ns<br>ns |
| Switching (                        | Characteristic:                                                                                                                                      |                                                                     |                   |          |
| $t_{SD}$                           | CLKOUT High to $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ , $\overline{\text{BMS}}$ , $\overline{\text{RD}}$ , $\overline{\text{WR}}$ Disable |                                                                     | $0.25t_{CK} + 16$ | ns       |
| t <sub>SDB</sub>                   | DMS, PMS, BMS, RD, WR<br>Disable to BG Low                                                                                                           | 0                                                                   |                   | ns       |
| $t_{\text{SE}}$                    | BG High to DMS, PMS, BMS,<br>RD, WR Enable                                                                                                           | 0                                                                   |                   | ns       |
| t <sub>SEC</sub>                   | DMS, PMS, BMS, RD, WR<br>Enable to CLKOUT High                                                                                                       | 0.25t <sub>CK</sub> - 10                                            |                   | ns       |
| t <sub>SDBH</sub>                  | DMS, PMS, BMS, RD, WR<br>Disable to BGH Low <sup>2</sup>                                                                                             | 0                                                                   |                   | ns       |
| t <sub>SEH</sub>                   | $\overline{BGH}$ High to $\overline{DMS}$ , $\overline{PMS}$ , $\overline{BMS}$ , $\overline{RD}$ , $\overline{WR}$ Enable <sup>2</sup>              | 0                                                                   |                   | ns       |

NOTES  ${}^{1}\overline{\mathrm{BR}}$  is an asynchronous signal. If  $\overline{\mathrm{BR}}$  meets the setup/hold requirements, it will be recognized during the current clock cycle; otherwise the signal will be recognized on the following cycle. Refer to the *ADSP-2100 Family User's Manual* for  $\overline{\mathrm{BR}/\mathrm{BG}}$  cycle relationships.  ${}^{2}\overline{\mathrm{BGH}}$  is asserted when the bus is granted and the processor requires control of the bus to continue.



Figure 26. Bus Request-Bus Grant

### ADSP-2173

| Parameter                                                                                       |                                                                                                                                                                   | Min                                                                                                     | Max                                                                          | Unit                       |
|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------|
| Memory Re                                                                                       | ad                                                                                                                                                                |                                                                                                         |                                                                              |                            |
| Timing Requ                                                                                     | irement:                                                                                                                                                          |                                                                                                         |                                                                              |                            |
| t <sub>RDD</sub><br>t <sub>AA</sub><br>t <sub>RDH</sub><br>Switching Ch                         | RD Low to Data Valid<br>A0–A13, PMS, DMS, BMS to Data Valid<br>Data Hold from RD High<br>naracteristic:                                                           | 0                                                                                                       | $\begin{array}{l} 0.5 t_{CK} - 15 + w \\ 0.75 t_{CK} - 20.5 + w \end{array}$ | ns<br>ns<br>ns             |
| t <sub>RP</sub><br>t <sub>CRD</sub><br>t <sub>ASR</sub><br>t <sub>RDA</sub><br>t <sub>RWR</sub> | RD Pulse Width<br>CLKOUT High to RD Low<br>A0-A13, PMS, DMS, BMS Setup before RD Low<br>A0-A13, PMS, DMS, BMS Hold after RD Deasserted<br>RD High to RD or WR Low | $\begin{array}{l} 0.5t_{CK}-5+w\\ 0.25t_{CK}-5\\ 0.25t_{CK}-7\\ 0.25t_{CK}-3\\ 0.5t_{CK}-5 \end{array}$ | 0.25t <sub>CK</sub> + 10                                                     | ns<br>ns<br>ns<br>ns<br>ns |

w = wait states x  $t_{CK}$ .



Figure 27. Memory Read

## ADSP-2173

| Paramete         | r                                                                                                          | Min                     | Max                | Unit |
|------------------|------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|------|
| Memory           | Write                                                                                                      |                         |                    |      |
| Switching        | Characteristic:                                                                                            |                         |                    |      |
| t <sub>DW</sub>  | Data Setup before $\overline{WR}$ High                                                                     | $0.5 t_{CK} - 7 + w$    |                    | ns   |
| t <sub>DH</sub>  | Data Hold after WR High                                                                                    | 0.25t <sub>CK</sub> – 2 |                    | ns   |
| t <sub>WP</sub>  | WR Pulse Width                                                                                             | $0.5t_{CK} - 5 + w$     |                    | ns   |
| t <sub>WDE</sub> | WR Low to Data Enabled                                                                                     | 0                       |                    | ns   |
| t <sub>ASW</sub> | A0–A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ Setup before $\overline{\text{WR}}$ Low          | $0.25t_{CK} - 7$        |                    | ns   |
| t <sub>DDR</sub> | Data Disable before $\overline{WR}$ or $\overline{RD}$ Low                                                 | $0.25t_{CK} - 7$        |                    | ns   |
| t <sub>CWR</sub> | CLKOUT High to $\overline{WR}$ Low                                                                         | $0.25t_{CK} - 5$        | $0.25 t_{CK} + 10$ | ns   |
| t <sub>AW</sub>  | A0–A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ , Setup before $\overline{\text{WR}}$ Deasserted | $0.75t_{CK} - 11.5 + w$ |                    | ns   |
| t <sub>WRA</sub> | A0–A13, $\overline{\text{DMS}}$ , $\overline{\text{PMS}}$ Hold after $\overline{\text{WR}}$ Deasserted     | $0.25t_{CK} - 3$        |                    | ns   |
| t <sub>WWR</sub> | $\overline{WR}$ High to $\overline{RD}$ or $\overline{WR}$ Low                                             | 0.5t <sub>CK</sub> – 5  |                    | ns   |

w = wait states x  $t_{CK}$ .



Figure 28. Memory Write

## ADSP-2173

| Paramete          | r                                                                  | Min          | Max               | Unit     |
|-------------------|--------------------------------------------------------------------|--------------|-------------------|----------|
| Serial Por        | ts                                                                 |              |                   |          |
| Timing Re         | quirement:                                                         |              |                   |          |
| t <sub>SCK</sub>  | SCLK Period                                                        | 76.9         |                   | ns       |
| t <sub>SCS</sub>  | DR/TFS/RFS Setup before SCLK Low<br>DR/TFS/RFS Hold after SCLK Low | 8<br>10      |                   | ns       |
| t <sub>SCH</sub>  | SCLK <sub>IN</sub> Width                                           | 28           |                   | ns<br>ns |
| t <sub>SCP</sub>  |                                                                    | 20           |                   | 115      |
| Switching         | Characteristic:                                                    |              |                   |          |
| t <sub>CC</sub>   | CLKOUT High to SCLK <sub>OUT</sub>                                 | $0.25t_{CK}$ | $0.25t_{CK} + 15$ | ns       |
| t <sub>SCDE</sub> | SCLK High to DT Enable                                             | 0            |                   | ns       |
| t <sub>SCDV</sub> | SCLK High to DT Valid                                              |              | 20                | ns       |
| t <sub>RH</sub>   | TFS/RFS <sub>OUT</sub> Hold after SCLK High                        | 0            |                   | ns       |
| t <sub>RD</sub>   | TFS/RFS <sub>OUT</sub> Delay from SCLK High                        |              | 20                | ns       |
| t <sub>SCDH</sub> | DT Hold after SCLK High                                            | 0            |                   | ns       |
| t <sub>TDE</sub>  | TFS(Alt) to DT Enable                                              | 0            |                   | ns       |
| t <sub>TDV</sub>  | TFS(Alt) to DT Valid                                               |              | 19                | ns       |
| t <sub>SCDD</sub> | SCLK High to DT Disable                                            |              | 25                | ns       |
| t <sub>RDV</sub>  | RFS (Multichannel, Frame Delay Zero) to DT Valid                   |              | 20                | ns       |



Figure 29. Serial Ports

### ADSP-2173

| Parameter                                                                                          |                                                                                                                                                                                                                                                           | Min                    | Max            | Unit                       |
|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|----------------------------|
| -                                                                                                  | Face Port<br>ata and Address (HMD1 = 0)<br>e and Write Strobe (HMD0 = 0)                                                                                                                                                                                  |                        |                |                            |
| Timing Req                                                                                         | uirement:                                                                                                                                                                                                                                                 |                        |                |                            |
| t <sub>HSU</sub><br>t <sub>HDSU</sub><br>t <sub>HWDH</sub><br>t <sub>HH</sub><br>t <sub>HRWP</sub> | HA2-0 Setup before Start of Write or Read <sup>1, 2</sup><br>Data Setup before End of Write <sup>3</sup><br>Data Hold after End of Write <sup>3</sup><br>HA2-0 Hold after End of Write or Read <sup>3, 4</sup><br>Read or Write Pulse Width <sup>5</sup>  | 8<br>8<br>3<br>3<br>30 |                | ns<br>ns<br>ns<br>ns<br>ns |
| Switching C                                                                                        | Characteristic:                                                                                                                                                                                                                                           |                        |                |                            |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub><br>t <sub>HDD</sub><br>t <sub>HRDH</sub> | HACK Low after Start of Write or Read <sup>1, 2</sup><br>HACK Hold after End of Write or Read <sup>3, 4</sup><br>Data Enabled after Start of Read <sup>2</sup><br>Data Valid after Start of Read <sup>4</sup><br>Data Hold after End of Read <sup>4</sup> | 0<br>0<br>0            | 20<br>20<br>23 | ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>HRDD</sub>                                                                                  | Data Disabled after End of Read <sup>4</sup>                                                                                                                                                                                                              |                        | 15             | ns                         |

NOTES

<sup>1</sup>Start of Write =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.

<sup>2</sup>Start of Read =  $\overline{\text{HRD}}$  Low and  $\overline{\text{HSEL}}$  Low.

<sup>3</sup>End of Write =  $\overline{HWR}$  High or  $\overline{HSEL}$  High. <sup>4</sup>End of Read =  $\overline{HRD}$  High or  $\overline{HSEL}$  High. <sup>5</sup>Read Pulse Width =  $\overline{HRD}$  Low and  $\overline{HSEL}$  Low, Write Pulse Width =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.



Figure 30. Host Interface Port (HMD1 = 0, HMD0 = 0)

### ADSP-2173

| Timing Requirement:t <sub>HSU</sub> HA2-0, HRW Setup befort <sub>HDSU</sub> Data Setup before End ort <sub>HWDH</sub> Data Hold after End of Vt <sub>HH</sub> HA2-0, HRW Hold aftert <sub>HRWP</sub> Read or Write Pulse Wide |                                                                                                |                        | Max                  | Unit                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------|----------------------|----------------------------|
| t_HSUHA2-0, HRW Setup befort_HDSUData Setup before End ot_HWDHData Hold after End of Vt_HHHA2-0, HRW Hold aftert_HRWPRead or Write Pulse Widd                                                                                 |                                                                                                |                        |                      |                            |
| t_{HDSU}Data Setup before End ot_{HWDH}Data Hold after End of Vt_{HH}HA2-0, HRW Hold aftert_{HRWP}Read or Write Pulse Wid                                                                                                     |                                                                                                |                        |                      |                            |
|                                                                                                                                                                                                                               | Write <sup>2</sup><br>r End of Write or Read <sup>2</sup>                                      | 8<br>8<br>3<br>3<br>30 |                      | ns<br>ns<br>ns<br>ns       |
| Switching Characteristic:                                                                                                                                                                                                     |                                                                                                |                        |                      |                            |
| t_{HSHKHACKt_{HKHHACKt_{HDEDatat_{HDDData Valid after Start oft_{HDHData Hold after End of Ft_{HRDHData Hold after End of Ft_{HRDDData Disabled after End                                                                     | f Write or Read <sup>2</sup><br>of Read <sup>1</sup><br>Read <sup>1</sup><br>Read <sup>2</sup> | 0<br>0<br>0            | 20<br>20<br>23<br>15 | ns<br>ns<br>ns<br>ns<br>ns |

NOTES

<sup>1</sup>Start of Write or Read =  $\overline{HDS}$  Low and  $\overline{HSEL}$  Low. <sup>2</sup>End of Write or Read =  $\overline{HDS}$  High and  $\overline{HSEL}$  High. <sup>3</sup>Read or Write Pulse Width =  $\overline{HDS}$  Low and  $\overline{HSEL}$  Low.



Figure 31. Host Interface Port (HMD1 = 0, HMD0 = 1)

## ADSP-2173

| Parameter                                                                                                                                     |                                                                                                                                                                                                                                                                                                                              | Min                                | Max                  | Unit                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------|----------------------------------------|
| 1                                                                                                                                             | face Port<br>d Data and Address (HMD1 = 1)<br>e and Write Strobe (HMD0 = 0)                                                                                                                                                                                                                                                  |                                    |                      |                                        |
| Timing Rec                                                                                                                                    | quirement:                                                                                                                                                                                                                                                                                                                   |                                    |                      |                                        |
| t <sub>halp</sub><br>t <sub>hasu</sub><br>t <sub>hah</sub><br>t <sub>hals</sub><br>t <sub>hdsu</sub><br>t <sub>hwdh</sub><br>t <sub>hwp</sub> | ALE Pulse Width<br>HAD15-0 Address Setup, before ALE Low<br>HAD15-0 Address Hold after ALE Low<br>Start of Write or Read after ALE Low <sup>1, 2</sup><br>HAD15-0 Data Setup before End of Write <sup>3</sup><br>HAD15-0 Data Hold after End of Write <sup>3</sup><br>Read or Write Pulse Width <sup>5</sup>                 | 15<br>5<br>2<br>15<br>8<br>3<br>30 |                      | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| Switching C                                                                                                                                   | Characteristic:                                                                                                                                                                                                                                                                                                              |                                    |                      |                                        |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub><br>t <sub>HDD</sub><br>t <sub>HRDH</sub><br>t <sub>HRDD</sub>                       | HACK Low after Start of Write or Read <sup>1, 2</sup><br>HACK Hold after End of Write or Read <sup>3, 4</sup><br>HAD15–0 Data Enabled after Start of Read <sup>2</sup><br>HAD15–0 Data Valid after Start of Read <sup>2</sup><br>HAD15–0 Data Hold after End of Read<br>HAD15–0 Data Disabled after End of Read <sup>4</sup> | 0<br>0<br>0                        | 20<br>20<br>23<br>15 | ns<br>ns<br>ns<br>ns<br>ns<br>ns       |

NOTES

INCLES <sup>1</sup>Start of Write =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low. <sup>2</sup>Start of Read =  $\overline{HRD}$  Low and  $\overline{HSEL}$  Low. <sup>3</sup>End of Write =  $\overline{HWR}$  High or  $\overline{HSEL}$  High. <sup>4</sup>End of Read =  $\overline{HRD}$  High or  $\overline{HSEL}$  High. <sup>5</sup>Read Pulse Width =  $\overline{HRD}$  Low and  $\overline{HSEL}$  Low. Write Pulse Width =  $\overline{HWR}$  Low and  $\overline{HSEL}$  Low.



Figure 32. Host Interface Port (HMD1 = 1, HMD0 = 0)

## ADSP-2173

| Parameter                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                      | Min                                          | Max      | Unit                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------|----------------------------------------------------|
|                                                                                                                                                                                       | face Port<br>l Data and Address (HMD1 = 1)<br>e and Write Strobe (HMD0 = 1)                                                                                                                                                                                                                                                                                                                                          |                                              |          |                                                    |
| Timing Rec                                                                                                                                                                            | luirement:                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |          |                                                    |
| t <sub>HALP</sub><br>t <sub>HASU</sub><br>t <sub>HAH</sub><br>t <sub>HALS</sub><br>t <sub>HSU</sub><br>t <sub>HDSU</sub><br>t <sub>HWDH</sub><br>t <sub>HH</sub><br>t <sub>HRWP</sub> | ALE Pulse Width<br>HAD15-0 Address Setup before ALE Low<br>HAD15-0 Address Hold after ALE Low<br>Start of Write or Read after ALE Low <sup>1</sup><br>HRW Setup before Start of Write or Read <sup>1</sup><br>HAD15-0 Data Setup before End of Write <sup>2</sup><br>HAD15-0 Data Hold after End of Write <sup>2</sup><br>HRW Hold after End of Write or Read <sup>2</sup><br>Read or Write Pulse Width <sup>3</sup> | 15<br>5<br>2<br>15<br>8<br>8<br>3<br>3<br>30 |          | ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns<br>ns |
| -                                                                                                                                                                                     | Characteristic:                                                                                                                                                                                                                                                                                                                                                                                                      |                                              |          |                                                    |
| t <sub>HSHK</sub><br>t <sub>HKH</sub><br>t <sub>HDE</sub>                                                                                                                             | HACK Low after Start of Write or Read <sup>1</sup><br>HACK Hold after End of Write or Read <sup>2</sup><br>HAD15–0 Data Enabled after Start of Read <sup>1</sup>                                                                                                                                                                                                                                                     | 0<br>0<br>0                                  | 20<br>20 | ns<br>ns<br>ns                                     |
| t <sub>HDD</sub><br>t <sub>HRDH</sub><br>t <sub>HRDD</sub>                                                                                                                            | HAD15–0 Data Valid after Start of Read <sup>1</sup><br>HAD15–0 Data Hold after End of Read <sup>2</sup><br>HAD15–0 Data Disabled after End of Read <sup>2</sup>                                                                                                                                                                                                                                                      | 0                                            | 23<br>15 | ns<br>ns<br>ns                                     |

NOTES

<sup>1</sup>Start of Write or Read =  $\overline{\text{HDS}}$  Low and  $\overline{\text{HSEL}}$  Low. <sup>2</sup>End of Write or Read =  $\overline{\text{HDS}}$  High and  $\overline{\text{HSEL}}$  High. <sup>3</sup>Read or Write Pulse Width =  $\overline{\text{HDS}}$  Low and  $\overline{\text{HSEL}}$  Low.



Host Write Cycle

Host Read Cycle

Figure 33. Host Interface Port (HMD1 = 1, HMD0 = 1)

### ADSP-2173

**ENVIRONMENTAL CONDITIONS** Ambient Temperature Rating:

 $T_{AMB} = T_{CASE} - (PD \times \theta_{CA})$ 

 $T_{CASE} = Case Temperature in °C$ 

PD = Power Dissipation in W

 $\theta_{CA}$  = Thermal Resistance (Case-to-Ambient)

- $\theta_{JA}$  = Thermal Resistance (Junction-to-Ambient)
- $\theta_{JC}$  = Thermal Resistance (Junction-to-Case)

| Package | $\theta_{JA}$ | θ <sub>JC</sub> | $\theta_{CA}$ |
|---------|---------------|-----------------|---------------|
| TQFP    | 50°C/W        | 2°C/W           | 48°C/W        |
| PQFP    | 41°C/W        | 10°C/W          | 31°C/W        |

#### POWER DISSIPATION

To determine total power dissipation in a specific application, the following equation should be applied for each output:

 $C \times V_{DD}^2 \times f$ 

C =load capacitance, f =output switching frequency.

#### Example:

In an application where external data memory is used and no other outputs are active, power dissipation is calculated as follows:

Assumptions:

- External data memory is accessed every cycle with 50% of the address pins switching.
- External data memory writes occur every other cycle with 50% of the data pins switching.
- Each address and data pin has a 10 pF total load at the pin.
- The application operates at  $V_{\rm DD}$  = 3.3 V and  $t_{\rm CK}$  = 50 ns.

Total Power Dissipation =  $P_{INT} + (C \times V_{DD}^2 \times f)$ 

 $P_{INT}$  = internal power dissipation from Power vs. Frequency graph (Figure 18).

| $(C \times V_{DD}^2 \times f)$ | is calculated | for each output: |
|--------------------------------|---------------|------------------|
|--------------------------------|---------------|------------------|

|                                                 | # of<br>Pins     | ×C                                                                                                                              | $	imes V_{DD}^2$                                                        | ×f          |   |        |
|-------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------|---|--------|
| Address, DMS<br>Data Output, WR<br>RD<br>CLKOUT | 8<br>9<br>1<br>1 | $\begin{array}{c} \times \ 10 \ pF \\ \times \ 10 \ pF \end{array}$ | $\begin{array}{c} \times \ 3.3^2 \ V \\ \times \ 3.3^2 \ V \end{array}$ | imes 10 MHz | = | 1.1 mW |

Total power dissipation for this example is  $P_{\rm INT}~+$  30.5 mW.





VALID FOR ALL TEMPERATURE GRADES.

<sup>1</sup> POWER REFLECTS DEVICE OPERATING WITH NO OUTPUT LOADS. <sup>2</sup> IDLE REFERS TO ADSP-2173 STATE OF OPERATION DURING EXECUTION OF IDLE INSTRUCTION. DEASSERTED PINS ARE DRIVEN TO EITHER V<sub>DD</sub> OR GND. POWER REFLECTS DEVICE OPERATING WITH CLKOUT DISABLED.

<sup>3</sup> TYPICAL POWER DISSIPATION AT 3.3V V<sub>DD</sub> DURING EXECUTION OF IDLE n INSTRUCTION (CLOCK FREQUENCY REDUCTION). POWER REFLECTS DEVICE OPERATING WITH CLKOUT DISABLED.

Figure 34. Power vs. Frequency

-43-

### ADSP-2173

#### **CAPACITIVE LOADING**

Figures 35 and 36 show the capacitive loading characteristics of the ADSP-2173.



Figure 35. Typical Output Rise Time vs. Load Capacitance,  $C_{L}$  (at Maximum Ambient Operating Temperature)



Figure 36. Typical Output Valid Delay or Hold vs. Load Capacitance,  $C_L$  (at Maximum Ambient Operating Temperature)

#### TEST CONDITIONS Output Disable Time

Output pins are considered to be disabled when they have stopped driving and started a transition from the measured output high or low voltage to a high impedance state. The output disable time ( $t_{DIS}$ ) is the difference of  $t_{MEASURED}$  and  $t_{DECAY}$ , as shown in the Output Enable/Disable diagram. The time is the interval from when a reference signal reaches a high or low voltage level to when the output voltages have changed by 0.5 V from the measured output high or low voltage. The decay time,

 $t_{DECAY}$ , is dependent on the capacitative load,  $C_L$ , and the current load,  $i_L$ , on the output pin. It can be approximated by the following equation:

$$t_{DECAY} = \frac{C_L \bullet 0.5 V}{i_L}$$

from which

$$t_{DIS} = t_{MEASURED} - t_{DECAY}$$

is calculated. If multiple pins (such as the data bus) are disabled, the measurement value is that of the last pin to stop driving.



Figure 37. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable)

#### **Output Enable Time**

Output pins are considered to be enabled when that have made a transition from a high-impedance state to when they start driving. The output enable time  $(t_{ENA})$  is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram. If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving.







Figure 39. Equivalent Device Loading for AC Measurements (Including All Fixtures)



128-Lead TQFP Package Pinout

| TQFP<br>Number | Pin<br>Name     | TQFP<br>Number | Pin<br>Name | TQFP<br>Number | Pin<br>Name     | TQFP<br>Number | Pin<br>Name       |
|----------------|-----------------|----------------|-------------|----------------|-----------------|----------------|-------------------|
|                |                 |                |             |                |                 |                |                   |
| 1              | GND             | 33             | A13         | 65             | NC              | 97             | D20               |
| 2              | GND             | 34             | NC          | 66             | BGH             | 98             | D21               |
| 3              | HA2/ALE         | 35             | MMAP        | 67             | NC              | 99             | D22               |
| 4              | HA1             | 36             | NC          | 68             | NC              | 100            | D23               |
| 5              | HA0             | 37             | NC          | 69             | NC              | 101            | NC                |
| 6              | HSEL            | 38             | PWD         | 70             | BR              | 102            | NC                |
| 7              | HD5             | 39             | IRQ2        | 71             | NC              | 103            | NC                |
| 8              | HD4             | 40             | NC          | 72             | BG              | 104            | NC                |
| 9              | HD3             | 41             | BMODE       | 73             | D0              | 105            | NC                |
| 10             | HD2             | 42             | NC          | 74             | D1              | 106            | RD                |
| 11             | HD1             | 43             | NC          | 75             | D2              | 107            | WR                |
| 12             | HD0             | 44             | $V_{DD}$    | 76             | GND             | 108            | GND               |
| 13             | V <sub>DD</sub> | 45             | GND         | 77             | D3              | 109            | GND               |
| 14             | GND             | 46             | RESET       | 78             | D4              | 110            | V <sub>DD</sub>   |
| 15             | $V_{DD}$        | 47             | NC          | 79             | D5              | 111            | PMS               |
| 16             | A0              | 48             | HACK        | 80             | D6              | 112            | DMS               |
| 17             | A1              | 49             | HMD0        | 81             | D7              | 113            | BMS               |
| 18             | A2              | 50             | HMD1        | 82             | D8              | 114            | PWDACK            |
| 19             | A3              | 51             | DT0         | 83             | D9              | 115            | HD15              |
| 20             | A4              | 52             | TFS0        | 84             | D10             | 116            | HD14              |
| 21             | A5              | 53             | RFS0        | 85             | GND             | 117            | HD13              |
| 22             | A6              | 54             | DR0         | 86             | V <sub>DD</sub> | 118            | HD12              |
| 23             | A7              | 55             | SCLK0       | 87             | D11             | 119            | HD11              |
| 24             | XTAL            | 56             | DT1/FO      | 88             | D12             | 120            | V <sub>DD</sub>   |
| 25             | CLKIN           | 57             | TFS1/IRQ1   | 89             | D12             | 120            | HD10              |
| 26             | CLKOUT          | 58             | RFS1/IRQ0   | 90             | D10             | 122            | HD9               |
| 27             | GND             | 59             | GND         | 91             | D15             | 123            | HD8               |
| 28             | A8              | 60             | DR1/F1      | 92             | D15             | 123            | HD7               |
| 29             | A9              | 61             | SCLK1       | 93             | D10<br>D17      | 124            | HD6               |
| 29<br>30       | A9<br>A10       | 62             | FL0         | 94             | D17<br>D18      | 125            | HSIZE             |
| 30<br>31       | A10<br>A11      | 63             | FL1         | 94<br>95       | GND             | 120            | HRD/HRW           |
| 31             | A11<br>A12      | 63<br>64       | FL1<br>FL2  | 95<br>96       | D19             | 127            | $\frac{HKD}{HWR}$ |
| 32             | AIL             | 04             | r L2        | 90             | D19             | 120            |                   |

### **TQFP** Pin Configurations

NC = These pins MUST remain unconnected.



OUTLINE DIMENSIONS 128-Lead Metric Thin Plastic Quad Flatpack (TQFP)

|                       | MILLIMETERS |       |       | INCHES |       |       |
|-----------------------|-------------|-------|-------|--------|-------|-------|
| SYMBOL                | MIN         | ТҮР   | MAX   | MIN    | ТҮР   | MAX   |
| А                     |             |       | 1.60  |        | 0.063 |       |
| <b>A</b> <sub>1</sub> | 0.05        |       | 0.15  | 0.002  |       | 0.006 |
| <b>A</b> <sub>2</sub> | 1.30        | 1.40  | 1.50  | 0.051  | 0.055 | 0.059 |
| D                     | 15.75       | 16.00 | 16.25 | 0.620  | 0.630 | 0.640 |
| <b>D</b> <sub>1</sub> | 13.90       | 14.00 | 14.10 | 0.547  | 0.551 | 0.555 |
| <b>D</b> <sub>3</sub> |             | 12.50 | 12.58 |        | 0.492 | 0.495 |
| E                     | 21.75       | 22.00 | 22.25 | 0.856  | 0.866 | 0.876 |
| <b>E</b> <sub>1</sub> | 19.90       | 20.00 | 20.10 | 0.783  | 0.787 | 0.792 |
| E <sub>3</sub>        |             | 18.50 | 18.58 |        | 0.728 | 0.731 |
| L                     | 0.45        | 0.60  | 0.75  | 0.018  | 0.024 | 0.030 |
| е                     | 0.42        | 0.50  | 0.58  | 0.017  | 0.019 | 0.023 |
| В                     | 0.17        | 0.22  | 0.27  | 0.007  | 0.009 | 0.011 |
| D                     |             |       | 0.10  |        |       | 0.004 |





|                |             |                | PQFP Pin Cor    | -              |                 |                |                 |
|----------------|-------------|----------------|-----------------|----------------|-----------------|----------------|-----------------|
| PQFP<br>Number | Pin<br>Name | PQFP<br>Number | Pin<br>Name     | PQFP<br>Number | Pin<br>Name     | PQFP<br>Number | Pin<br>Name     |
| 1              | HA2/ALE     | 33             | MMAP            | 65             | NC              | 97             | NC              |
| 2              | HA1         | 34             | NC              | 66             | BR              | 98             | NC              |
| 3              | HA0         | 35             | PWD             | 67             | NC              | 99             | NC              |
| 4              | HSEL        | 36             | IRQ2            | 68             | BG              | 100            | NC              |
| 5              | HD5         | 37             | NC              | 69             | D0              | 101            | NC              |
| 6              | HD4         | 38             | BMODE           | 70             | D1              | 102            | NC              |
| 7              | HD3         | 39             | NC              | 71             | D2              | 103            | RD              |
| 8              | HD2         | 40             | NC              | 72             | GND             | 104            | WR              |
| 9              | HD1         | 41             | V <sub>DD</sub> | 73             | D3              | 105            | GND             |
| 10             | HD0         | 42             | GND             | 74             | D4              | 106            | GND             |
| 11             | $V_{DD}$    | 43             | RESET           | 75             | D5              | 107            | V <sub>DD</sub> |
| 12             | GND         | 44             | NC              | 76             | D6              | 108            | PMS             |
| 13             | $V_{DD}$    | 45             | HACK            | 77             | D7              | 109            | DMS             |
| 14             | A0          | 46             | HMD0            | 78             | D8              | 110            | BMS             |
| 15             | A1          | 47             | HMD1            | 79             | D9              | 111            | PWDACK          |
| 16             | A2          | 48             | DT0             | 80             | D10             | 112            | HD15            |
| 17             | A3          | 49             | TFS0            | 81             | GND             | 113            | HD14            |
| 18             | A4          | 50             | RFS0            | 82             | V <sub>DD</sub> | 114            | HD13            |
| 19             | A5          | 51             | DR0             | 83             | D11             | 115            | HD12            |
| 20             | A6          | 52             | SCLK0           | 84             | D12             | 116            | HD11            |
| 21             | A7          | 53             | DT1/FO          | 85             | D13             | 117            | V <sub>DD</sub> |
| 22             | XTAL        | 54             | TFS1/IRQ1       | 86             | D14             | 118            | HD10            |
| 23             | CLKIN       | 55             | RFS1/IRQ0       | 87             | D15             | 119            | HD9             |
| 24             | CLKOUT      | 56             | GND             | 88             | D16             | 120            | HD8             |
| 25             | GND         | 57             | DR1/F1          | 89             | D17             | 121            | HD7             |
| 26             | A8          | 58             | SCLK1           | 90             | D18             | 122            | HD6             |
| 27             | A9          | 59             | FL0             | 91             | GND             | 123            | HSIZE           |
| 28             | A10         | 60             | FL1             | 92             | D19             | 124            | HRD/HRW         |
| 29             | A11         | 61             | FL2             | 93             | D20             | 125            | HWR/HDS         |
| 30             | A12         | 62             | NC              | 94             | D21             | 126            | GND             |
| 31             | A13         | 63             | BGH             | 95             | D22             | 127            | GND             |
| 32             | NC          | 64             | NC              | 96             | D23             | 128            | NC              |

**PQFP** Pin Configurations

NC = These pins MUST remain unconnected.



OUTLINE DIMENSIONS 128-Lead Metric Thin Plastic Quad Flatpack (PQFP)

|                                               | MILLIMETERS |       |       | INCHES |       |       |
|-----------------------------------------------|-------------|-------|-------|--------|-------|-------|
| SYMBOL                                        | MIN         | ТҮР   | МАХ   | MIN    | ТҮР   | MAX   |
| А                                             |             |       | 4.07  |        |       | 0.160 |
| <b>A</b> <sub>1</sub>                         | 0.25        |       |       | 0.010  |       |       |
| <b>A</b> <sub>2</sub>                         | 3.17        | 3.49  | 3.67  | 0.125  | 0.137 | 0.144 |
| D, E                                          | 30.95       | 31.20 | 31.45 | 1.219  | 1.228 | 1.238 |
| <b>D</b> <sub>1</sub> , <b>E</b> <sub>1</sub> | 27.90       | 28.00 | 28.10 | 1.098  | 1.102 | 1.106 |
| D <sub>3</sub> , E <sub>3</sub>               | 24.73       | 24.80 | 24.87 | 0.974  | 0.976 | 0.979 |
| L                                             | 0.65        | 0.88  | 1.03  | 0.031  | 0.035 | 0.041 |
| е                                             | 0.73        | 0.80  | 0.87  | 0.029  | 0.031 | 0.034 |
| В                                             | 0.30        | 0.35  | 0.45  | 0.012  | 0.014 | 0.018 |
| D                                             |             |       | 0.10  |        |       | 0.004 |

| Part Number**                                                                                 | Ambient<br>Temperature<br>Range                                  | Instruction<br>Rate<br>(MHz)              | Package<br>Description                                           |
|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------|
| ADSP-2171KST-133<br>ADSP-2171BST-133<br>ADSP-2171KS-133<br>ADSP-2171KS-133<br>ADSP-2171BS-133 | 0°C to +70°C<br>-40°C to +85°C<br>0°C to +70°C<br>-40°C to +85°C | 33.33<br>33.33<br>33.33<br>33.33<br>33.33 | 128-Lead TQFP<br>128-Lead TQFP<br>128-Lead PQFP<br>128-Lead PQFP |
| ADSP-2171KST-104                                                                              | 0°C to +70°C                                                     | 26                                        | 128-Lead TQFP                                                    |
| ADSP-2171BST-104                                                                              | -40°C to +85°C                                                   | 26                                        | 128-Lead TQFP                                                    |
| ADSP-2171KS-104                                                                               | 0°C to +70°C                                                     | 26                                        | 128-Lead PQFP                                                    |
| ADSP-2171BS-104                                                                               | -40°C to +85°C                                                   | 26                                        | 128-Lead PQFP                                                    |
| ADSP-2173BST-80                                                                               | -40°C to +85°C                                                   | 20                                        | 128-Lead TQFP                                                    |
| ADSP-2173BS-80                                                                                | -40°C to +85°C                                                   | 20                                        | 128 Lead PQFP                                                    |

### **ORDERING GUIDE\***

\*Refer to section titled "Ordering Procedure for ADSP-2172 ROM Processors" for information about ordering ROM-coded parts. \*\*S = Plastic Quad Flatpack, ST = Plastic Thin Quad Flatpack.

C1984a-6-11/95

PRINTED IN U.S.A.